mxl111sf-gpio.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * mxl111sf-gpio.c - driver for the MaxLinear MXL111SF
  4. *
  5. * Copyright (C) 2010-2014 Michael Krufky <[email protected]>
  6. */
  7. #include "mxl111sf-gpio.h"
  8. #include "mxl111sf-i2c.h"
  9. #include "mxl111sf.h"
  10. /* ------------------------------------------------------------------------- */
  11. #define MXL_GPIO_MUX_REG_0 0x84
  12. #define MXL_GPIO_MUX_REG_1 0x89
  13. #define MXL_GPIO_MUX_REG_2 0x82
  14. #define MXL_GPIO_DIR_INPUT 0
  15. #define MXL_GPIO_DIR_OUTPUT 1
  16. static int mxl111sf_set_gpo_state(struct mxl111sf_state *state, u8 pin, u8 val)
  17. {
  18. int ret;
  19. u8 tmp;
  20. mxl_debug_adv("(%d, %d)", pin, val);
  21. if ((pin > 0) && (pin < 8)) {
  22. ret = mxl111sf_read_reg(state, 0x19, &tmp);
  23. if (mxl_fail(ret))
  24. goto fail;
  25. tmp &= ~(1 << (pin - 1));
  26. tmp |= (val << (pin - 1));
  27. ret = mxl111sf_write_reg(state, 0x19, tmp);
  28. if (mxl_fail(ret))
  29. goto fail;
  30. } else if (pin <= 10) {
  31. if (pin == 0)
  32. pin += 7;
  33. ret = mxl111sf_read_reg(state, 0x30, &tmp);
  34. if (mxl_fail(ret))
  35. goto fail;
  36. tmp &= ~(1 << (pin - 3));
  37. tmp |= (val << (pin - 3));
  38. ret = mxl111sf_write_reg(state, 0x30, tmp);
  39. if (mxl_fail(ret))
  40. goto fail;
  41. } else
  42. ret = -EINVAL;
  43. fail:
  44. return ret;
  45. }
  46. static int mxl111sf_get_gpi_state(struct mxl111sf_state *state, u8 pin, u8 *val)
  47. {
  48. int ret;
  49. u8 tmp;
  50. mxl_debug("(0x%02x)", pin);
  51. *val = 0;
  52. switch (pin) {
  53. case 0:
  54. case 1:
  55. case 2:
  56. case 3:
  57. ret = mxl111sf_read_reg(state, 0x23, &tmp);
  58. if (mxl_fail(ret))
  59. goto fail;
  60. *val = (tmp >> (pin + 4)) & 0x01;
  61. break;
  62. case 4:
  63. case 5:
  64. case 6:
  65. case 7:
  66. ret = mxl111sf_read_reg(state, 0x2f, &tmp);
  67. if (mxl_fail(ret))
  68. goto fail;
  69. *val = (tmp >> pin) & 0x01;
  70. break;
  71. case 8:
  72. case 9:
  73. case 10:
  74. ret = mxl111sf_read_reg(state, 0x22, &tmp);
  75. if (mxl_fail(ret))
  76. goto fail;
  77. *val = (tmp >> (pin - 3)) & 0x01;
  78. break;
  79. default:
  80. return -EINVAL; /* invalid pin */
  81. }
  82. fail:
  83. return ret;
  84. }
  85. struct mxl_gpio_cfg {
  86. u8 pin;
  87. u8 dir;
  88. u8 val;
  89. };
  90. static int mxl111sf_config_gpio_pins(struct mxl111sf_state *state,
  91. struct mxl_gpio_cfg *gpio_cfg)
  92. {
  93. int ret;
  94. u8 tmp;
  95. mxl_debug_adv("(%d, %d)", gpio_cfg->pin, gpio_cfg->dir);
  96. switch (gpio_cfg->pin) {
  97. case 0:
  98. case 1:
  99. case 2:
  100. case 3:
  101. ret = mxl111sf_read_reg(state, MXL_GPIO_MUX_REG_0, &tmp);
  102. if (mxl_fail(ret))
  103. goto fail;
  104. tmp &= ~(1 << (gpio_cfg->pin + 4));
  105. tmp |= (gpio_cfg->dir << (gpio_cfg->pin + 4));
  106. ret = mxl111sf_write_reg(state, MXL_GPIO_MUX_REG_0, tmp);
  107. if (mxl_fail(ret))
  108. goto fail;
  109. break;
  110. case 4:
  111. case 5:
  112. case 6:
  113. case 7:
  114. ret = mxl111sf_read_reg(state, MXL_GPIO_MUX_REG_1, &tmp);
  115. if (mxl_fail(ret))
  116. goto fail;
  117. tmp &= ~(1 << gpio_cfg->pin);
  118. tmp |= (gpio_cfg->dir << gpio_cfg->pin);
  119. ret = mxl111sf_write_reg(state, MXL_GPIO_MUX_REG_1, tmp);
  120. if (mxl_fail(ret))
  121. goto fail;
  122. break;
  123. case 8:
  124. case 9:
  125. case 10:
  126. ret = mxl111sf_read_reg(state, MXL_GPIO_MUX_REG_2, &tmp);
  127. if (mxl_fail(ret))
  128. goto fail;
  129. tmp &= ~(1 << (gpio_cfg->pin - 3));
  130. tmp |= (gpio_cfg->dir << (gpio_cfg->pin - 3));
  131. ret = mxl111sf_write_reg(state, MXL_GPIO_MUX_REG_2, tmp);
  132. if (mxl_fail(ret))
  133. goto fail;
  134. break;
  135. default:
  136. return -EINVAL; /* invalid pin */
  137. }
  138. ret = (MXL_GPIO_DIR_OUTPUT == gpio_cfg->dir) ?
  139. mxl111sf_set_gpo_state(state,
  140. gpio_cfg->pin, gpio_cfg->val) :
  141. mxl111sf_get_gpi_state(state,
  142. gpio_cfg->pin, &gpio_cfg->val);
  143. mxl_fail(ret);
  144. fail:
  145. return ret;
  146. }
  147. static int mxl111sf_hw_do_set_gpio(struct mxl111sf_state *state,
  148. int gpio, int direction, int val)
  149. {
  150. struct mxl_gpio_cfg gpio_config = {
  151. .pin = gpio,
  152. .dir = direction,
  153. .val = val,
  154. };
  155. mxl_debug("(%d, %d, %d)", gpio, direction, val);
  156. return mxl111sf_config_gpio_pins(state, &gpio_config);
  157. }
  158. /* ------------------------------------------------------------------------- */
  159. #define PIN_MUX_MPEG_MODE_MASK 0x40 /* 0x17 <6> */
  160. #define PIN_MUX_MPEG_PAR_EN_MASK 0x01 /* 0x18 <0> */
  161. #define PIN_MUX_MPEG_SER_EN_MASK 0x02 /* 0x18 <1> */
  162. #define PIN_MUX_MPG_IN_MUX_MASK 0x80 /* 0x3D <7> */
  163. #define PIN_MUX_BT656_ENABLE_MASK 0x04 /* 0x12 <2> */
  164. #define PIN_MUX_I2S_ENABLE_MASK 0x40 /* 0x15 <6> */
  165. #define PIN_MUX_SPI_MODE_MASK 0x10 /* 0x3D <4> */
  166. #define PIN_MUX_MCLK_EN_CTRL_MASK 0x10 /* 0x82 <4> */
  167. #define PIN_MUX_MPSYN_EN_CTRL_MASK 0x20 /* 0x82 <5> */
  168. #define PIN_MUX_MDVAL_EN_CTRL_MASK 0x40 /* 0x82 <6> */
  169. #define PIN_MUX_MPERR_EN_CTRL_MASK 0x80 /* 0x82 <7> */
  170. #define PIN_MUX_MDAT_EN_0_MASK 0x10 /* 0x84 <4> */
  171. #define PIN_MUX_MDAT_EN_1_MASK 0x20 /* 0x84 <5> */
  172. #define PIN_MUX_MDAT_EN_2_MASK 0x40 /* 0x84 <6> */
  173. #define PIN_MUX_MDAT_EN_3_MASK 0x80 /* 0x84 <7> */
  174. #define PIN_MUX_MDAT_EN_4_MASK 0x10 /* 0x89 <4> */
  175. #define PIN_MUX_MDAT_EN_5_MASK 0x20 /* 0x89 <5> */
  176. #define PIN_MUX_MDAT_EN_6_MASK 0x40 /* 0x89 <6> */
  177. #define PIN_MUX_MDAT_EN_7_MASK 0x80 /* 0x89 <7> */
  178. int mxl111sf_config_pin_mux_modes(struct mxl111sf_state *state,
  179. enum mxl111sf_mux_config pin_mux_config)
  180. {
  181. u8 r12, r15, r17, r18, r3D, r82, r84, r89;
  182. int ret;
  183. mxl_debug("(%d)", pin_mux_config);
  184. ret = mxl111sf_read_reg(state, 0x17, &r17);
  185. if (mxl_fail(ret))
  186. goto fail;
  187. ret = mxl111sf_read_reg(state, 0x18, &r18);
  188. if (mxl_fail(ret))
  189. goto fail;
  190. ret = mxl111sf_read_reg(state, 0x12, &r12);
  191. if (mxl_fail(ret))
  192. goto fail;
  193. ret = mxl111sf_read_reg(state, 0x15, &r15);
  194. if (mxl_fail(ret))
  195. goto fail;
  196. ret = mxl111sf_read_reg(state, 0x82, &r82);
  197. if (mxl_fail(ret))
  198. goto fail;
  199. ret = mxl111sf_read_reg(state, 0x84, &r84);
  200. if (mxl_fail(ret))
  201. goto fail;
  202. ret = mxl111sf_read_reg(state, 0x89, &r89);
  203. if (mxl_fail(ret))
  204. goto fail;
  205. ret = mxl111sf_read_reg(state, 0x3D, &r3D);
  206. if (mxl_fail(ret))
  207. goto fail;
  208. switch (pin_mux_config) {
  209. case PIN_MUX_TS_OUT_PARALLEL:
  210. /* mpeg_mode = 1 */
  211. r17 |= PIN_MUX_MPEG_MODE_MASK;
  212. /* mpeg_par_en = 1 */
  213. r18 |= PIN_MUX_MPEG_PAR_EN_MASK;
  214. /* mpeg_ser_en = 0 */
  215. r18 &= ~PIN_MUX_MPEG_SER_EN_MASK;
  216. /* mpg_in_mux = 0 */
  217. r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
  218. /* bt656_enable = 0 */
  219. r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
  220. /* i2s_enable = 0 */
  221. r15 &= ~PIN_MUX_I2S_ENABLE_MASK;
  222. /* spi_mode = 0 */
  223. r3D &= ~PIN_MUX_SPI_MODE_MASK;
  224. /* mclk_en_ctrl = 1 */
  225. r82 |= PIN_MUX_MCLK_EN_CTRL_MASK;
  226. /* mperr_en_ctrl = 1 */
  227. r82 |= PIN_MUX_MPERR_EN_CTRL_MASK;
  228. /* mdval_en_ctrl = 1 */
  229. r82 |= PIN_MUX_MDVAL_EN_CTRL_MASK;
  230. /* mpsyn_en_ctrl = 1 */
  231. r82 |= PIN_MUX_MPSYN_EN_CTRL_MASK;
  232. /* mdat_en_ctrl[3:0] = 0xF */
  233. r84 |= 0xF0;
  234. /* mdat_en_ctrl[7:4] = 0xF */
  235. r89 |= 0xF0;
  236. break;
  237. case PIN_MUX_TS_OUT_SERIAL:
  238. /* mpeg_mode = 1 */
  239. r17 |= PIN_MUX_MPEG_MODE_MASK;
  240. /* mpeg_par_en = 0 */
  241. r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
  242. /* mpeg_ser_en = 1 */
  243. r18 |= PIN_MUX_MPEG_SER_EN_MASK;
  244. /* mpg_in_mux = 0 */
  245. r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
  246. /* bt656_enable = 0 */
  247. r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
  248. /* i2s_enable = 0 */
  249. r15 &= ~PIN_MUX_I2S_ENABLE_MASK;
  250. /* spi_mode = 0 */
  251. r3D &= ~PIN_MUX_SPI_MODE_MASK;
  252. /* mclk_en_ctrl = 1 */
  253. r82 |= PIN_MUX_MCLK_EN_CTRL_MASK;
  254. /* mperr_en_ctrl = 1 */
  255. r82 |= PIN_MUX_MPERR_EN_CTRL_MASK;
  256. /* mdval_en_ctrl = 1 */
  257. r82 |= PIN_MUX_MDVAL_EN_CTRL_MASK;
  258. /* mpsyn_en_ctrl = 1 */
  259. r82 |= PIN_MUX_MPSYN_EN_CTRL_MASK;
  260. /* mdat_en_ctrl[3:0] = 0xF */
  261. r84 |= 0xF0;
  262. /* mdat_en_ctrl[7:4] = 0xF */
  263. r89 |= 0xF0;
  264. break;
  265. case PIN_MUX_GPIO_MODE:
  266. /* mpeg_mode = 0 */
  267. r17 &= ~PIN_MUX_MPEG_MODE_MASK;
  268. /* mpeg_par_en = 0 */
  269. r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
  270. /* mpeg_ser_en = 0 */
  271. r18 &= ~PIN_MUX_MPEG_SER_EN_MASK;
  272. /* mpg_in_mux = 0 */
  273. r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
  274. /* bt656_enable = 0 */
  275. r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
  276. /* i2s_enable = 0 */
  277. r15 &= ~PIN_MUX_I2S_ENABLE_MASK;
  278. /* spi_mode = 0 */
  279. r3D &= ~PIN_MUX_SPI_MODE_MASK;
  280. /* mclk_en_ctrl = 0 */
  281. r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
  282. /* mperr_en_ctrl = 0 */
  283. r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
  284. /* mdval_en_ctrl = 0 */
  285. r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
  286. /* mpsyn_en_ctrl = 0 */
  287. r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
  288. /* mdat_en_ctrl[3:0] = 0x0 */
  289. r84 &= 0x0F;
  290. /* mdat_en_ctrl[7:4] = 0x0 */
  291. r89 &= 0x0F;
  292. break;
  293. case PIN_MUX_TS_SERIAL_IN_MODE_0:
  294. /* mpeg_mode = 0 */
  295. r17 &= ~PIN_MUX_MPEG_MODE_MASK;
  296. /* mpeg_par_en = 0 */
  297. r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
  298. /* mpeg_ser_en = 1 */
  299. r18 |= PIN_MUX_MPEG_SER_EN_MASK;
  300. /* mpg_in_mux = 0 */
  301. r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
  302. /* bt656_enable = 0 */
  303. r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
  304. /* i2s_enable = 0 */
  305. r15 &= ~PIN_MUX_I2S_ENABLE_MASK;
  306. /* spi_mode = 0 */
  307. r3D &= ~PIN_MUX_SPI_MODE_MASK;
  308. /* mclk_en_ctrl = 0 */
  309. r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
  310. /* mperr_en_ctrl = 0 */
  311. r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
  312. /* mdval_en_ctrl = 0 */
  313. r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
  314. /* mpsyn_en_ctrl = 0 */
  315. r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
  316. /* mdat_en_ctrl[3:0] = 0x0 */
  317. r84 &= 0x0F;
  318. /* mdat_en_ctrl[7:4] = 0x0 */
  319. r89 &= 0x0F;
  320. break;
  321. case PIN_MUX_TS_SERIAL_IN_MODE_1:
  322. /* mpeg_mode = 0 */
  323. r17 &= ~PIN_MUX_MPEG_MODE_MASK;
  324. /* mpeg_par_en = 0 */
  325. r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
  326. /* mpeg_ser_en = 1 */
  327. r18 |= PIN_MUX_MPEG_SER_EN_MASK;
  328. /* mpg_in_mux = 1 */
  329. r3D |= PIN_MUX_MPG_IN_MUX_MASK;
  330. /* bt656_enable = 0 */
  331. r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
  332. /* i2s_enable = 0 */
  333. r15 &= ~PIN_MUX_I2S_ENABLE_MASK;
  334. /* spi_mode = 0 */
  335. r3D &= ~PIN_MUX_SPI_MODE_MASK;
  336. /* mclk_en_ctrl = 0 */
  337. r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
  338. /* mperr_en_ctrl = 0 */
  339. r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
  340. /* mdval_en_ctrl = 0 */
  341. r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
  342. /* mpsyn_en_ctrl = 0 */
  343. r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
  344. /* mdat_en_ctrl[3:0] = 0x0 */
  345. r84 &= 0x0F;
  346. /* mdat_en_ctrl[7:4] = 0x0 */
  347. r89 &= 0x0F;
  348. break;
  349. case PIN_MUX_TS_SPI_IN_MODE_1:
  350. /* mpeg_mode = 0 */
  351. r17 &= ~PIN_MUX_MPEG_MODE_MASK;
  352. /* mpeg_par_en = 0 */
  353. r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
  354. /* mpeg_ser_en = 1 */
  355. r18 |= PIN_MUX_MPEG_SER_EN_MASK;
  356. /* mpg_in_mux = 1 */
  357. r3D |= PIN_MUX_MPG_IN_MUX_MASK;
  358. /* bt656_enable = 0 */
  359. r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
  360. /* i2s_enable = 1 */
  361. r15 |= PIN_MUX_I2S_ENABLE_MASK;
  362. /* spi_mode = 1 */
  363. r3D |= PIN_MUX_SPI_MODE_MASK;
  364. /* mclk_en_ctrl = 0 */
  365. r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
  366. /* mperr_en_ctrl = 0 */
  367. r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
  368. /* mdval_en_ctrl = 0 */
  369. r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
  370. /* mpsyn_en_ctrl = 0 */
  371. r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
  372. /* mdat_en_ctrl[3:0] = 0x0 */
  373. r84 &= 0x0F;
  374. /* mdat_en_ctrl[7:4] = 0x0 */
  375. r89 &= 0x0F;
  376. break;
  377. case PIN_MUX_TS_SPI_IN_MODE_0:
  378. /* mpeg_mode = 0 */
  379. r17 &= ~PIN_MUX_MPEG_MODE_MASK;
  380. /* mpeg_par_en = 0 */
  381. r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
  382. /* mpeg_ser_en = 1 */
  383. r18 |= PIN_MUX_MPEG_SER_EN_MASK;
  384. /* mpg_in_mux = 0 */
  385. r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
  386. /* bt656_enable = 0 */
  387. r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
  388. /* i2s_enable = 1 */
  389. r15 |= PIN_MUX_I2S_ENABLE_MASK;
  390. /* spi_mode = 1 */
  391. r3D |= PIN_MUX_SPI_MODE_MASK;
  392. /* mclk_en_ctrl = 0 */
  393. r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
  394. /* mperr_en_ctrl = 0 */
  395. r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
  396. /* mdval_en_ctrl = 0 */
  397. r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
  398. /* mpsyn_en_ctrl = 0 */
  399. r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
  400. /* mdat_en_ctrl[3:0] = 0x0 */
  401. r84 &= 0x0F;
  402. /* mdat_en_ctrl[7:4] = 0x0 */
  403. r89 &= 0x0F;
  404. break;
  405. case PIN_MUX_TS_PARALLEL_IN:
  406. /* mpeg_mode = 0 */
  407. r17 &= ~PIN_MUX_MPEG_MODE_MASK;
  408. /* mpeg_par_en = 1 */
  409. r18 |= PIN_MUX_MPEG_PAR_EN_MASK;
  410. /* mpeg_ser_en = 0 */
  411. r18 &= ~PIN_MUX_MPEG_SER_EN_MASK;
  412. /* mpg_in_mux = 0 */
  413. r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
  414. /* bt656_enable = 0 */
  415. r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
  416. /* i2s_enable = 0 */
  417. r15 &= ~PIN_MUX_I2S_ENABLE_MASK;
  418. /* spi_mode = 0 */
  419. r3D &= ~PIN_MUX_SPI_MODE_MASK;
  420. /* mclk_en_ctrl = 0 */
  421. r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
  422. /* mperr_en_ctrl = 0 */
  423. r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
  424. /* mdval_en_ctrl = 0 */
  425. r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
  426. /* mpsyn_en_ctrl = 0 */
  427. r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
  428. /* mdat_en_ctrl[3:0] = 0x0 */
  429. r84 &= 0x0F;
  430. /* mdat_en_ctrl[7:4] = 0x0 */
  431. r89 &= 0x0F;
  432. break;
  433. case PIN_MUX_BT656_I2S_MODE:
  434. /* mpeg_mode = 0 */
  435. r17 &= ~PIN_MUX_MPEG_MODE_MASK;
  436. /* mpeg_par_en = 0 */
  437. r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
  438. /* mpeg_ser_en = 0 */
  439. r18 &= ~PIN_MUX_MPEG_SER_EN_MASK;
  440. /* mpg_in_mux = 0 */
  441. r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
  442. /* bt656_enable = 1 */
  443. r12 |= PIN_MUX_BT656_ENABLE_MASK;
  444. /* i2s_enable = 1 */
  445. r15 |= PIN_MUX_I2S_ENABLE_MASK;
  446. /* spi_mode = 0 */
  447. r3D &= ~PIN_MUX_SPI_MODE_MASK;
  448. /* mclk_en_ctrl = 0 */
  449. r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
  450. /* mperr_en_ctrl = 0 */
  451. r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
  452. /* mdval_en_ctrl = 0 */
  453. r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
  454. /* mpsyn_en_ctrl = 0 */
  455. r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
  456. /* mdat_en_ctrl[3:0] = 0x0 */
  457. r84 &= 0x0F;
  458. /* mdat_en_ctrl[7:4] = 0x0 */
  459. r89 &= 0x0F;
  460. break;
  461. case PIN_MUX_DEFAULT:
  462. default:
  463. /* mpeg_mode = 1 */
  464. r17 |= PIN_MUX_MPEG_MODE_MASK;
  465. /* mpeg_par_en = 0 */
  466. r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
  467. /* mpeg_ser_en = 0 */
  468. r18 &= ~PIN_MUX_MPEG_SER_EN_MASK;
  469. /* mpg_in_mux = 0 */
  470. r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
  471. /* bt656_enable = 0 */
  472. r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
  473. /* i2s_enable = 0 */
  474. r15 &= ~PIN_MUX_I2S_ENABLE_MASK;
  475. /* spi_mode = 0 */
  476. r3D &= ~PIN_MUX_SPI_MODE_MASK;
  477. /* mclk_en_ctrl = 0 */
  478. r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
  479. /* mperr_en_ctrl = 0 */
  480. r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
  481. /* mdval_en_ctrl = 0 */
  482. r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
  483. /* mpsyn_en_ctrl = 0 */
  484. r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
  485. /* mdat_en_ctrl[3:0] = 0x0 */
  486. r84 &= 0x0F;
  487. /* mdat_en_ctrl[7:4] = 0x0 */
  488. r89 &= 0x0F;
  489. break;
  490. }
  491. ret = mxl111sf_write_reg(state, 0x17, r17);
  492. if (mxl_fail(ret))
  493. goto fail;
  494. ret = mxl111sf_write_reg(state, 0x18, r18);
  495. if (mxl_fail(ret))
  496. goto fail;
  497. ret = mxl111sf_write_reg(state, 0x12, r12);
  498. if (mxl_fail(ret))
  499. goto fail;
  500. ret = mxl111sf_write_reg(state, 0x15, r15);
  501. if (mxl_fail(ret))
  502. goto fail;
  503. ret = mxl111sf_write_reg(state, 0x82, r82);
  504. if (mxl_fail(ret))
  505. goto fail;
  506. ret = mxl111sf_write_reg(state, 0x84, r84);
  507. if (mxl_fail(ret))
  508. goto fail;
  509. ret = mxl111sf_write_reg(state, 0x89, r89);
  510. if (mxl_fail(ret))
  511. goto fail;
  512. ret = mxl111sf_write_reg(state, 0x3D, r3D);
  513. if (mxl_fail(ret))
  514. goto fail;
  515. fail:
  516. return ret;
  517. }
  518. /* ------------------------------------------------------------------------- */
  519. static int mxl111sf_hw_set_gpio(struct mxl111sf_state *state, int gpio, int val)
  520. {
  521. return mxl111sf_hw_do_set_gpio(state, gpio, MXL_GPIO_DIR_OUTPUT, val);
  522. }
  523. static int mxl111sf_hw_gpio_initialize(struct mxl111sf_state *state)
  524. {
  525. u8 gpioval = 0x07; /* write protect enabled, signal LEDs off */
  526. int i, ret;
  527. mxl_debug("()");
  528. for (i = 3; i < 8; i++) {
  529. ret = mxl111sf_hw_set_gpio(state, i, (gpioval >> i) & 0x01);
  530. if (mxl_fail(ret))
  531. break;
  532. }
  533. return ret;
  534. }
  535. #define PCA9534_I2C_ADDR (0x40 >> 1)
  536. static int pca9534_set_gpio(struct mxl111sf_state *state, int gpio, int val)
  537. {
  538. u8 w[2] = { 1, 0 };
  539. u8 r = 0;
  540. struct i2c_msg msg[] = {
  541. { .addr = PCA9534_I2C_ADDR,
  542. .flags = 0, .buf = w, .len = 1 },
  543. { .addr = PCA9534_I2C_ADDR,
  544. .flags = I2C_M_RD, .buf = &r, .len = 1 },
  545. };
  546. mxl_debug("(%d, %d)", gpio, val);
  547. /* read current GPIO levels from flip-flop */
  548. i2c_transfer(&state->d->i2c_adap, msg, 2);
  549. /* prepare write buffer with current GPIO levels */
  550. msg[0].len = 2;
  551. #if 0
  552. w[0] = 1;
  553. #endif
  554. w[1] = r;
  555. /* clear the desired GPIO */
  556. w[1] &= ~(1 << gpio);
  557. /* set the desired GPIO value */
  558. w[1] |= ((val ? 1 : 0) << gpio);
  559. /* write new GPIO levels to flip-flop */
  560. i2c_transfer(&state->d->i2c_adap, &msg[0], 1);
  561. return 0;
  562. }
  563. static int pca9534_init_port_expander(struct mxl111sf_state *state)
  564. {
  565. u8 w[2] = { 1, 0x07 }; /* write protect enabled, signal LEDs off */
  566. struct i2c_msg msg = {
  567. .addr = PCA9534_I2C_ADDR,
  568. .flags = 0, .buf = w, .len = 2
  569. };
  570. mxl_debug("()");
  571. i2c_transfer(&state->d->i2c_adap, &msg, 1);
  572. /* configure all pins as outputs */
  573. w[0] = 3;
  574. w[1] = 0;
  575. i2c_transfer(&state->d->i2c_adap, &msg, 1);
  576. return 0;
  577. }
  578. int mxl111sf_set_gpio(struct mxl111sf_state *state, int gpio, int val)
  579. {
  580. mxl_debug("(%d, %d)", gpio, val);
  581. switch (state->gpio_port_expander) {
  582. default:
  583. mxl_printk(KERN_ERR,
  584. "gpio_port_expander undefined, assuming PCA9534");
  585. fallthrough;
  586. case mxl111sf_PCA9534:
  587. return pca9534_set_gpio(state, gpio, val);
  588. case mxl111sf_gpio_hw:
  589. return mxl111sf_hw_set_gpio(state, gpio, val);
  590. }
  591. }
  592. static int mxl111sf_probe_port_expander(struct mxl111sf_state *state)
  593. {
  594. int ret;
  595. u8 w = 1;
  596. u8 r = 0;
  597. struct i2c_msg msg[] = {
  598. { .flags = 0, .buf = &w, .len = 1 },
  599. { .flags = I2C_M_RD, .buf = &r, .len = 1 },
  600. };
  601. mxl_debug("()");
  602. msg[0].addr = 0x70 >> 1;
  603. msg[1].addr = 0x70 >> 1;
  604. /* read current GPIO levels from flip-flop */
  605. ret = i2c_transfer(&state->d->i2c_adap, msg, 2);
  606. if (ret == 2) {
  607. state->port_expander_addr = msg[0].addr;
  608. state->gpio_port_expander = mxl111sf_PCA9534;
  609. mxl_debug("found port expander at 0x%02x",
  610. state->port_expander_addr);
  611. return 0;
  612. }
  613. msg[0].addr = 0x40 >> 1;
  614. msg[1].addr = 0x40 >> 1;
  615. ret = i2c_transfer(&state->d->i2c_adap, msg, 2);
  616. if (ret == 2) {
  617. state->port_expander_addr = msg[0].addr;
  618. state->gpio_port_expander = mxl111sf_PCA9534;
  619. mxl_debug("found port expander at 0x%02x",
  620. state->port_expander_addr);
  621. return 0;
  622. }
  623. state->port_expander_addr = 0xff;
  624. state->gpio_port_expander = mxl111sf_gpio_hw;
  625. mxl_debug("using hardware gpio");
  626. return 0;
  627. }
  628. int mxl111sf_init_port_expander(struct mxl111sf_state *state)
  629. {
  630. mxl_debug("()");
  631. if (0x00 == state->port_expander_addr)
  632. mxl111sf_probe_port_expander(state);
  633. switch (state->gpio_port_expander) {
  634. default:
  635. mxl_printk(KERN_ERR,
  636. "gpio_port_expander undefined, assuming PCA9534");
  637. fallthrough;
  638. case mxl111sf_PCA9534:
  639. return pca9534_init_port_expander(state);
  640. case mxl111sf_gpio_hw:
  641. return mxl111sf_hw_gpio_initialize(state);
  642. }
  643. }
  644. /* ------------------------------------------------------------------------ */
  645. int mxl111sf_gpio_mode_switch(struct mxl111sf_state *state, unsigned int mode)
  646. {
  647. /* GPO:
  648. * 3 - ATSC/MH# | 1 = ATSC transport, 0 = MH transport | default 0
  649. * 4 - ATSC_RST## | 1 = ATSC enable, 0 = ATSC Reset | default 0
  650. * 5 - ATSC_EN | 1 = ATSC power enable, 0 = ATSC power off | default 0
  651. * 6 - MH_RESET# | 1 = MH enable, 0 = MH Reset | default 0
  652. * 7 - MH_EN | 1 = MH power enable, 0 = MH power off | default 0
  653. */
  654. mxl_debug("(%d)", mode);
  655. switch (mode) {
  656. case MXL111SF_GPIO_MOD_MH:
  657. mxl111sf_set_gpio(state, 4, 0);
  658. mxl111sf_set_gpio(state, 5, 0);
  659. msleep(50);
  660. mxl111sf_set_gpio(state, 7, 1);
  661. msleep(50);
  662. mxl111sf_set_gpio(state, 6, 1);
  663. msleep(50);
  664. mxl111sf_set_gpio(state, 3, 0);
  665. break;
  666. case MXL111SF_GPIO_MOD_ATSC:
  667. mxl111sf_set_gpio(state, 6, 0);
  668. mxl111sf_set_gpio(state, 7, 0);
  669. msleep(50);
  670. mxl111sf_set_gpio(state, 5, 1);
  671. msleep(50);
  672. mxl111sf_set_gpio(state, 4, 1);
  673. msleep(50);
  674. mxl111sf_set_gpio(state, 3, 1);
  675. break;
  676. default: /* DVBT / STANDBY */
  677. mxl111sf_init_port_expander(state);
  678. break;
  679. }
  680. return 0;
  681. }