qt1010.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Driver for Quantek QT1010 silicon tuner
  4. *
  5. * Copyright (C) 2006 Antti Palosaari <[email protected]>
  6. * Aapo Tahkola <[email protected]>
  7. */
  8. #include "qt1010.h"
  9. #include "qt1010_priv.h"
  10. /* read single register */
  11. static int qt1010_readreg(struct qt1010_priv *priv, u8 reg, u8 *val)
  12. {
  13. struct i2c_msg msg[2] = {
  14. { .addr = priv->cfg->i2c_address,
  15. .flags = 0, .buf = &reg, .len = 1 },
  16. { .addr = priv->cfg->i2c_address,
  17. .flags = I2C_M_RD, .buf = val, .len = 1 },
  18. };
  19. if (i2c_transfer(priv->i2c, msg, 2) != 2) {
  20. dev_warn(&priv->i2c->dev, "%s: i2c rd failed reg=%02x\n",
  21. KBUILD_MODNAME, reg);
  22. return -EREMOTEIO;
  23. }
  24. return 0;
  25. }
  26. /* write single register */
  27. static int qt1010_writereg(struct qt1010_priv *priv, u8 reg, u8 val)
  28. {
  29. u8 buf[2] = { reg, val };
  30. struct i2c_msg msg = { .addr = priv->cfg->i2c_address,
  31. .flags = 0, .buf = buf, .len = 2 };
  32. if (i2c_transfer(priv->i2c, &msg, 1) != 1) {
  33. dev_warn(&priv->i2c->dev, "%s: i2c wr failed reg=%02x\n",
  34. KBUILD_MODNAME, reg);
  35. return -EREMOTEIO;
  36. }
  37. return 0;
  38. }
  39. static int qt1010_set_params(struct dvb_frontend *fe)
  40. {
  41. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  42. struct qt1010_priv *priv;
  43. int err;
  44. u32 freq, div, mod1, mod2;
  45. u8 i, tmpval, reg05;
  46. qt1010_i2c_oper_t rd[48] = {
  47. { QT1010_WR, 0x01, 0x80 },
  48. { QT1010_WR, 0x02, 0x3f },
  49. { QT1010_WR, 0x05, 0xff }, /* 02 c write */
  50. { QT1010_WR, 0x06, 0x44 },
  51. { QT1010_WR, 0x07, 0xff }, /* 04 c write */
  52. { QT1010_WR, 0x08, 0x08 },
  53. { QT1010_WR, 0x09, 0xff }, /* 06 c write */
  54. { QT1010_WR, 0x0a, 0xff }, /* 07 c write */
  55. { QT1010_WR, 0x0b, 0xff }, /* 08 c write */
  56. { QT1010_WR, 0x0c, 0xe1 },
  57. { QT1010_WR, 0x1a, 0xff }, /* 10 c write */
  58. { QT1010_WR, 0x1b, 0x00 },
  59. { QT1010_WR, 0x1c, 0x89 },
  60. { QT1010_WR, 0x11, 0xff }, /* 13 c write */
  61. { QT1010_WR, 0x12, 0xff }, /* 14 c write */
  62. { QT1010_WR, 0x22, 0xff }, /* 15 c write */
  63. { QT1010_WR, 0x1e, 0x00 },
  64. { QT1010_WR, 0x1e, 0xd0 },
  65. { QT1010_RD, 0x22, 0xff }, /* 16 c read */
  66. { QT1010_WR, 0x1e, 0x00 },
  67. { QT1010_RD, 0x05, 0xff }, /* 20 c read */
  68. { QT1010_RD, 0x22, 0xff }, /* 21 c read */
  69. { QT1010_WR, 0x23, 0xd0 },
  70. { QT1010_WR, 0x1e, 0x00 },
  71. { QT1010_WR, 0x1e, 0xe0 },
  72. { QT1010_RD, 0x23, 0xff }, /* 25 c read */
  73. { QT1010_RD, 0x23, 0xff }, /* 26 c read */
  74. { QT1010_WR, 0x1e, 0x00 },
  75. { QT1010_WR, 0x24, 0xd0 },
  76. { QT1010_WR, 0x1e, 0x00 },
  77. { QT1010_WR, 0x1e, 0xf0 },
  78. { QT1010_RD, 0x24, 0xff }, /* 31 c read */
  79. { QT1010_WR, 0x1e, 0x00 },
  80. { QT1010_WR, 0x14, 0x7f },
  81. { QT1010_WR, 0x15, 0x7f },
  82. { QT1010_WR, 0x05, 0xff }, /* 35 c write */
  83. { QT1010_WR, 0x06, 0x00 },
  84. { QT1010_WR, 0x15, 0x1f },
  85. { QT1010_WR, 0x16, 0xff },
  86. { QT1010_WR, 0x18, 0xff },
  87. { QT1010_WR, 0x1f, 0xff }, /* 40 c write */
  88. { QT1010_WR, 0x20, 0xff }, /* 41 c write */
  89. { QT1010_WR, 0x21, 0x53 },
  90. { QT1010_WR, 0x25, 0xff }, /* 43 c write */
  91. { QT1010_WR, 0x26, 0x15 },
  92. { QT1010_WR, 0x00, 0xff }, /* 45 c write */
  93. { QT1010_WR, 0x02, 0x00 },
  94. { QT1010_WR, 0x01, 0x00 }
  95. };
  96. #define FREQ1 32000000 /* 32 MHz */
  97. #define FREQ2 4000000 /* 4 MHz Quartz oscillator in the stick? */
  98. priv = fe->tuner_priv;
  99. freq = c->frequency;
  100. div = (freq + QT1010_OFFSET) / QT1010_STEP;
  101. freq = (div * QT1010_STEP) - QT1010_OFFSET;
  102. mod1 = (freq + QT1010_OFFSET) % FREQ1;
  103. mod2 = (freq + QT1010_OFFSET) % FREQ2;
  104. priv->frequency = freq;
  105. if (fe->ops.i2c_gate_ctrl)
  106. fe->ops.i2c_gate_ctrl(fe, 1); /* open i2c_gate */
  107. /* reg 05 base value */
  108. if (freq < 290000000) reg05 = 0x14; /* 290 MHz */
  109. else if (freq < 610000000) reg05 = 0x34; /* 610 MHz */
  110. else if (freq < 802000000) reg05 = 0x54; /* 802 MHz */
  111. else reg05 = 0x74;
  112. /* 0x5 */
  113. rd[2].val = reg05;
  114. /* 07 - set frequency: 32 MHz scale */
  115. rd[4].val = (freq + QT1010_OFFSET) / FREQ1;
  116. /* 09 - changes every 8/24 MHz */
  117. if (mod1 < 8000000) rd[6].val = 0x1d;
  118. else rd[6].val = 0x1c;
  119. /* 0a - set frequency: 4 MHz scale (max 28 MHz) */
  120. if (mod1 < 1*FREQ2) rd[7].val = 0x09; /* +0 MHz */
  121. else if (mod1 < 2*FREQ2) rd[7].val = 0x08; /* +4 MHz */
  122. else if (mod1 < 3*FREQ2) rd[7].val = 0x0f; /* +8 MHz */
  123. else if (mod1 < 4*FREQ2) rd[7].val = 0x0e; /* +12 MHz */
  124. else if (mod1 < 5*FREQ2) rd[7].val = 0x0d; /* +16 MHz */
  125. else if (mod1 < 6*FREQ2) rd[7].val = 0x0c; /* +20 MHz */
  126. else if (mod1 < 7*FREQ2) rd[7].val = 0x0b; /* +24 MHz */
  127. else rd[7].val = 0x0a; /* +28 MHz */
  128. /* 0b - changes every 2/2 MHz */
  129. if (mod2 < 2000000) rd[8].val = 0x45;
  130. else rd[8].val = 0x44;
  131. /* 1a - set frequency: 125 kHz scale (max 3875 kHz)*/
  132. tmpval = 0x78; /* byte, overflows intentionally */
  133. rd[10].val = tmpval-((mod2/QT1010_STEP)*0x08);
  134. /* 11 */
  135. rd[13].val = 0xfd; /* TODO: correct value calculation */
  136. /* 12 */
  137. rd[14].val = 0x91; /* TODO: correct value calculation */
  138. /* 22 */
  139. if (freq < 450000000) rd[15].val = 0xd0; /* 450 MHz */
  140. else if (freq < 482000000) rd[15].val = 0xd1; /* 482 MHz */
  141. else if (freq < 514000000) rd[15].val = 0xd4; /* 514 MHz */
  142. else if (freq < 546000000) rd[15].val = 0xd7; /* 546 MHz */
  143. else if (freq < 610000000) rd[15].val = 0xda; /* 610 MHz */
  144. else rd[15].val = 0xd0;
  145. /* 05 */
  146. rd[35].val = (reg05 & 0xf0);
  147. /* 1f */
  148. if (mod1 < 8000000) tmpval = 0x00;
  149. else if (mod1 < 12000000) tmpval = 0x01;
  150. else if (mod1 < 16000000) tmpval = 0x02;
  151. else if (mod1 < 24000000) tmpval = 0x03;
  152. else if (mod1 < 28000000) tmpval = 0x04;
  153. else tmpval = 0x05;
  154. rd[40].val = (priv->reg1f_init_val + 0x0e + tmpval);
  155. /* 20 */
  156. if (mod1 < 8000000) tmpval = 0x00;
  157. else if (mod1 < 12000000) tmpval = 0x01;
  158. else if (mod1 < 20000000) tmpval = 0x02;
  159. else if (mod1 < 24000000) tmpval = 0x03;
  160. else if (mod1 < 28000000) tmpval = 0x04;
  161. else tmpval = 0x05;
  162. rd[41].val = (priv->reg20_init_val + 0x0d + tmpval);
  163. /* 25 */
  164. rd[43].val = priv->reg25_init_val;
  165. /* 00 */
  166. rd[45].val = 0x92; /* TODO: correct value calculation */
  167. dev_dbg(&priv->i2c->dev,
  168. "%s: freq:%u 05:%02x 07:%02x 09:%02x 0a:%02x 0b:%02x " \
  169. "1a:%02x 11:%02x 12:%02x 22:%02x 05:%02x 1f:%02x " \
  170. "20:%02x 25:%02x 00:%02x\n", __func__, \
  171. freq, rd[2].val, rd[4].val, rd[6].val, rd[7].val, \
  172. rd[8].val, rd[10].val, rd[13].val, rd[14].val, \
  173. rd[15].val, rd[35].val, rd[40].val, rd[41].val, \
  174. rd[43].val, rd[45].val);
  175. for (i = 0; i < ARRAY_SIZE(rd); i++) {
  176. if (rd[i].oper == QT1010_WR) {
  177. err = qt1010_writereg(priv, rd[i].reg, rd[i].val);
  178. } else { /* read is required to proper locking */
  179. err = qt1010_readreg(priv, rd[i].reg, &tmpval);
  180. }
  181. if (err) return err;
  182. }
  183. if (fe->ops.i2c_gate_ctrl)
  184. fe->ops.i2c_gate_ctrl(fe, 0); /* close i2c_gate */
  185. return 0;
  186. }
  187. static int qt1010_init_meas1(struct qt1010_priv *priv,
  188. u8 oper, u8 reg, u8 reg_init_val, u8 *retval)
  189. {
  190. u8 i, val1, val2;
  191. int err;
  192. qt1010_i2c_oper_t i2c_data[] = {
  193. { QT1010_WR, reg, reg_init_val },
  194. { QT1010_WR, 0x1e, 0x00 },
  195. { QT1010_WR, 0x1e, oper },
  196. };
  197. for (i = 0; i < ARRAY_SIZE(i2c_data); i++) {
  198. err = qt1010_writereg(priv, i2c_data[i].reg,
  199. i2c_data[i].val);
  200. if (err)
  201. return err;
  202. }
  203. err = qt1010_readreg(priv, reg, &val2);
  204. if (err)
  205. return err;
  206. do {
  207. val1 = val2;
  208. err = qt1010_readreg(priv, reg, &val2);
  209. if (err)
  210. return err;
  211. dev_dbg(&priv->i2c->dev, "%s: compare reg:%02x %02x %02x\n",
  212. __func__, reg, val1, val2);
  213. } while (val1 != val2);
  214. *retval = val1;
  215. return qt1010_writereg(priv, 0x1e, 0x00);
  216. }
  217. static int qt1010_init_meas2(struct qt1010_priv *priv,
  218. u8 reg_init_val, u8 *retval)
  219. {
  220. u8 i, val = 0xff;
  221. int err;
  222. qt1010_i2c_oper_t i2c_data[] = {
  223. { QT1010_WR, 0x07, reg_init_val },
  224. { QT1010_WR, 0x22, 0xd0 },
  225. { QT1010_WR, 0x1e, 0x00 },
  226. { QT1010_WR, 0x1e, 0xd0 },
  227. { QT1010_RD, 0x22, 0xff },
  228. { QT1010_WR, 0x1e, 0x00 },
  229. { QT1010_WR, 0x22, 0xff }
  230. };
  231. for (i = 0; i < ARRAY_SIZE(i2c_data); i++) {
  232. if (i2c_data[i].oper == QT1010_WR) {
  233. err = qt1010_writereg(priv, i2c_data[i].reg,
  234. i2c_data[i].val);
  235. } else {
  236. err = qt1010_readreg(priv, i2c_data[i].reg, &val);
  237. }
  238. if (err)
  239. return err;
  240. }
  241. *retval = val;
  242. return 0;
  243. }
  244. static int qt1010_init(struct dvb_frontend *fe)
  245. {
  246. struct qt1010_priv *priv = fe->tuner_priv;
  247. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  248. int err = 0;
  249. u8 i, tmpval, *valptr = NULL;
  250. static const qt1010_i2c_oper_t i2c_data[] = {
  251. { QT1010_WR, 0x01, 0x80 },
  252. { QT1010_WR, 0x0d, 0x84 },
  253. { QT1010_WR, 0x0e, 0xb7 },
  254. { QT1010_WR, 0x2a, 0x23 },
  255. { QT1010_WR, 0x2c, 0xdc },
  256. { QT1010_M1, 0x25, 0x40 }, /* get reg 25 init value */
  257. { QT1010_M1, 0x81, 0xff }, /* get reg 25 init value */
  258. { QT1010_WR, 0x2b, 0x70 },
  259. { QT1010_WR, 0x2a, 0x23 },
  260. { QT1010_M1, 0x26, 0x08 },
  261. { QT1010_M1, 0x82, 0xff },
  262. { QT1010_WR, 0x05, 0x14 },
  263. { QT1010_WR, 0x06, 0x44 },
  264. { QT1010_WR, 0x07, 0x28 },
  265. { QT1010_WR, 0x08, 0x0b },
  266. { QT1010_WR, 0x11, 0xfd },
  267. { QT1010_M1, 0x22, 0x0d },
  268. { QT1010_M1, 0xd0, 0xff },
  269. { QT1010_WR, 0x06, 0x40 },
  270. { QT1010_WR, 0x16, 0xf0 },
  271. { QT1010_WR, 0x02, 0x38 },
  272. { QT1010_WR, 0x03, 0x18 },
  273. { QT1010_WR, 0x20, 0xe0 },
  274. { QT1010_M1, 0x1f, 0x20 }, /* get reg 1f init value */
  275. { QT1010_M1, 0x84, 0xff }, /* get reg 1f init value */
  276. { QT1010_RD, 0x20, 0x20 }, /* get reg 20 init value */
  277. { QT1010_WR, 0x03, 0x19 },
  278. { QT1010_WR, 0x02, 0x3f },
  279. { QT1010_WR, 0x21, 0x53 },
  280. { QT1010_RD, 0x21, 0xff },
  281. { QT1010_WR, 0x11, 0xfd },
  282. { QT1010_WR, 0x05, 0x34 },
  283. { QT1010_WR, 0x06, 0x44 },
  284. { QT1010_WR, 0x08, 0x08 }
  285. };
  286. if (fe->ops.i2c_gate_ctrl)
  287. fe->ops.i2c_gate_ctrl(fe, 1); /* open i2c_gate */
  288. for (i = 0; i < ARRAY_SIZE(i2c_data); i++) {
  289. switch (i2c_data[i].oper) {
  290. case QT1010_WR:
  291. err = qt1010_writereg(priv, i2c_data[i].reg,
  292. i2c_data[i].val);
  293. break;
  294. case QT1010_RD:
  295. if (i2c_data[i].val == 0x20)
  296. valptr = &priv->reg20_init_val;
  297. else
  298. valptr = &tmpval;
  299. err = qt1010_readreg(priv, i2c_data[i].reg, valptr);
  300. break;
  301. case QT1010_M1:
  302. if (i2c_data[i].val == 0x25)
  303. valptr = &priv->reg25_init_val;
  304. else if (i2c_data[i].val == 0x1f)
  305. valptr = &priv->reg1f_init_val;
  306. else
  307. valptr = &tmpval;
  308. if (i >= ARRAY_SIZE(i2c_data) - 1)
  309. err = -EIO;
  310. else
  311. err = qt1010_init_meas1(priv, i2c_data[i + 1].reg,
  312. i2c_data[i].reg,
  313. i2c_data[i].val, valptr);
  314. i++;
  315. break;
  316. }
  317. if (err)
  318. return err;
  319. }
  320. for (i = 0x31; i < 0x3a; i++) /* 0x31 - 0x39 */
  321. if ((err = qt1010_init_meas2(priv, i, &tmpval)))
  322. return err;
  323. if (!c->frequency)
  324. c->frequency = 545000000; /* Sigmatek DVB-110 545000000 */
  325. /* MSI Megasky 580 GL861 533000000 */
  326. return qt1010_set_params(fe);
  327. }
  328. static void qt1010_release(struct dvb_frontend *fe)
  329. {
  330. kfree(fe->tuner_priv);
  331. fe->tuner_priv = NULL;
  332. }
  333. static int qt1010_get_frequency(struct dvb_frontend *fe, u32 *frequency)
  334. {
  335. struct qt1010_priv *priv = fe->tuner_priv;
  336. *frequency = priv->frequency;
  337. return 0;
  338. }
  339. static int qt1010_get_if_frequency(struct dvb_frontend *fe, u32 *frequency)
  340. {
  341. *frequency = 36125000;
  342. return 0;
  343. }
  344. static const struct dvb_tuner_ops qt1010_tuner_ops = {
  345. .info = {
  346. .name = "Quantek QT1010",
  347. .frequency_min_hz = QT1010_MIN_FREQ,
  348. .frequency_max_hz = QT1010_MAX_FREQ,
  349. .frequency_step_hz = QT1010_STEP,
  350. },
  351. .release = qt1010_release,
  352. .init = qt1010_init,
  353. /* TODO: implement sleep */
  354. .set_params = qt1010_set_params,
  355. .get_frequency = qt1010_get_frequency,
  356. .get_if_frequency = qt1010_get_if_frequency,
  357. };
  358. struct dvb_frontend * qt1010_attach(struct dvb_frontend *fe,
  359. struct i2c_adapter *i2c,
  360. struct qt1010_config *cfg)
  361. {
  362. struct qt1010_priv *priv = NULL;
  363. u8 id;
  364. priv = kzalloc(sizeof(struct qt1010_priv), GFP_KERNEL);
  365. if (priv == NULL)
  366. return NULL;
  367. priv->cfg = cfg;
  368. priv->i2c = i2c;
  369. if (fe->ops.i2c_gate_ctrl)
  370. fe->ops.i2c_gate_ctrl(fe, 1); /* open i2c_gate */
  371. /* Try to detect tuner chip. Probably this is not correct register. */
  372. if (qt1010_readreg(priv, 0x29, &id) != 0 || (id != 0x39)) {
  373. kfree(priv);
  374. return NULL;
  375. }
  376. if (fe->ops.i2c_gate_ctrl)
  377. fe->ops.i2c_gate_ctrl(fe, 0); /* close i2c_gate */
  378. dev_info(&priv->i2c->dev,
  379. "%s: Quantek QT1010 successfully identified\n",
  380. KBUILD_MODNAME);
  381. memcpy(&fe->ops.tuner_ops, &qt1010_tuner_ops,
  382. sizeof(struct dvb_tuner_ops));
  383. fe->tuner_priv = priv;
  384. return fe;
  385. }
  386. EXPORT_SYMBOL_GPL(qt1010_attach);
  387. MODULE_DESCRIPTION("Quantek QT1010 silicon tuner driver");
  388. MODULE_AUTHOR("Antti Palosaari <[email protected]>");
  389. MODULE_AUTHOR("Aapo Tahkola <[email protected]>");
  390. MODULE_VERSION("0.1");
  391. MODULE_LICENSE("GPL");