saa7134-ts.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. *
  4. * device driver for philips saa7134 based TV cards
  5. * video4linux video interface
  6. *
  7. * (c) 2001,02 Gerd Knorr <[email protected]> [SuSE Labs]
  8. */
  9. #include "saa7134.h"
  10. #include "saa7134-reg.h"
  11. #include <linux/init.h>
  12. #include <linux/list.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/delay.h>
  16. /* ------------------------------------------------------------------ */
  17. static unsigned int ts_debug;
  18. module_param(ts_debug, int, 0644);
  19. MODULE_PARM_DESC(ts_debug,"enable debug messages [ts]");
  20. #define ts_dbg(fmt, arg...) do { \
  21. if (ts_debug) \
  22. printk(KERN_DEBUG pr_fmt("ts: " fmt), ## arg); \
  23. } while (0)
  24. /* ------------------------------------------------------------------ */
  25. static int buffer_activate(struct saa7134_dev *dev,
  26. struct saa7134_buf *buf,
  27. struct saa7134_buf *next)
  28. {
  29. ts_dbg("buffer_activate [%p]", buf);
  30. buf->top_seen = 0;
  31. if (!dev->ts_started)
  32. dev->ts_field = V4L2_FIELD_TOP;
  33. if (NULL == next)
  34. next = buf;
  35. if (V4L2_FIELD_TOP == dev->ts_field) {
  36. ts_dbg("- [top] buf=%p next=%p\n", buf, next);
  37. saa_writel(SAA7134_RS_BA1(5),saa7134_buffer_base(buf));
  38. saa_writel(SAA7134_RS_BA2(5),saa7134_buffer_base(next));
  39. dev->ts_field = V4L2_FIELD_BOTTOM;
  40. } else {
  41. ts_dbg("- [bottom] buf=%p next=%p\n", buf, next);
  42. saa_writel(SAA7134_RS_BA1(5),saa7134_buffer_base(next));
  43. saa_writel(SAA7134_RS_BA2(5),saa7134_buffer_base(buf));
  44. dev->ts_field = V4L2_FIELD_TOP;
  45. }
  46. /* start DMA */
  47. saa7134_set_dmabits(dev);
  48. mod_timer(&dev->ts_q.timeout, jiffies+TS_BUFFER_TIMEOUT);
  49. if (!dev->ts_started)
  50. saa7134_ts_start(dev);
  51. return 0;
  52. }
  53. int saa7134_ts_buffer_init(struct vb2_buffer *vb2)
  54. {
  55. struct vb2_v4l2_buffer *vbuf = to_vb2_v4l2_buffer(vb2);
  56. struct saa7134_dmaqueue *dmaq = vb2->vb2_queue->drv_priv;
  57. struct saa7134_buf *buf = container_of(vbuf, struct saa7134_buf, vb2);
  58. dmaq->curr = NULL;
  59. buf->activate = buffer_activate;
  60. return 0;
  61. }
  62. EXPORT_SYMBOL_GPL(saa7134_ts_buffer_init);
  63. int saa7134_ts_buffer_prepare(struct vb2_buffer *vb2)
  64. {
  65. struct vb2_v4l2_buffer *vbuf = to_vb2_v4l2_buffer(vb2);
  66. struct saa7134_dmaqueue *dmaq = vb2->vb2_queue->drv_priv;
  67. struct saa7134_dev *dev = dmaq->dev;
  68. struct saa7134_buf *buf = container_of(vbuf, struct saa7134_buf, vb2);
  69. struct sg_table *dma = vb2_dma_sg_plane_desc(vb2, 0);
  70. unsigned int lines, llength, size;
  71. ts_dbg("buffer_prepare [%p]\n", buf);
  72. llength = TS_PACKET_SIZE;
  73. lines = dev->ts.nr_packets;
  74. size = lines * llength;
  75. if (vb2_plane_size(vb2, 0) < size)
  76. return -EINVAL;
  77. vb2_set_plane_payload(vb2, 0, size);
  78. vbuf->field = dev->field;
  79. return saa7134_pgtable_build(dev->pci, &dmaq->pt, dma->sgl, dma->nents,
  80. saa7134_buffer_startpage(buf));
  81. }
  82. EXPORT_SYMBOL_GPL(saa7134_ts_buffer_prepare);
  83. int saa7134_ts_queue_setup(struct vb2_queue *q,
  84. unsigned int *nbuffers, unsigned int *nplanes,
  85. unsigned int sizes[], struct device *alloc_devs[])
  86. {
  87. struct saa7134_dmaqueue *dmaq = q->drv_priv;
  88. struct saa7134_dev *dev = dmaq->dev;
  89. int size = TS_PACKET_SIZE * dev->ts.nr_packets;
  90. if (0 == *nbuffers)
  91. *nbuffers = dev->ts.nr_bufs;
  92. *nbuffers = saa7134_buffer_count(size, *nbuffers);
  93. if (*nbuffers < 3)
  94. *nbuffers = 3;
  95. *nplanes = 1;
  96. sizes[0] = size;
  97. return 0;
  98. }
  99. EXPORT_SYMBOL_GPL(saa7134_ts_queue_setup);
  100. int saa7134_ts_start_streaming(struct vb2_queue *vq, unsigned int count)
  101. {
  102. struct saa7134_dmaqueue *dmaq = vq->drv_priv;
  103. struct saa7134_dev *dev = dmaq->dev;
  104. /*
  105. * Planar video capture and TS share the same DMA channel,
  106. * so only one can be active at a time.
  107. */
  108. if (vb2_is_busy(&dev->video_vbq) && dev->fmt->planar) {
  109. struct saa7134_buf *buf, *tmp;
  110. list_for_each_entry_safe(buf, tmp, &dmaq->queue, entry) {
  111. list_del(&buf->entry);
  112. vb2_buffer_done(&buf->vb2.vb2_buf,
  113. VB2_BUF_STATE_QUEUED);
  114. }
  115. if (dmaq->curr) {
  116. vb2_buffer_done(&dmaq->curr->vb2.vb2_buf,
  117. VB2_BUF_STATE_QUEUED);
  118. dmaq->curr = NULL;
  119. }
  120. return -EBUSY;
  121. }
  122. dmaq->seq_nr = 0;
  123. return 0;
  124. }
  125. EXPORT_SYMBOL_GPL(saa7134_ts_start_streaming);
  126. void saa7134_ts_stop_streaming(struct vb2_queue *vq)
  127. {
  128. struct saa7134_dmaqueue *dmaq = vq->drv_priv;
  129. struct saa7134_dev *dev = dmaq->dev;
  130. saa7134_ts_stop(dev);
  131. saa7134_stop_streaming(dev, dmaq);
  132. }
  133. EXPORT_SYMBOL_GPL(saa7134_ts_stop_streaming);
  134. struct vb2_ops saa7134_ts_qops = {
  135. .queue_setup = saa7134_ts_queue_setup,
  136. .buf_init = saa7134_ts_buffer_init,
  137. .buf_prepare = saa7134_ts_buffer_prepare,
  138. .buf_queue = saa7134_vb2_buffer_queue,
  139. .wait_prepare = vb2_ops_wait_prepare,
  140. .wait_finish = vb2_ops_wait_finish,
  141. .stop_streaming = saa7134_ts_stop_streaming,
  142. };
  143. EXPORT_SYMBOL_GPL(saa7134_ts_qops);
  144. /* ----------------------------------------------------------- */
  145. /* exported stuff */
  146. static unsigned int tsbufs = 8;
  147. module_param(tsbufs, int, 0444);
  148. MODULE_PARM_DESC(tsbufs, "number of ts buffers for read/write IO, range 2-32");
  149. static unsigned int ts_nr_packets = 64;
  150. module_param(ts_nr_packets, int, 0444);
  151. MODULE_PARM_DESC(ts_nr_packets,"size of a ts buffers (in ts packets)");
  152. int saa7134_ts_init_hw(struct saa7134_dev *dev)
  153. {
  154. /* deactivate TS softreset */
  155. saa_writeb(SAA7134_TS_SERIAL1, 0x00);
  156. /* TSSOP high active, TSVAL high active, TSLOCK ignored */
  157. saa_writeb(SAA7134_TS_PARALLEL, 0x6c);
  158. saa_writeb(SAA7134_TS_PARALLEL_SERIAL, (TS_PACKET_SIZE-1));
  159. saa_writeb(SAA7134_TS_DMA0, ((dev->ts.nr_packets-1)&0xff));
  160. saa_writeb(SAA7134_TS_DMA1, (((dev->ts.nr_packets-1)>>8)&0xff));
  161. /* TSNOPIT=0, TSCOLAP=0 */
  162. saa_writeb(SAA7134_TS_DMA2,
  163. ((((dev->ts.nr_packets-1)>>16)&0x3f) | 0x00));
  164. return 0;
  165. }
  166. int saa7134_ts_init1(struct saa7134_dev *dev)
  167. {
  168. /* sanitycheck insmod options */
  169. if (tsbufs < 2)
  170. tsbufs = 2;
  171. if (tsbufs > VIDEO_MAX_FRAME)
  172. tsbufs = VIDEO_MAX_FRAME;
  173. if (ts_nr_packets < 4)
  174. ts_nr_packets = 4;
  175. if (ts_nr_packets > 312)
  176. ts_nr_packets = 312;
  177. dev->ts.nr_bufs = tsbufs;
  178. dev->ts.nr_packets = ts_nr_packets;
  179. INIT_LIST_HEAD(&dev->ts_q.queue);
  180. timer_setup(&dev->ts_q.timeout, saa7134_buffer_timeout, 0);
  181. dev->ts_q.dev = dev;
  182. dev->ts_q.need_two = 1;
  183. dev->ts_started = 0;
  184. saa7134_pgtable_alloc(dev->pci, &dev->ts_q.pt);
  185. /* init TS hw */
  186. saa7134_ts_init_hw(dev);
  187. return 0;
  188. }
  189. /* Function for stop TS */
  190. int saa7134_ts_stop(struct saa7134_dev *dev)
  191. {
  192. ts_dbg("TS stop\n");
  193. if (!dev->ts_started)
  194. return 0;
  195. /* Stop TS stream */
  196. switch (saa7134_boards[dev->board].ts_type) {
  197. case SAA7134_MPEG_TS_PARALLEL:
  198. saa_writeb(SAA7134_TS_PARALLEL, 0x6c);
  199. dev->ts_started = 0;
  200. break;
  201. case SAA7134_MPEG_TS_SERIAL:
  202. saa_writeb(SAA7134_TS_SERIAL0, 0x40);
  203. dev->ts_started = 0;
  204. break;
  205. }
  206. return 0;
  207. }
  208. /* Function for start TS */
  209. int saa7134_ts_start(struct saa7134_dev *dev)
  210. {
  211. ts_dbg("TS start\n");
  212. if (WARN_ON(dev->ts_started))
  213. return 0;
  214. /* dma: setup channel 5 (= TS) */
  215. saa_writeb(SAA7134_TS_DMA0, (dev->ts.nr_packets - 1) & 0xff);
  216. saa_writeb(SAA7134_TS_DMA1,
  217. ((dev->ts.nr_packets - 1) >> 8) & 0xff);
  218. /* TSNOPIT=0, TSCOLAP=0 */
  219. saa_writeb(SAA7134_TS_DMA2,
  220. (((dev->ts.nr_packets - 1) >> 16) & 0x3f) | 0x00);
  221. saa_writel(SAA7134_RS_PITCH(5), TS_PACKET_SIZE);
  222. saa_writel(SAA7134_RS_CONTROL(5), SAA7134_RS_CONTROL_BURST_16 |
  223. SAA7134_RS_CONTROL_ME |
  224. (dev->ts_q.pt.dma >> 12));
  225. /* reset hardware TS buffers */
  226. saa_writeb(SAA7134_TS_SERIAL1, 0x00);
  227. saa_writeb(SAA7134_TS_SERIAL1, 0x03);
  228. saa_writeb(SAA7134_TS_SERIAL1, 0x00);
  229. saa_writeb(SAA7134_TS_SERIAL1, 0x01);
  230. /* TS clock non-inverted */
  231. saa_writeb(SAA7134_TS_SERIAL1, 0x00);
  232. /* Start TS stream */
  233. switch (saa7134_boards[dev->board].ts_type) {
  234. case SAA7134_MPEG_TS_PARALLEL:
  235. saa_writeb(SAA7134_TS_SERIAL0, 0x40);
  236. saa_writeb(SAA7134_TS_PARALLEL, 0xec |
  237. (saa7134_boards[dev->board].ts_force_val << 4));
  238. break;
  239. case SAA7134_MPEG_TS_SERIAL:
  240. saa_writeb(SAA7134_TS_SERIAL0, 0xd8);
  241. saa_writeb(SAA7134_TS_PARALLEL, 0x6c |
  242. (saa7134_boards[dev->board].ts_force_val << 4));
  243. saa_writeb(SAA7134_TS_PARALLEL_SERIAL, 0xbc);
  244. saa_writeb(SAA7134_TS_SERIAL1, 0x02);
  245. break;
  246. }
  247. dev->ts_started = 1;
  248. return 0;
  249. }
  250. int saa7134_ts_fini(struct saa7134_dev *dev)
  251. {
  252. del_timer_sync(&dev->ts_q.timeout);
  253. saa7134_pgtable_free(dev->pci, &dev->ts_q.pt);
  254. return 0;
  255. }
  256. void saa7134_irq_ts_done(struct saa7134_dev *dev, unsigned long status)
  257. {
  258. enum v4l2_field field;
  259. spin_lock(&dev->slock);
  260. if (dev->ts_q.curr) {
  261. field = dev->ts_field;
  262. if (field != V4L2_FIELD_TOP) {
  263. if ((status & 0x100000) != 0x000000)
  264. goto done;
  265. } else {
  266. if ((status & 0x100000) != 0x100000)
  267. goto done;
  268. }
  269. saa7134_buffer_finish(dev, &dev->ts_q, VB2_BUF_STATE_DONE);
  270. }
  271. saa7134_buffer_next(dev,&dev->ts_q);
  272. done:
  273. spin_unlock(&dev->slock);
  274. }