pluto2.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * pluto2.c - Satelco Easywatch Mobile Terrestrial Receiver [DVB-T]
  4. *
  5. * Copyright (C) 2005 Andreas Oberritter <[email protected]>
  6. *
  7. * based on pluto2.c 1.10 - http://instinct-wp8.no-ip.org/pluto/
  8. * by Dany Salman <[email protected]>
  9. * Copyright (c) 2004 TDF
  10. */
  11. #include <linux/i2c.h>
  12. #include <linux/i2c-algo-bit.h>
  13. #include <linux/init.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/pci.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/slab.h>
  20. #include <media/demux.h>
  21. #include <media/dmxdev.h>
  22. #include <media/dvb_demux.h>
  23. #include <media/dvb_frontend.h>
  24. #include <media/dvb_net.h>
  25. #include <media/dvbdev.h>
  26. #include "tda1004x.h"
  27. DVB_DEFINE_MOD_OPT_ADAPTER_NR(adapter_nr);
  28. #define DRIVER_NAME "pluto2"
  29. #define REG_PIDn(n) ((n) << 2) /* PID n pattern registers */
  30. #define REG_PCAR 0x0020 /* PC address register */
  31. #define REG_TSCR 0x0024 /* TS ctrl & status */
  32. #define REG_MISC 0x0028 /* miscellaneous */
  33. #define REG_MMAC 0x002c /* MSB MAC address */
  34. #define REG_IMAC 0x0030 /* ISB MAC address */
  35. #define REG_LMAC 0x0034 /* LSB MAC address */
  36. #define REG_SPID 0x0038 /* SPI data */
  37. #define REG_SLCS 0x003c /* serial links ctrl/status */
  38. #define PID0_NOFIL (0x0001 << 16)
  39. #define PIDn_ENP (0x0001 << 15)
  40. #define PID0_END (0x0001 << 14)
  41. #define PID0_AFIL (0x0001 << 13)
  42. #define PIDn_PID (0x1fff << 0)
  43. #define TSCR_NBPACKETS (0x00ff << 24)
  44. #define TSCR_DEM (0x0001 << 17)
  45. #define TSCR_DE (0x0001 << 16)
  46. #define TSCR_RSTN (0x0001 << 15)
  47. #define TSCR_MSKO (0x0001 << 14)
  48. #define TSCR_MSKA (0x0001 << 13)
  49. #define TSCR_MSKL (0x0001 << 12)
  50. #define TSCR_OVR (0x0001 << 11)
  51. #define TSCR_AFUL (0x0001 << 10)
  52. #define TSCR_LOCK (0x0001 << 9)
  53. #define TSCR_IACK (0x0001 << 8)
  54. #define TSCR_ADEF (0x007f << 0)
  55. #define MISC_DVR (0x0fff << 4)
  56. #define MISC_ALED (0x0001 << 3)
  57. #define MISC_FRST (0x0001 << 2)
  58. #define MISC_LED1 (0x0001 << 1)
  59. #define MISC_LED0 (0x0001 << 0)
  60. #define SPID_SPIDR (0x00ff << 0)
  61. #define SLCS_SCL (0x0001 << 7)
  62. #define SLCS_SDA (0x0001 << 6)
  63. #define SLCS_CSN (0x0001 << 2)
  64. #define SLCS_OVR (0x0001 << 1)
  65. #define SLCS_SWC (0x0001 << 0)
  66. #define TS_DMA_PACKETS (8)
  67. #define TS_DMA_BYTES (188 * TS_DMA_PACKETS)
  68. #define I2C_ADDR_TDA10046 0x10
  69. #define I2C_ADDR_TUA6034 0xc2
  70. #define NHWFILTERS 8
  71. struct pluto {
  72. /* pci */
  73. struct pci_dev *pdev;
  74. u8 __iomem *io_mem;
  75. /* dvb */
  76. struct dmx_frontend hw_frontend;
  77. struct dmx_frontend mem_frontend;
  78. struct dmxdev dmxdev;
  79. struct dvb_adapter dvb_adapter;
  80. struct dvb_demux demux;
  81. struct dvb_frontend *fe;
  82. struct dvb_net dvbnet;
  83. unsigned int full_ts_users;
  84. unsigned int users;
  85. /* i2c */
  86. struct i2c_algo_bit_data i2c_bit;
  87. struct i2c_adapter i2c_adap;
  88. unsigned int i2cbug;
  89. /* irq */
  90. unsigned int overflow;
  91. unsigned int dead;
  92. /* dma */
  93. dma_addr_t dma_addr;
  94. u8 dma_buf[TS_DMA_BYTES];
  95. u8 dummy[4096];
  96. };
  97. static inline struct pluto *feed_to_pluto(struct dvb_demux_feed *feed)
  98. {
  99. return container_of(feed->demux, struct pluto, demux);
  100. }
  101. static inline struct pluto *frontend_to_pluto(struct dvb_frontend *fe)
  102. {
  103. return container_of(fe->dvb, struct pluto, dvb_adapter);
  104. }
  105. static inline u32 pluto_readreg(struct pluto *pluto, u32 reg)
  106. {
  107. return readl(&pluto->io_mem[reg]);
  108. }
  109. static inline void pluto_writereg(struct pluto *pluto, u32 reg, u32 val)
  110. {
  111. writel(val, &pluto->io_mem[reg]);
  112. }
  113. static inline void pluto_rw(struct pluto *pluto, u32 reg, u32 mask, u32 bits)
  114. {
  115. u32 val = readl(&pluto->io_mem[reg]);
  116. val &= ~mask;
  117. val |= bits;
  118. writel(val, &pluto->io_mem[reg]);
  119. }
  120. static void pluto_write_tscr(struct pluto *pluto, u32 val)
  121. {
  122. /* set the number of packets */
  123. val &= ~TSCR_ADEF;
  124. val |= TS_DMA_PACKETS / 2;
  125. pluto_writereg(pluto, REG_TSCR, val);
  126. }
  127. static void pluto_setsda(void *data, int state)
  128. {
  129. struct pluto *pluto = data;
  130. if (state)
  131. pluto_rw(pluto, REG_SLCS, SLCS_SDA, SLCS_SDA);
  132. else
  133. pluto_rw(pluto, REG_SLCS, SLCS_SDA, 0);
  134. }
  135. static void pluto_setscl(void *data, int state)
  136. {
  137. struct pluto *pluto = data;
  138. if (state)
  139. pluto_rw(pluto, REG_SLCS, SLCS_SCL, SLCS_SCL);
  140. else
  141. pluto_rw(pluto, REG_SLCS, SLCS_SCL, 0);
  142. /* try to detect i2c_inb() to workaround hardware bug:
  143. * reset SDA to high after SCL has been set to low */
  144. if ((state) && (pluto->i2cbug == 0)) {
  145. pluto->i2cbug = 1;
  146. } else {
  147. if ((!state) && (pluto->i2cbug == 1))
  148. pluto_setsda(pluto, 1);
  149. pluto->i2cbug = 0;
  150. }
  151. }
  152. static int pluto_getsda(void *data)
  153. {
  154. struct pluto *pluto = data;
  155. return pluto_readreg(pluto, REG_SLCS) & SLCS_SDA;
  156. }
  157. static int pluto_getscl(void *data)
  158. {
  159. struct pluto *pluto = data;
  160. return pluto_readreg(pluto, REG_SLCS) & SLCS_SCL;
  161. }
  162. static void pluto_reset_frontend(struct pluto *pluto, int reenable)
  163. {
  164. u32 val = pluto_readreg(pluto, REG_MISC);
  165. if (val & MISC_FRST) {
  166. val &= ~MISC_FRST;
  167. pluto_writereg(pluto, REG_MISC, val);
  168. }
  169. if (reenable) {
  170. val |= MISC_FRST;
  171. pluto_writereg(pluto, REG_MISC, val);
  172. }
  173. }
  174. static void pluto_reset_ts(struct pluto *pluto, int reenable)
  175. {
  176. u32 val = pluto_readreg(pluto, REG_TSCR);
  177. if (val & TSCR_RSTN) {
  178. val &= ~TSCR_RSTN;
  179. pluto_write_tscr(pluto, val);
  180. }
  181. if (reenable) {
  182. val |= TSCR_RSTN;
  183. pluto_write_tscr(pluto, val);
  184. }
  185. }
  186. static void pluto_set_dma_addr(struct pluto *pluto)
  187. {
  188. pluto_writereg(pluto, REG_PCAR, pluto->dma_addr);
  189. }
  190. static int pluto_dma_map(struct pluto *pluto)
  191. {
  192. pluto->dma_addr = dma_map_single(&pluto->pdev->dev, pluto->dma_buf,
  193. TS_DMA_BYTES, DMA_FROM_DEVICE);
  194. return dma_mapping_error(&pluto->pdev->dev, pluto->dma_addr);
  195. }
  196. static void pluto_dma_unmap(struct pluto *pluto)
  197. {
  198. dma_unmap_single(&pluto->pdev->dev, pluto->dma_addr, TS_DMA_BYTES,
  199. DMA_FROM_DEVICE);
  200. }
  201. static int pluto_start_feed(struct dvb_demux_feed *f)
  202. {
  203. struct pluto *pluto = feed_to_pluto(f);
  204. /* enable PID filtering */
  205. if (pluto->users++ == 0)
  206. pluto_rw(pluto, REG_PIDn(0), PID0_AFIL | PID0_NOFIL, 0);
  207. if ((f->pid < 0x2000) && (f->index < NHWFILTERS))
  208. pluto_rw(pluto, REG_PIDn(f->index), PIDn_ENP | PIDn_PID, PIDn_ENP | f->pid);
  209. else if (pluto->full_ts_users++ == 0)
  210. pluto_rw(pluto, REG_PIDn(0), PID0_NOFIL, PID0_NOFIL);
  211. return 0;
  212. }
  213. static int pluto_stop_feed(struct dvb_demux_feed *f)
  214. {
  215. struct pluto *pluto = feed_to_pluto(f);
  216. /* disable PID filtering */
  217. if (--pluto->users == 0)
  218. pluto_rw(pluto, REG_PIDn(0), PID0_AFIL, PID0_AFIL);
  219. if ((f->pid < 0x2000) && (f->index < NHWFILTERS))
  220. pluto_rw(pluto, REG_PIDn(f->index), PIDn_ENP | PIDn_PID, 0x1fff);
  221. else if (--pluto->full_ts_users == 0)
  222. pluto_rw(pluto, REG_PIDn(0), PID0_NOFIL, 0);
  223. return 0;
  224. }
  225. static void pluto_dma_end(struct pluto *pluto, unsigned int nbpackets)
  226. {
  227. /* synchronize the DMA transfer with the CPU
  228. * first so that we see updated contents. */
  229. dma_sync_single_for_cpu(&pluto->pdev->dev, pluto->dma_addr,
  230. TS_DMA_BYTES, DMA_FROM_DEVICE);
  231. /* Workaround for broken hardware:
  232. * [1] On startup NBPACKETS seems to contain an uninitialized value,
  233. * but no packets have been transferred.
  234. * [2] Sometimes (actually very often) NBPACKETS stays at zero
  235. * although one packet has been transferred.
  236. * [3] Sometimes (actually rarely), the card gets into an erroneous
  237. * mode where it continuously generates interrupts, claiming it
  238. * has received nbpackets>TS_DMA_PACKETS packets, but no packet
  239. * has been transferred. Only a reset seems to solve this
  240. */
  241. if ((nbpackets == 0) || (nbpackets > TS_DMA_PACKETS)) {
  242. unsigned int i = 0;
  243. while (pluto->dma_buf[i] == 0x47)
  244. i += 188;
  245. nbpackets = i / 188;
  246. if (i == 0) {
  247. pluto_reset_ts(pluto, 1);
  248. dev_printk(KERN_DEBUG, &pluto->pdev->dev, "resetting TS because of invalid packet counter\n");
  249. }
  250. }
  251. dvb_dmx_swfilter_packets(&pluto->demux, pluto->dma_buf, nbpackets);
  252. /* clear the dma buffer. this is needed to be able to identify
  253. * new valid ts packets above */
  254. memset(pluto->dma_buf, 0, nbpackets * 188);
  255. /* reset the dma address */
  256. pluto_set_dma_addr(pluto);
  257. /* sync the buffer and give it back to the card */
  258. dma_sync_single_for_device(&pluto->pdev->dev, pluto->dma_addr,
  259. TS_DMA_BYTES, DMA_FROM_DEVICE);
  260. }
  261. static irqreturn_t pluto_irq(int irq, void *dev_id)
  262. {
  263. struct pluto *pluto = dev_id;
  264. u32 tscr;
  265. /* check whether an interrupt occurred on this device */
  266. tscr = pluto_readreg(pluto, REG_TSCR);
  267. if (!(tscr & (TSCR_DE | TSCR_OVR)))
  268. return IRQ_NONE;
  269. if (tscr == 0xffffffff) {
  270. if (pluto->dead == 0)
  271. dev_err(&pluto->pdev->dev, "card has hung or been ejected.\n");
  272. /* It's dead Jim */
  273. pluto->dead = 1;
  274. return IRQ_HANDLED;
  275. }
  276. /* dma end interrupt */
  277. if (tscr & TSCR_DE) {
  278. pluto_dma_end(pluto, (tscr & TSCR_NBPACKETS) >> 24);
  279. /* overflow interrupt */
  280. if (tscr & TSCR_OVR)
  281. pluto->overflow++;
  282. if (pluto->overflow) {
  283. dev_err(&pluto->pdev->dev, "overflow irq (%d)\n",
  284. pluto->overflow);
  285. pluto_reset_ts(pluto, 1);
  286. pluto->overflow = 0;
  287. }
  288. } else if (tscr & TSCR_OVR) {
  289. pluto->overflow++;
  290. }
  291. /* ACK the interrupt */
  292. pluto_write_tscr(pluto, tscr | TSCR_IACK);
  293. return IRQ_HANDLED;
  294. }
  295. static void pluto_enable_irqs(struct pluto *pluto)
  296. {
  297. u32 val = pluto_readreg(pluto, REG_TSCR);
  298. /* disable AFUL and LOCK interrupts */
  299. val |= (TSCR_MSKA | TSCR_MSKL);
  300. /* enable DMA and OVERFLOW interrupts */
  301. val &= ~(TSCR_DEM | TSCR_MSKO);
  302. /* clear pending interrupts */
  303. val |= TSCR_IACK;
  304. pluto_write_tscr(pluto, val);
  305. }
  306. static void pluto_disable_irqs(struct pluto *pluto)
  307. {
  308. u32 val = pluto_readreg(pluto, REG_TSCR);
  309. /* disable all interrupts */
  310. val |= (TSCR_DEM | TSCR_MSKO | TSCR_MSKA | TSCR_MSKL);
  311. /* clear pending interrupts */
  312. val |= TSCR_IACK;
  313. pluto_write_tscr(pluto, val);
  314. }
  315. static int pluto_hw_init(struct pluto *pluto)
  316. {
  317. pluto_reset_frontend(pluto, 1);
  318. /* set automatic LED control by FPGA */
  319. pluto_rw(pluto, REG_MISC, MISC_ALED, MISC_ALED);
  320. /* set data endianness */
  321. #ifdef __LITTLE_ENDIAN
  322. pluto_rw(pluto, REG_PIDn(0), PID0_END, PID0_END);
  323. #else
  324. pluto_rw(pluto, REG_PIDn(0), PID0_END, 0);
  325. #endif
  326. /* map DMA and set address */
  327. pluto_dma_map(pluto);
  328. pluto_set_dma_addr(pluto);
  329. /* enable interrupts */
  330. pluto_enable_irqs(pluto);
  331. /* reset TS logic */
  332. pluto_reset_ts(pluto, 1);
  333. return 0;
  334. }
  335. static void pluto_hw_exit(struct pluto *pluto)
  336. {
  337. /* disable interrupts */
  338. pluto_disable_irqs(pluto);
  339. pluto_reset_ts(pluto, 0);
  340. /* LED: disable automatic control, enable yellow, disable green */
  341. pluto_rw(pluto, REG_MISC, MISC_ALED | MISC_LED1 | MISC_LED0, MISC_LED1);
  342. /* unmap DMA */
  343. pluto_dma_unmap(pluto);
  344. pluto_reset_frontend(pluto, 0);
  345. }
  346. static inline u32 divide(u32 numerator, u32 denominator)
  347. {
  348. if (denominator == 0)
  349. return ~0;
  350. return DIV_ROUND_CLOSEST(numerator, denominator);
  351. }
  352. /* LG Innotek TDTE-E001P (Infineon TUA6034) */
  353. static int lg_tdtpe001p_tuner_set_params(struct dvb_frontend *fe)
  354. {
  355. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  356. struct pluto *pluto = frontend_to_pluto(fe);
  357. struct i2c_msg msg;
  358. int ret;
  359. u8 buf[4];
  360. u32 div;
  361. // Fref = 166.667 Hz
  362. // Fref * 3 = 500.000 Hz
  363. // IF = 36166667
  364. // IF / Fref = 217
  365. //div = divide(p->frequency + 36166667, 166667);
  366. div = divide(p->frequency * 3, 500000) + 217;
  367. buf[0] = (div >> 8) & 0x7f;
  368. buf[1] = (div >> 0) & 0xff;
  369. if (p->frequency < 611000000)
  370. buf[2] = 0xb4;
  371. else if (p->frequency < 811000000)
  372. buf[2] = 0xbc;
  373. else
  374. buf[2] = 0xf4;
  375. // VHF: 174-230 MHz
  376. // center: 350 MHz
  377. // UHF: 470-862 MHz
  378. if (p->frequency < 350000000)
  379. buf[3] = 0x02;
  380. else
  381. buf[3] = 0x04;
  382. if (p->bandwidth_hz == 8000000)
  383. buf[3] |= 0x08;
  384. msg.addr = I2C_ADDR_TUA6034 >> 1;
  385. msg.flags = 0;
  386. msg.buf = buf;
  387. msg.len = sizeof(buf);
  388. if (fe->ops.i2c_gate_ctrl)
  389. fe->ops.i2c_gate_ctrl(fe, 1);
  390. ret = i2c_transfer(&pluto->i2c_adap, &msg, 1);
  391. if (ret < 0)
  392. return ret;
  393. else if (ret == 0)
  394. return -EREMOTEIO;
  395. return 0;
  396. }
  397. static int pluto2_request_firmware(struct dvb_frontend *fe,
  398. const struct firmware **fw, char *name)
  399. {
  400. struct pluto *pluto = frontend_to_pluto(fe);
  401. return request_firmware(fw, name, &pluto->pdev->dev);
  402. }
  403. static struct tda1004x_config pluto2_fe_config = {
  404. .demod_address = I2C_ADDR_TDA10046 >> 1,
  405. .invert = 1,
  406. .invert_oclk = 0,
  407. .xtal_freq = TDA10046_XTAL_16M,
  408. .agc_config = TDA10046_AGC_DEFAULT,
  409. .if_freq = TDA10046_FREQ_3617,
  410. .request_firmware = pluto2_request_firmware,
  411. };
  412. static int frontend_init(struct pluto *pluto)
  413. {
  414. int ret;
  415. pluto->fe = tda10046_attach(&pluto2_fe_config, &pluto->i2c_adap);
  416. if (!pluto->fe) {
  417. dev_err(&pluto->pdev->dev, "could not attach frontend\n");
  418. return -ENODEV;
  419. }
  420. pluto->fe->ops.tuner_ops.set_params = lg_tdtpe001p_tuner_set_params;
  421. ret = dvb_register_frontend(&pluto->dvb_adapter, pluto->fe);
  422. if (ret < 0) {
  423. if (pluto->fe->ops.release)
  424. pluto->fe->ops.release(pluto->fe);
  425. return ret;
  426. }
  427. return 0;
  428. }
  429. static void pluto_read_rev(struct pluto *pluto)
  430. {
  431. u32 val = pluto_readreg(pluto, REG_MISC) & MISC_DVR;
  432. dev_info(&pluto->pdev->dev, "board revision %d.%d\n",
  433. (val >> 12) & 0x0f, (val >> 4) & 0xff);
  434. }
  435. static void pluto_read_mac(struct pluto *pluto, u8 *mac)
  436. {
  437. u32 val = pluto_readreg(pluto, REG_MMAC);
  438. mac[0] = (val >> 8) & 0xff;
  439. mac[1] = (val >> 0) & 0xff;
  440. val = pluto_readreg(pluto, REG_IMAC);
  441. mac[2] = (val >> 8) & 0xff;
  442. mac[3] = (val >> 0) & 0xff;
  443. val = pluto_readreg(pluto, REG_LMAC);
  444. mac[4] = (val >> 8) & 0xff;
  445. mac[5] = (val >> 0) & 0xff;
  446. dev_info(&pluto->pdev->dev, "MAC %pM\n", mac);
  447. }
  448. static int pluto_read_serial(struct pluto *pluto)
  449. {
  450. struct pci_dev *pdev = pluto->pdev;
  451. unsigned int i, j;
  452. u8 __iomem *cis;
  453. cis = pci_iomap(pdev, 1, 0);
  454. if (!cis)
  455. return -EIO;
  456. dev_info(&pdev->dev, "S/N ");
  457. for (i = 0xe0; i < 0x100; i += 4) {
  458. u32 val = readl(&cis[i]);
  459. for (j = 0; j < 32; j += 8) {
  460. if ((val & 0xff) == 0xff)
  461. goto out;
  462. printk(KERN_CONT "%c", val & 0xff);
  463. val >>= 8;
  464. }
  465. }
  466. out:
  467. printk(KERN_CONT "\n");
  468. pci_iounmap(pdev, cis);
  469. return 0;
  470. }
  471. static int pluto2_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  472. {
  473. struct pluto *pluto;
  474. struct dvb_adapter *dvb_adapter;
  475. struct dvb_demux *dvbdemux;
  476. struct dmx_demux *dmx;
  477. int ret = -ENOMEM;
  478. pluto = kzalloc(sizeof(struct pluto), GFP_KERNEL);
  479. if (!pluto)
  480. goto out;
  481. pluto->pdev = pdev;
  482. ret = pci_enable_device(pdev);
  483. if (ret < 0)
  484. goto err_kfree;
  485. /* enable interrupts */
  486. pci_write_config_dword(pdev, 0x6c, 0x8000);
  487. ret = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
  488. if (ret < 0)
  489. goto err_pci_disable_device;
  490. pci_set_master(pdev);
  491. ret = pci_request_regions(pdev, DRIVER_NAME);
  492. if (ret < 0)
  493. goto err_pci_disable_device;
  494. pluto->io_mem = pci_iomap(pdev, 0, 0x40);
  495. if (!pluto->io_mem) {
  496. ret = -EIO;
  497. goto err_pci_release_regions;
  498. }
  499. pci_set_drvdata(pdev, pluto);
  500. ret = request_irq(pdev->irq, pluto_irq, IRQF_SHARED, DRIVER_NAME, pluto);
  501. if (ret < 0)
  502. goto err_pci_iounmap;
  503. ret = pluto_hw_init(pluto);
  504. if (ret < 0)
  505. goto err_free_irq;
  506. /* i2c */
  507. i2c_set_adapdata(&pluto->i2c_adap, pluto);
  508. strscpy(pluto->i2c_adap.name, DRIVER_NAME, sizeof(pluto->i2c_adap.name));
  509. pluto->i2c_adap.owner = THIS_MODULE;
  510. pluto->i2c_adap.dev.parent = &pdev->dev;
  511. pluto->i2c_adap.algo_data = &pluto->i2c_bit;
  512. pluto->i2c_bit.data = pluto;
  513. pluto->i2c_bit.setsda = pluto_setsda;
  514. pluto->i2c_bit.setscl = pluto_setscl;
  515. pluto->i2c_bit.getsda = pluto_getsda;
  516. pluto->i2c_bit.getscl = pluto_getscl;
  517. pluto->i2c_bit.udelay = 10;
  518. pluto->i2c_bit.timeout = 10;
  519. /* Raise SCL and SDA */
  520. pluto_setsda(pluto, 1);
  521. pluto_setscl(pluto, 1);
  522. ret = i2c_bit_add_bus(&pluto->i2c_adap);
  523. if (ret < 0)
  524. goto err_pluto_hw_exit;
  525. /* dvb */
  526. ret = dvb_register_adapter(&pluto->dvb_adapter, DRIVER_NAME,
  527. THIS_MODULE, &pdev->dev, adapter_nr);
  528. if (ret < 0)
  529. goto err_i2c_del_adapter;
  530. dvb_adapter = &pluto->dvb_adapter;
  531. pluto_read_rev(pluto);
  532. pluto_read_serial(pluto);
  533. pluto_read_mac(pluto, dvb_adapter->proposed_mac);
  534. dvbdemux = &pluto->demux;
  535. dvbdemux->filternum = 256;
  536. dvbdemux->feednum = 256;
  537. dvbdemux->start_feed = pluto_start_feed;
  538. dvbdemux->stop_feed = pluto_stop_feed;
  539. dvbdemux->dmx.capabilities = (DMX_TS_FILTERING |
  540. DMX_SECTION_FILTERING | DMX_MEMORY_BASED_FILTERING);
  541. ret = dvb_dmx_init(dvbdemux);
  542. if (ret < 0)
  543. goto err_dvb_unregister_adapter;
  544. dmx = &dvbdemux->dmx;
  545. pluto->hw_frontend.source = DMX_FRONTEND_0;
  546. pluto->mem_frontend.source = DMX_MEMORY_FE;
  547. pluto->dmxdev.filternum = NHWFILTERS;
  548. pluto->dmxdev.demux = dmx;
  549. ret = dvb_dmxdev_init(&pluto->dmxdev, dvb_adapter);
  550. if (ret < 0)
  551. goto err_dvb_dmx_release;
  552. ret = dmx->add_frontend(dmx, &pluto->hw_frontend);
  553. if (ret < 0)
  554. goto err_dvb_dmxdev_release;
  555. ret = dmx->add_frontend(dmx, &pluto->mem_frontend);
  556. if (ret < 0)
  557. goto err_remove_hw_frontend;
  558. ret = dmx->connect_frontend(dmx, &pluto->hw_frontend);
  559. if (ret < 0)
  560. goto err_remove_mem_frontend;
  561. ret = frontend_init(pluto);
  562. if (ret < 0)
  563. goto err_disconnect_frontend;
  564. dvb_net_init(dvb_adapter, &pluto->dvbnet, dmx);
  565. out:
  566. return ret;
  567. err_disconnect_frontend:
  568. dmx->disconnect_frontend(dmx);
  569. err_remove_mem_frontend:
  570. dmx->remove_frontend(dmx, &pluto->mem_frontend);
  571. err_remove_hw_frontend:
  572. dmx->remove_frontend(dmx, &pluto->hw_frontend);
  573. err_dvb_dmxdev_release:
  574. dvb_dmxdev_release(&pluto->dmxdev);
  575. err_dvb_dmx_release:
  576. dvb_dmx_release(dvbdemux);
  577. err_dvb_unregister_adapter:
  578. dvb_unregister_adapter(dvb_adapter);
  579. err_i2c_del_adapter:
  580. i2c_del_adapter(&pluto->i2c_adap);
  581. err_pluto_hw_exit:
  582. pluto_hw_exit(pluto);
  583. err_free_irq:
  584. free_irq(pdev->irq, pluto);
  585. err_pci_iounmap:
  586. pci_iounmap(pdev, pluto->io_mem);
  587. err_pci_release_regions:
  588. pci_release_regions(pdev);
  589. err_pci_disable_device:
  590. pci_disable_device(pdev);
  591. err_kfree:
  592. kfree(pluto);
  593. goto out;
  594. }
  595. static void pluto2_remove(struct pci_dev *pdev)
  596. {
  597. struct pluto *pluto = pci_get_drvdata(pdev);
  598. struct dvb_adapter *dvb_adapter = &pluto->dvb_adapter;
  599. struct dvb_demux *dvbdemux = &pluto->demux;
  600. struct dmx_demux *dmx = &dvbdemux->dmx;
  601. dmx->close(dmx);
  602. dvb_net_release(&pluto->dvbnet);
  603. if (pluto->fe)
  604. dvb_unregister_frontend(pluto->fe);
  605. dmx->disconnect_frontend(dmx);
  606. dmx->remove_frontend(dmx, &pluto->mem_frontend);
  607. dmx->remove_frontend(dmx, &pluto->hw_frontend);
  608. dvb_dmxdev_release(&pluto->dmxdev);
  609. dvb_dmx_release(dvbdemux);
  610. dvb_unregister_adapter(dvb_adapter);
  611. i2c_del_adapter(&pluto->i2c_adap);
  612. pluto_hw_exit(pluto);
  613. free_irq(pdev->irq, pluto);
  614. pci_iounmap(pdev, pluto->io_mem);
  615. pci_release_regions(pdev);
  616. pci_disable_device(pdev);
  617. kfree(pluto);
  618. }
  619. #ifndef PCI_VENDOR_ID_SCM
  620. #define PCI_VENDOR_ID_SCM 0x0432
  621. #endif
  622. #ifndef PCI_DEVICE_ID_PLUTO2
  623. #define PCI_DEVICE_ID_PLUTO2 0x0001
  624. #endif
  625. static const struct pci_device_id pluto2_id_table[] = {
  626. {
  627. .vendor = PCI_VENDOR_ID_SCM,
  628. .device = PCI_DEVICE_ID_PLUTO2,
  629. .subvendor = PCI_ANY_ID,
  630. .subdevice = PCI_ANY_ID,
  631. }, {
  632. /* empty */
  633. },
  634. };
  635. MODULE_DEVICE_TABLE(pci, pluto2_id_table);
  636. static struct pci_driver pluto2_driver = {
  637. .name = DRIVER_NAME,
  638. .id_table = pluto2_id_table,
  639. .probe = pluto2_probe,
  640. .remove = pluto2_remove,
  641. };
  642. module_pci_driver(pluto2_driver);
  643. MODULE_AUTHOR("Andreas Oberritter <[email protected]>");
  644. MODULE_DESCRIPTION("Pluto2 driver");
  645. MODULE_LICENSE("GPL");