ddbridge-i2c.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * ddbridge-i2c.c: Digital Devices bridge i2c driver
  4. *
  5. * Copyright (C) 2010-2017 Digital Devices GmbH
  6. * Ralph Metzler <[email protected]>
  7. * Marcus Metzler <[email protected]>
  8. */
  9. #include <linux/module.h>
  10. #include <linux/init.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/delay.h>
  13. #include <linux/slab.h>
  14. #include <linux/poll.h>
  15. #include <linux/io.h>
  16. #include <linux/pci.h>
  17. #include <linux/pci_ids.h>
  18. #include <linux/timer.h>
  19. #include <linux/i2c.h>
  20. #include <linux/swab.h>
  21. #include <linux/vmalloc.h>
  22. #include "ddbridge.h"
  23. #include "ddbridge-i2c.h"
  24. #include "ddbridge-regs.h"
  25. #include "ddbridge-io.h"
  26. /******************************************************************************/
  27. static int ddb_i2c_cmd(struct ddb_i2c *i2c, u32 adr, u32 cmd)
  28. {
  29. struct ddb *dev = i2c->dev;
  30. unsigned long stat;
  31. u32 val;
  32. ddbwritel(dev, (adr << 9) | cmd, i2c->regs + I2C_COMMAND);
  33. stat = wait_for_completion_timeout(&i2c->completion, HZ);
  34. val = ddbreadl(dev, i2c->regs + I2C_COMMAND);
  35. if (stat == 0) {
  36. dev_err(dev->dev, "I2C timeout, card %d, port %d, link %u\n",
  37. dev->nr, i2c->nr, i2c->link);
  38. {
  39. u32 istat = ddbreadl(dev, INTERRUPT_STATUS);
  40. dev_err(dev->dev, "DDBridge IRS %08x\n", istat);
  41. if (i2c->link) {
  42. u32 listat = ddbreadl(dev,
  43. DDB_LINK_TAG(i2c->link) |
  44. INTERRUPT_STATUS);
  45. dev_err(dev->dev, "DDBridge link %u IRS %08x\n",
  46. i2c->link, listat);
  47. }
  48. if (istat & 1) {
  49. ddbwritel(dev, istat & 1, INTERRUPT_ACK);
  50. } else {
  51. u32 mon = ddbreadl(dev,
  52. i2c->regs + I2C_MONITOR);
  53. dev_err(dev->dev, "I2C cmd=%08x mon=%08x\n",
  54. val, mon);
  55. }
  56. }
  57. return -EIO;
  58. }
  59. val &= 0x70000;
  60. if (val == 0x20000)
  61. dev_err(dev->dev, "I2C bus error\n");
  62. if (val)
  63. return -EIO;
  64. return 0;
  65. }
  66. static int ddb_i2c_master_xfer(struct i2c_adapter *adapter,
  67. struct i2c_msg msg[], int num)
  68. {
  69. struct ddb_i2c *i2c = (struct ddb_i2c *)i2c_get_adapdata(adapter);
  70. struct ddb *dev = i2c->dev;
  71. u8 addr = 0;
  72. addr = msg[0].addr;
  73. if (msg[0].len > i2c->bsize)
  74. return -EIO;
  75. switch (num) {
  76. case 1:
  77. if (msg[0].flags & I2C_M_RD) {
  78. ddbwritel(dev, msg[0].len << 16,
  79. i2c->regs + I2C_TASKLENGTH);
  80. if (ddb_i2c_cmd(i2c, addr, 3))
  81. break;
  82. ddbcpyfrom(dev, msg[0].buf,
  83. i2c->rbuf, msg[0].len);
  84. return num;
  85. }
  86. ddbcpyto(dev, i2c->wbuf, msg[0].buf, msg[0].len);
  87. ddbwritel(dev, msg[0].len, i2c->regs + I2C_TASKLENGTH);
  88. if (ddb_i2c_cmd(i2c, addr, 2))
  89. break;
  90. return num;
  91. case 2:
  92. if ((msg[0].flags & I2C_M_RD) == I2C_M_RD)
  93. break;
  94. if ((msg[1].flags & I2C_M_RD) != I2C_M_RD)
  95. break;
  96. if (msg[1].len > i2c->bsize)
  97. break;
  98. ddbcpyto(dev, i2c->wbuf, msg[0].buf, msg[0].len);
  99. ddbwritel(dev, msg[0].len | (msg[1].len << 16),
  100. i2c->regs + I2C_TASKLENGTH);
  101. if (ddb_i2c_cmd(i2c, addr, 1))
  102. break;
  103. ddbcpyfrom(dev, msg[1].buf,
  104. i2c->rbuf,
  105. msg[1].len);
  106. return num;
  107. default:
  108. break;
  109. }
  110. return -EIO;
  111. }
  112. static u32 ddb_i2c_functionality(struct i2c_adapter *adap)
  113. {
  114. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  115. }
  116. static const struct i2c_algorithm ddb_i2c_algo = {
  117. .master_xfer = ddb_i2c_master_xfer,
  118. .functionality = ddb_i2c_functionality,
  119. };
  120. void ddb_i2c_release(struct ddb *dev)
  121. {
  122. int i;
  123. struct ddb_i2c *i2c;
  124. for (i = 0; i < dev->i2c_num; i++) {
  125. i2c = &dev->i2c[i];
  126. i2c_del_adapter(&i2c->adap);
  127. }
  128. }
  129. static void i2c_handler(void *priv)
  130. {
  131. struct ddb_i2c *i2c = (struct ddb_i2c *)priv;
  132. complete(&i2c->completion);
  133. }
  134. static int ddb_i2c_add(struct ddb *dev, struct ddb_i2c *i2c,
  135. const struct ddb_regmap *regmap, int link,
  136. int i, int num)
  137. {
  138. struct i2c_adapter *adap;
  139. i2c->nr = i;
  140. i2c->dev = dev;
  141. i2c->link = link;
  142. i2c->bsize = regmap->i2c_buf->size;
  143. i2c->wbuf = DDB_LINK_TAG(link) |
  144. (regmap->i2c_buf->base + i2c->bsize * i);
  145. i2c->rbuf = i2c->wbuf; /* + i2c->bsize / 2 */
  146. i2c->regs = DDB_LINK_TAG(link) |
  147. (regmap->i2c->base + regmap->i2c->size * i);
  148. ddbwritel(dev, I2C_SPEED_100, i2c->regs + I2C_TIMING);
  149. ddbwritel(dev, ((i2c->rbuf & 0xffff) << 16) | (i2c->wbuf & 0xffff),
  150. i2c->regs + I2C_TASKADDRESS);
  151. init_completion(&i2c->completion);
  152. adap = &i2c->adap;
  153. i2c_set_adapdata(adap, i2c);
  154. #ifdef I2C_ADAP_CLASS_TV_DIGITAL
  155. adap->class = I2C_ADAP_CLASS_TV_DIGITAL | I2C_CLASS_TV_ANALOG;
  156. #else
  157. #ifdef I2C_CLASS_TV_ANALOG
  158. adap->class = I2C_CLASS_TV_ANALOG;
  159. #endif
  160. #endif
  161. snprintf(adap->name, I2C_NAME_SIZE, "ddbridge_%02x.%x.%x",
  162. dev->nr, i2c->link, i);
  163. adap->algo = &ddb_i2c_algo;
  164. adap->algo_data = (void *)i2c;
  165. adap->dev.parent = dev->dev;
  166. return i2c_add_adapter(adap);
  167. }
  168. int ddb_i2c_init(struct ddb *dev)
  169. {
  170. int stat = 0;
  171. u32 i, j, num = 0, l, base;
  172. struct ddb_i2c *i2c;
  173. struct i2c_adapter *adap;
  174. const struct ddb_regmap *regmap;
  175. for (l = 0; l < DDB_MAX_LINK; l++) {
  176. if (!dev->link[l].info)
  177. continue;
  178. regmap = dev->link[l].info->regmap;
  179. if (!regmap || !regmap->i2c)
  180. continue;
  181. base = regmap->irq_base_i2c;
  182. for (i = 0; i < regmap->i2c->num; i++) {
  183. if (!(dev->link[l].info->i2c_mask & (1 << i)))
  184. continue;
  185. i2c = &dev->i2c[num];
  186. ddb_irq_set(dev, l, i + base, i2c_handler, i2c);
  187. stat = ddb_i2c_add(dev, i2c, regmap, l, i, num);
  188. if (stat)
  189. break;
  190. num++;
  191. }
  192. }
  193. if (stat) {
  194. for (j = 0; j < num; j++) {
  195. i2c = &dev->i2c[j];
  196. adap = &i2c->adap;
  197. i2c_del_adapter(adap);
  198. }
  199. } else {
  200. dev->i2c_num = num;
  201. }
  202. return stat;
  203. }