ar0521.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2021 Sieć Badawcza Łukasiewicz
  4. * - Przemysłowy Instytut Automatyki i Pomiarów PIAP
  5. * Written by Krzysztof Hałasa
  6. */
  7. #include <linux/clk.h>
  8. #include <linux/delay.h>
  9. #include <linux/pm_runtime.h>
  10. #include <media/v4l2-ctrls.h>
  11. #include <media/v4l2-fwnode.h>
  12. #include <media/v4l2-subdev.h>
  13. /* External clock (extclk) frequencies */
  14. #define AR0521_EXTCLK_MIN (10 * 1000 * 1000)
  15. #define AR0521_EXTCLK_MAX (48 * 1000 * 1000)
  16. /* PLL and PLL2 */
  17. #define AR0521_PLL_MIN (320 * 1000 * 1000)
  18. #define AR0521_PLL_MAX (1280 * 1000 * 1000)
  19. /* Effective pixel clocks, the registers may be DDR */
  20. #define AR0521_PIXEL_CLOCK_RATE (184 * 1000 * 1000)
  21. #define AR0521_PIXEL_CLOCK_MIN (168 * 1000 * 1000)
  22. #define AR0521_PIXEL_CLOCK_MAX (414 * 1000 * 1000)
  23. #define AR0521_WIDTH_MIN 8u
  24. #define AR0521_WIDTH_MAX 2608u
  25. #define AR0521_HEIGHT_MIN 8u
  26. #define AR0521_HEIGHT_MAX 1958u
  27. #define AR0521_WIDTH_BLANKING_MIN 572u
  28. #define AR0521_HEIGHT_BLANKING_MIN 38u /* must be even */
  29. #define AR0521_TOTAL_WIDTH_MIN 2968u
  30. /* AR0521 registers */
  31. #define AR0521_REG_VT_PIX_CLK_DIV 0x0300
  32. #define AR0521_REG_FRAME_LENGTH_LINES 0x0340
  33. #define AR0521_REG_CHIP_ID 0x3000
  34. #define AR0521_REG_COARSE_INTEGRATION_TIME 0x3012
  35. #define AR0521_REG_ROW_SPEED 0x3016
  36. #define AR0521_REG_EXTRA_DELAY 0x3018
  37. #define AR0521_REG_RESET 0x301A
  38. #define AR0521_REG_RESET_DEFAULTS 0x0238
  39. #define AR0521_REG_RESET_GROUP_PARAM_HOLD 0x8000
  40. #define AR0521_REG_RESET_STREAM BIT(2)
  41. #define AR0521_REG_RESET_RESTART BIT(1)
  42. #define AR0521_REG_RESET_INIT BIT(0)
  43. #define AR0521_REG_GREEN1_GAIN 0x3056
  44. #define AR0521_REG_BLUE_GAIN 0x3058
  45. #define AR0521_REG_RED_GAIN 0x305A
  46. #define AR0521_REG_GREEN2_GAIN 0x305C
  47. #define AR0521_REG_GLOBAL_GAIN 0x305E
  48. #define AR0521_REG_HISPI_TEST_MODE 0x3066
  49. #define AR0521_REG_HISPI_TEST_MODE_LP11 0x0004
  50. #define AR0521_REG_TEST_PATTERN_MODE 0x3070
  51. #define AR0521_REG_SERIAL_FORMAT 0x31AE
  52. #define AR0521_REG_SERIAL_FORMAT_MIPI 0x0200
  53. #define AR0521_REG_HISPI_CONTROL_STATUS 0x31C6
  54. #define AR0521_REG_HISPI_CONTROL_STATUS_FRAMER_TEST_MODE_ENABLE 0x80
  55. #define be cpu_to_be16
  56. static const char * const ar0521_supply_names[] = {
  57. "vdd_io", /* I/O (1.8V) supply */
  58. "vdd", /* Core, PLL and MIPI (1.2V) supply */
  59. "vaa", /* Analog (2.7V) supply */
  60. };
  61. struct ar0521_ctrls {
  62. struct v4l2_ctrl_handler handler;
  63. struct {
  64. struct v4l2_ctrl *gain;
  65. struct v4l2_ctrl *red_balance;
  66. struct v4l2_ctrl *blue_balance;
  67. };
  68. struct {
  69. struct v4l2_ctrl *hblank;
  70. struct v4l2_ctrl *vblank;
  71. };
  72. struct v4l2_ctrl *pixrate;
  73. struct v4l2_ctrl *exposure;
  74. struct v4l2_ctrl *test_pattern;
  75. };
  76. struct ar0521_dev {
  77. struct i2c_client *i2c_client;
  78. struct v4l2_subdev sd;
  79. struct media_pad pad;
  80. struct clk *extclk;
  81. u32 extclk_freq;
  82. struct regulator *supplies[ARRAY_SIZE(ar0521_supply_names)];
  83. struct gpio_desc *reset_gpio;
  84. /* lock to protect all members below */
  85. struct mutex lock;
  86. struct v4l2_mbus_framefmt fmt;
  87. struct ar0521_ctrls ctrls;
  88. unsigned int lane_count;
  89. u16 total_width;
  90. u16 total_height;
  91. u16 pll_pre;
  92. u16 pll_mult;
  93. u16 pll_pre2;
  94. u16 pll_mult2;
  95. bool streaming;
  96. };
  97. static inline struct ar0521_dev *to_ar0521_dev(struct v4l2_subdev *sd)
  98. {
  99. return container_of(sd, struct ar0521_dev, sd);
  100. }
  101. static inline struct v4l2_subdev *ctrl_to_sd(struct v4l2_ctrl *ctrl)
  102. {
  103. return &container_of(ctrl->handler, struct ar0521_dev,
  104. ctrls.handler)->sd;
  105. }
  106. static u32 div64_round(u64 v, u32 d)
  107. {
  108. return div_u64(v + (d >> 1), d);
  109. }
  110. static u32 div64_round_up(u64 v, u32 d)
  111. {
  112. return div_u64(v + d - 1, d);
  113. }
  114. /* Data must be BE16, the first value is the register address */
  115. static int ar0521_write_regs(struct ar0521_dev *sensor, const __be16 *data,
  116. unsigned int count)
  117. {
  118. struct i2c_client *client = sensor->i2c_client;
  119. struct i2c_msg msg;
  120. int ret;
  121. msg.addr = client->addr;
  122. msg.flags = client->flags;
  123. msg.buf = (u8 *)data;
  124. msg.len = count * sizeof(*data);
  125. ret = i2c_transfer(client->adapter, &msg, 1);
  126. if (ret < 0) {
  127. v4l2_err(&sensor->sd, "%s: I2C write error\n", __func__);
  128. return ret;
  129. }
  130. return 0;
  131. }
  132. static int ar0521_write_reg(struct ar0521_dev *sensor, u16 reg, u16 val)
  133. {
  134. __be16 buf[2] = {be(reg), be(val)};
  135. return ar0521_write_regs(sensor, buf, 2);
  136. }
  137. static int ar0521_set_geometry(struct ar0521_dev *sensor)
  138. {
  139. /* All dimensions are unsigned 12-bit integers */
  140. u16 x = (AR0521_WIDTH_MAX - sensor->fmt.width) / 2;
  141. u16 y = ((AR0521_HEIGHT_MAX - sensor->fmt.height) / 2) & ~1;
  142. __be16 regs[] = {
  143. be(AR0521_REG_FRAME_LENGTH_LINES),
  144. be(sensor->total_height),
  145. be(sensor->total_width),
  146. be(x),
  147. be(y),
  148. be(x + sensor->fmt.width - 1),
  149. be(y + sensor->fmt.height - 1),
  150. be(sensor->fmt.width),
  151. be(sensor->fmt.height)
  152. };
  153. return ar0521_write_regs(sensor, regs, ARRAY_SIZE(regs));
  154. }
  155. static int ar0521_set_gains(struct ar0521_dev *sensor)
  156. {
  157. int green = sensor->ctrls.gain->val;
  158. int red = max(green + sensor->ctrls.red_balance->val, 0);
  159. int blue = max(green + sensor->ctrls.blue_balance->val, 0);
  160. unsigned int gain = min(red, min(green, blue));
  161. unsigned int analog = min(gain, 64u); /* range is 0 - 127 */
  162. __be16 regs[5];
  163. red = min(red - analog + 64, 511u);
  164. green = min(green - analog + 64, 511u);
  165. blue = min(blue - analog + 64, 511u);
  166. regs[0] = be(AR0521_REG_GREEN1_GAIN);
  167. regs[1] = be(green << 7 | analog);
  168. regs[2] = be(blue << 7 | analog);
  169. regs[3] = be(red << 7 | analog);
  170. regs[4] = be(green << 7 | analog);
  171. return ar0521_write_regs(sensor, regs, ARRAY_SIZE(regs));
  172. }
  173. static u32 calc_pll(struct ar0521_dev *sensor, int num, u32 freq, u16 *pre_ptr,
  174. u16 *mult_ptr)
  175. {
  176. u16 pre = 1, mult = 1, new_pre;
  177. u32 pll = AR0521_PLL_MAX + 1;
  178. for (new_pre = 1; new_pre < 64; new_pre++) {
  179. u32 new_pll;
  180. u32 new_mult = div64_round_up((u64)freq * new_pre,
  181. sensor->extclk_freq);
  182. if (new_mult < 32)
  183. continue; /* Minimum value */
  184. if (new_mult > 254)
  185. break; /* Maximum, larger pre won't work either */
  186. if (sensor->extclk_freq * (u64)new_mult < AR0521_PLL_MIN *
  187. new_pre)
  188. continue;
  189. if (sensor->extclk_freq * (u64)new_mult > AR0521_PLL_MAX *
  190. new_pre)
  191. break; /* Larger pre won't work either */
  192. new_pll = div64_round_up(sensor->extclk_freq * (u64)new_mult,
  193. new_pre);
  194. if (new_pll < pll) {
  195. pll = new_pll;
  196. pre = new_pre;
  197. mult = new_mult;
  198. }
  199. }
  200. pll = div64_round(sensor->extclk_freq * (u64)mult, pre);
  201. *pre_ptr = pre;
  202. *mult_ptr = mult;
  203. return pll;
  204. }
  205. #define DIV 4
  206. static void ar0521_calc_mode(struct ar0521_dev *sensor)
  207. {
  208. unsigned int speed_mod = 4 / sensor->lane_count; /* 1 with 4 DDR lanes */
  209. u16 total_width = max(sensor->fmt.width + AR0521_WIDTH_BLANKING_MIN,
  210. AR0521_TOTAL_WIDTH_MIN);
  211. u16 total_height = sensor->fmt.height + AR0521_HEIGHT_BLANKING_MIN;
  212. /* Calculate approximate pixel clock first */
  213. u64 pix_clk = AR0521_PIXEL_CLOCK_RATE;
  214. /* PLL1 drives pixel clock - dual rate */
  215. pix_clk = calc_pll(sensor, 1, pix_clk * (DIV / 2), &sensor->pll_pre,
  216. &sensor->pll_mult);
  217. pix_clk = div64_round(pix_clk, (DIV / 2));
  218. calc_pll(sensor, 2, pix_clk * (DIV / 2) * speed_mod, &sensor->pll_pre2,
  219. &sensor->pll_mult2);
  220. sensor->total_width = total_width;
  221. sensor->total_height = total_height;
  222. }
  223. static int ar0521_write_mode(struct ar0521_dev *sensor)
  224. {
  225. __be16 pll_regs[] = {
  226. be(AR0521_REG_VT_PIX_CLK_DIV),
  227. /* 0x300 */ be(4), /* vt_pix_clk_div = number of bits / 2 */
  228. /* 0x302 */ be(1), /* vt_sys_clk_div */
  229. /* 0x304 */ be((sensor->pll_pre2 << 8) | sensor->pll_pre),
  230. /* 0x306 */ be((sensor->pll_mult2 << 8) | sensor->pll_mult),
  231. /* 0x308 */ be(8), /* op_pix_clk_div = 2 * vt_pix_clk_div */
  232. /* 0x30A */ be(1) /* op_sys_clk_div */
  233. };
  234. int ret;
  235. /* Stop streaming for just a moment */
  236. ret = ar0521_write_reg(sensor, AR0521_REG_RESET,
  237. AR0521_REG_RESET_DEFAULTS);
  238. if (ret)
  239. return ret;
  240. ret = ar0521_set_geometry(sensor);
  241. if (ret)
  242. return ret;
  243. ret = ar0521_write_regs(sensor, pll_regs, ARRAY_SIZE(pll_regs));
  244. if (ret)
  245. return ret;
  246. ret = ar0521_write_reg(sensor, AR0521_REG_COARSE_INTEGRATION_TIME,
  247. sensor->ctrls.exposure->val);
  248. if (ret)
  249. return ret;
  250. ret = ar0521_write_reg(sensor, AR0521_REG_RESET,
  251. AR0521_REG_RESET_DEFAULTS |
  252. AR0521_REG_RESET_STREAM);
  253. if (ret)
  254. return ret;
  255. ret = ar0521_write_reg(sensor, AR0521_REG_TEST_PATTERN_MODE,
  256. sensor->ctrls.test_pattern->val);
  257. return ret;
  258. }
  259. static int ar0521_set_stream(struct ar0521_dev *sensor, bool on)
  260. {
  261. int ret;
  262. if (on) {
  263. ret = pm_runtime_resume_and_get(&sensor->i2c_client->dev);
  264. if (ret < 0)
  265. return ret;
  266. ar0521_calc_mode(sensor);
  267. ret = ar0521_write_mode(sensor);
  268. if (ret)
  269. goto err;
  270. ret = ar0521_set_gains(sensor);
  271. if (ret)
  272. goto err;
  273. /* Exit LP-11 mode on clock and data lanes */
  274. ret = ar0521_write_reg(sensor, AR0521_REG_HISPI_CONTROL_STATUS,
  275. 0);
  276. if (ret)
  277. goto err;
  278. /* Start streaming */
  279. ret = ar0521_write_reg(sensor, AR0521_REG_RESET,
  280. AR0521_REG_RESET_DEFAULTS |
  281. AR0521_REG_RESET_STREAM);
  282. if (ret)
  283. goto err;
  284. return 0;
  285. err:
  286. pm_runtime_put(&sensor->i2c_client->dev);
  287. return ret;
  288. } else {
  289. /*
  290. * Reset gain, the sensor may produce all white pixels without
  291. * this
  292. */
  293. ret = ar0521_write_reg(sensor, AR0521_REG_GLOBAL_GAIN, 0x2000);
  294. if (ret)
  295. return ret;
  296. /* Stop streaming */
  297. ret = ar0521_write_reg(sensor, AR0521_REG_RESET,
  298. AR0521_REG_RESET_DEFAULTS);
  299. if (ret)
  300. return ret;
  301. pm_runtime_put(&sensor->i2c_client->dev);
  302. return 0;
  303. }
  304. }
  305. static void ar0521_adj_fmt(struct v4l2_mbus_framefmt *fmt)
  306. {
  307. fmt->width = clamp(ALIGN(fmt->width, 4), AR0521_WIDTH_MIN,
  308. AR0521_WIDTH_MAX);
  309. fmt->height = clamp(ALIGN(fmt->height, 4), AR0521_HEIGHT_MIN,
  310. AR0521_HEIGHT_MAX);
  311. fmt->code = MEDIA_BUS_FMT_SGRBG8_1X8;
  312. fmt->field = V4L2_FIELD_NONE;
  313. fmt->colorspace = V4L2_COLORSPACE_SRGB;
  314. fmt->ycbcr_enc = V4L2_YCBCR_ENC_DEFAULT;
  315. fmt->quantization = V4L2_QUANTIZATION_FULL_RANGE;
  316. fmt->xfer_func = V4L2_XFER_FUNC_DEFAULT;
  317. }
  318. static int ar0521_get_fmt(struct v4l2_subdev *sd,
  319. struct v4l2_subdev_state *sd_state,
  320. struct v4l2_subdev_format *format)
  321. {
  322. struct ar0521_dev *sensor = to_ar0521_dev(sd);
  323. struct v4l2_mbus_framefmt *fmt;
  324. mutex_lock(&sensor->lock);
  325. if (format->which == V4L2_SUBDEV_FORMAT_TRY)
  326. fmt = v4l2_subdev_get_try_format(&sensor->sd, sd_state, 0
  327. /* pad */);
  328. else
  329. fmt = &sensor->fmt;
  330. format->format = *fmt;
  331. mutex_unlock(&sensor->lock);
  332. return 0;
  333. }
  334. static int ar0521_set_fmt(struct v4l2_subdev *sd,
  335. struct v4l2_subdev_state *sd_state,
  336. struct v4l2_subdev_format *format)
  337. {
  338. struct ar0521_dev *sensor = to_ar0521_dev(sd);
  339. ar0521_adj_fmt(&format->format);
  340. mutex_lock(&sensor->lock);
  341. if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
  342. struct v4l2_mbus_framefmt *fmt;
  343. fmt = v4l2_subdev_get_try_format(sd, sd_state, 0 /* pad */);
  344. *fmt = format->format;
  345. } else {
  346. sensor->fmt = format->format;
  347. ar0521_calc_mode(sensor);
  348. }
  349. mutex_unlock(&sensor->lock);
  350. return 0;
  351. }
  352. static int ar0521_s_ctrl(struct v4l2_ctrl *ctrl)
  353. {
  354. struct v4l2_subdev *sd = ctrl_to_sd(ctrl);
  355. struct ar0521_dev *sensor = to_ar0521_dev(sd);
  356. int ret;
  357. /* v4l2_ctrl_lock() locks our own mutex */
  358. switch (ctrl->id) {
  359. case V4L2_CID_HBLANK:
  360. case V4L2_CID_VBLANK:
  361. sensor->total_width = sensor->fmt.width +
  362. sensor->ctrls.hblank->val;
  363. sensor->total_height = sensor->fmt.width +
  364. sensor->ctrls.vblank->val;
  365. break;
  366. default:
  367. ret = -EINVAL;
  368. break;
  369. }
  370. /* access the sensor only if it's powered up */
  371. if (!pm_runtime_get_if_in_use(&sensor->i2c_client->dev))
  372. return 0;
  373. switch (ctrl->id) {
  374. case V4L2_CID_HBLANK:
  375. case V4L2_CID_VBLANK:
  376. ret = ar0521_set_geometry(sensor);
  377. break;
  378. case V4L2_CID_GAIN:
  379. case V4L2_CID_RED_BALANCE:
  380. case V4L2_CID_BLUE_BALANCE:
  381. ret = ar0521_set_gains(sensor);
  382. break;
  383. case V4L2_CID_EXPOSURE:
  384. ret = ar0521_write_reg(sensor,
  385. AR0521_REG_COARSE_INTEGRATION_TIME,
  386. ctrl->val);
  387. break;
  388. case V4L2_CID_TEST_PATTERN:
  389. ret = ar0521_write_reg(sensor, AR0521_REG_TEST_PATTERN_MODE,
  390. ctrl->val);
  391. break;
  392. }
  393. pm_runtime_put(&sensor->i2c_client->dev);
  394. return ret;
  395. }
  396. static const struct v4l2_ctrl_ops ar0521_ctrl_ops = {
  397. .s_ctrl = ar0521_s_ctrl,
  398. };
  399. static const char * const test_pattern_menu[] = {
  400. "Disabled",
  401. "Solid color",
  402. "Color bars",
  403. "Faded color bars"
  404. };
  405. static int ar0521_init_controls(struct ar0521_dev *sensor)
  406. {
  407. const struct v4l2_ctrl_ops *ops = &ar0521_ctrl_ops;
  408. struct ar0521_ctrls *ctrls = &sensor->ctrls;
  409. struct v4l2_ctrl_handler *hdl = &ctrls->handler;
  410. int ret;
  411. v4l2_ctrl_handler_init(hdl, 32);
  412. /* We can use our own mutex for the ctrl lock */
  413. hdl->lock = &sensor->lock;
  414. /* Manual gain */
  415. ctrls->gain = v4l2_ctrl_new_std(hdl, ops, V4L2_CID_GAIN, 0, 511, 1, 0);
  416. ctrls->red_balance = v4l2_ctrl_new_std(hdl, ops, V4L2_CID_RED_BALANCE,
  417. -512, 511, 1, 0);
  418. ctrls->blue_balance = v4l2_ctrl_new_std(hdl, ops, V4L2_CID_BLUE_BALANCE,
  419. -512, 511, 1, 0);
  420. v4l2_ctrl_cluster(3, &ctrls->gain);
  421. ctrls->hblank = v4l2_ctrl_new_std(hdl, ops, V4L2_CID_HBLANK,
  422. AR0521_WIDTH_BLANKING_MIN, 4094, 1,
  423. AR0521_WIDTH_BLANKING_MIN);
  424. ctrls->vblank = v4l2_ctrl_new_std(hdl, ops, V4L2_CID_VBLANK,
  425. AR0521_HEIGHT_BLANKING_MIN, 4094, 2,
  426. AR0521_HEIGHT_BLANKING_MIN);
  427. v4l2_ctrl_cluster(2, &ctrls->hblank);
  428. /* Read-only */
  429. ctrls->pixrate = v4l2_ctrl_new_std(hdl, ops, V4L2_CID_PIXEL_RATE,
  430. AR0521_PIXEL_CLOCK_MIN,
  431. AR0521_PIXEL_CLOCK_MAX, 1,
  432. AR0521_PIXEL_CLOCK_RATE);
  433. /* Manual exposure time */
  434. ctrls->exposure = v4l2_ctrl_new_std(hdl, ops, V4L2_CID_EXPOSURE, 0,
  435. 65535, 1, 360);
  436. ctrls->test_pattern = v4l2_ctrl_new_std_menu_items(hdl, ops,
  437. V4L2_CID_TEST_PATTERN,
  438. ARRAY_SIZE(test_pattern_menu) - 1,
  439. 0, 0, test_pattern_menu);
  440. if (hdl->error) {
  441. ret = hdl->error;
  442. goto free_ctrls;
  443. }
  444. sensor->sd.ctrl_handler = hdl;
  445. return 0;
  446. free_ctrls:
  447. v4l2_ctrl_handler_free(hdl);
  448. return ret;
  449. }
  450. #define REGS_ENTRY(a) {(a), ARRAY_SIZE(a)}
  451. #define REGS(...) REGS_ENTRY(((const __be16[]){__VA_ARGS__}))
  452. static const struct initial_reg {
  453. const __be16 *data; /* data[0] is register address */
  454. unsigned int count;
  455. } initial_regs[] = {
  456. REGS(be(0x0112), be(0x0808)), /* 8-bit/8-bit mode */
  457. /* PEDESTAL+2 :+2 is a workaround for 10bit mode +0.5 rounding */
  458. REGS(be(0x301E), be(0x00AA)),
  459. /* corrections_recommended_bayer */
  460. REGS(be(0x3042),
  461. be(0x0004), /* 3042: RNC: enable b/w rnc mode */
  462. be(0x4580)), /* 3044: RNC: enable row noise correction */
  463. REGS(be(0x30D2),
  464. be(0x0000), /* 30D2: CRM/CC: enable crm on Visible and CC rows */
  465. be(0x0000), /* 30D4: CC: CC enabled with 16 samples per column */
  466. /* 30D6: CC: bw mode enabled/12 bit data resolution/bw mode */
  467. be(0x2FFF)),
  468. REGS(be(0x30DA),
  469. be(0x0FFF), /* 30DA: CC: column correction clip level 2 is 0 */
  470. be(0x0FFF), /* 30DC: CC: column correction clip level 3 is 0 */
  471. be(0x0000)), /* 30DE: CC: Group FPN correction */
  472. /* RNC: rnc scaling factor = * 54 / 64 (32 / 38 * 64 = 53.9) */
  473. REGS(be(0x30EE), be(0x1136)),
  474. REGS(be(0x30FA), be(0xFD00)), /* GPIO0 = flash, GPIO1 = shutter */
  475. REGS(be(0x3120), be(0x0005)), /* p1 dither enabled for 10bit mode */
  476. REGS(be(0x3172), be(0x0206)), /* txlo clk divider options */
  477. /* FDOC:fdoc settings with fdoc every frame turned of */
  478. REGS(be(0x3180), be(0x9434)),
  479. REGS(be(0x31B0),
  480. be(0x008B), /* 31B0: frame_preamble - FIXME check WRT lanes# */
  481. be(0x0050)), /* 31B2: line_preamble - FIXME check WRT lanes# */
  482. /* don't use continuous clock mode while shut down */
  483. REGS(be(0x31BC), be(0x068C)),
  484. REGS(be(0x31E0), be(0x0781)), /* Fuse/2DDC: enable 2ddc */
  485. /* analog_setup_recommended_10bit */
  486. REGS(be(0x341A), be(0x4735)), /* Samp&Hold pulse in ADC */
  487. REGS(be(0x3420), be(0x4735)), /* Samp&Hold pulse in ADC */
  488. REGS(be(0x3426), be(0x8A1A)), /* ADC offset distribution pulse */
  489. REGS(be(0x342A), be(0x0018)), /* pulse_config */
  490. /* pixel_timing_recommended */
  491. REGS(be(0x3D00),
  492. /* 3D00 */ be(0x043E), be(0x4760), be(0xFFFF), be(0xFFFF),
  493. /* 3D08 */ be(0x8000), be(0x0510), be(0xAF08), be(0x0252),
  494. /* 3D10 */ be(0x486F), be(0x5D5D), be(0x8056), be(0x8313),
  495. /* 3D18 */ be(0x0087), be(0x6A48), be(0x6982), be(0x0280),
  496. /* 3D20 */ be(0x8359), be(0x8D02), be(0x8020), be(0x4882),
  497. /* 3D28 */ be(0x4269), be(0x6A95), be(0x5988), be(0x5A83),
  498. /* 3D30 */ be(0x5885), be(0x6280), be(0x6289), be(0x6097),
  499. /* 3D38 */ be(0x5782), be(0x605C), be(0xBF18), be(0x0961),
  500. /* 3D40 */ be(0x5080), be(0x2090), be(0x4390), be(0x4382),
  501. /* 3D48 */ be(0x5F8A), be(0x5D5D), be(0x9C63), be(0x8063),
  502. /* 3D50 */ be(0xA960), be(0x9757), be(0x8260), be(0x5CFF),
  503. /* 3D58 */ be(0xBF10), be(0x1681), be(0x0802), be(0x8000),
  504. /* 3D60 */ be(0x141C), be(0x6000), be(0x6022), be(0x4D80),
  505. /* 3D68 */ be(0x5C97), be(0x6A69), be(0xAC6F), be(0x4645),
  506. /* 3D70 */ be(0x4400), be(0x0513), be(0x8069), be(0x6AC6),
  507. /* 3D78 */ be(0x5F95), be(0x5F70), be(0x8040), be(0x4A81),
  508. /* 3D80 */ be(0x0300), be(0xE703), be(0x0088), be(0x4A83),
  509. /* 3D88 */ be(0x40FF), be(0xFFFF), be(0xFD70), be(0x8040),
  510. /* 3D90 */ be(0x4A85), be(0x4FA8), be(0x4F8C), be(0x0070),
  511. /* 3D98 */ be(0xBE47), be(0x8847), be(0xBC78), be(0x6B89),
  512. /* 3DA0 */ be(0x6A80), be(0x6986), be(0x6B8E), be(0x6B80),
  513. /* 3DA8 */ be(0x6980), be(0x6A88), be(0x7C9F), be(0x866B),
  514. /* 3DB0 */ be(0x8765), be(0x46FF), be(0xE365), be(0xA679),
  515. /* 3DB8 */ be(0x4A40), be(0x4580), be(0x44BC), be(0x7000),
  516. /* 3DC0 */ be(0x8040), be(0x0802), be(0x10EF), be(0x0104),
  517. /* 3DC8 */ be(0x3860), be(0x5D5D), be(0x5682), be(0x1300),
  518. /* 3DD0 */ be(0x8648), be(0x8202), be(0x8082), be(0x598A),
  519. /* 3DD8 */ be(0x0280), be(0x2048), be(0x3060), be(0x8042),
  520. /* 3DE0 */ be(0x9259), be(0x865A), be(0x8258), be(0x8562),
  521. /* 3DE8 */ be(0x8062), be(0x8560), be(0x9257), be(0x8221),
  522. /* 3DF0 */ be(0x10FF), be(0xB757), be(0x9361), be(0x1019),
  523. /* 3DF8 */ be(0x8020), be(0x9043), be(0x8E43), be(0x845F),
  524. /* 3E00 */ be(0x835D), be(0x805D), be(0x8163), be(0x8063),
  525. /* 3E08 */ be(0xA060), be(0x9157), be(0x8260), be(0x5CFF),
  526. /* 3E10 */ be(0xFFFF), be(0xFFE5), be(0x1016), be(0x2048),
  527. /* 3E18 */ be(0x0802), be(0x1C60), be(0x0014), be(0x0060),
  528. /* 3E20 */ be(0x2205), be(0x8120), be(0x908F), be(0x6A80),
  529. /* 3E28 */ be(0x6982), be(0x5F9F), be(0x6F46), be(0x4544),
  530. /* 3E30 */ be(0x0005), be(0x8013), be(0x8069), be(0x6A80),
  531. /* 3E38 */ be(0x7000), be(0x0000), be(0x0000), be(0x0000),
  532. /* 3E40 */ be(0x0000), be(0x0000), be(0x0000), be(0x0000),
  533. /* 3E48 */ be(0x0000), be(0x0000), be(0x0000), be(0x0000),
  534. /* 3E50 */ be(0x0000), be(0x0000), be(0x0000), be(0x0000),
  535. /* 3E58 */ be(0x0000), be(0x0000), be(0x0000), be(0x0000),
  536. /* 3E60 */ be(0x0000), be(0x0000), be(0x0000), be(0x0000),
  537. /* 3E68 */ be(0x0000), be(0x0000), be(0x0000), be(0x0000),
  538. /* 3E70 */ be(0x0000), be(0x0000), be(0x0000), be(0x0000),
  539. /* 3E78 */ be(0x0000), be(0x0000), be(0x0000), be(0x0000),
  540. /* 3E80 */ be(0x0000), be(0x0000), be(0x0000), be(0x0000),
  541. /* 3E88 */ be(0x0000), be(0x0000), be(0x0000), be(0x0000),
  542. /* 3E90 */ be(0x0000), be(0x0000), be(0x0000), be(0x0000),
  543. /* 3E98 */ be(0x0000), be(0x0000), be(0x0000), be(0x0000),
  544. /* 3EA0 */ be(0x0000), be(0x0000), be(0x0000), be(0x0000),
  545. /* 3EA8 */ be(0x0000), be(0x0000), be(0x0000), be(0x0000),
  546. /* 3EB0 */ be(0x0000), be(0x0000), be(0x0000)),
  547. REGS(be(0x3EB6), be(0x004C)), /* ECL */
  548. REGS(be(0x3EBA),
  549. be(0xAAAD), /* 3EBA */
  550. be(0x0086)), /* 3EBC: Bias currents for FSC/ECL */
  551. REGS(be(0x3EC0),
  552. be(0x1E00), /* 3EC0: SFbin/SH mode settings */
  553. be(0x100A), /* 3EC2: CLK divider for ramp for 10 bit 400MH */
  554. /* 3EC4: FSC clamps for HDR mode and adc comp power down co */
  555. be(0x3300),
  556. be(0xEA44), /* 3EC6: VLN and clk gating controls */
  557. be(0x6F6F), /* 3EC8: Txl0 and Txlo1 settings for normal mode */
  558. be(0x2F4A), /* 3ECA: CDAC/Txlo2/RSTGHI/RSTGLO settings */
  559. be(0x0506), /* 3ECC: RSTDHI/RSTDLO/CDAC/TXHI settings */
  560. /* 3ECE: Ramp buffer settings and Booster enable (bits 0-5) */
  561. be(0x203B),
  562. be(0x13F0), /* 3ED0: TXLO from atest/sf bin settings */
  563. be(0xA53D), /* 3ED2: Ramp offset */
  564. be(0x862F), /* 3ED4: TXLO open loop/row driver settings */
  565. be(0x4081), /* 3ED6: Txlatch fr cfpn rows/vln bias */
  566. be(0x8003), /* 3ED8: Ramp step setting for 10 bit 400 Mhz */
  567. be(0xA580), /* 3EDA: Ramp Offset */
  568. be(0xC000), /* 3EDC: over range for rst and under range for sig */
  569. be(0xC103)), /* 3EDE: over range for sig and col dec clk settings */
  570. /* corrections_recommended_bayer */
  571. REGS(be(0x3F00),
  572. be(0x0017), /* 3F00: BM_T0 */
  573. be(0x02DD), /* 3F02: BM_T1 */
  574. /* 3F04: if Ana_gain less than 2, use noise_floor0, multipl */
  575. be(0x0020),
  576. /* 3F06: if Ana_gain between 4 and 7, use noise_floor2 and */
  577. be(0x0040),
  578. /* 3F08: if Ana_gain between 4 and 7, use noise_floor2 and */
  579. be(0x0070),
  580. /* 3F0A: Define noise_floor0(low address) and noise_floor1 */
  581. be(0x0101),
  582. be(0x0302)), /* 3F0C: Define noise_floor2 and noise_floor3 */
  583. REGS(be(0x3F10),
  584. be(0x0505), /* 3F10: single k factor 0 */
  585. be(0x0505), /* 3F12: single k factor 1 */
  586. be(0x0505), /* 3F14: single k factor 2 */
  587. be(0x01FF), /* 3F16: cross factor 0 */
  588. be(0x01FF), /* 3F18: cross factor 1 */
  589. be(0x01FF), /* 3F1A: cross factor 2 */
  590. be(0x0022)), /* 3F1E */
  591. /* GTH_THRES_RTN: 4max,4min filtered out of every 46 samples and */
  592. REGS(be(0x3F2C), be(0x442E)),
  593. REGS(be(0x3F3E),
  594. be(0x0000), /* 3F3E: Switch ADC from 12 bit to 10 bit mode */
  595. be(0x1511), /* 3F40: couple k factor 0 */
  596. be(0x1511), /* 3F42: couple k factor 1 */
  597. be(0x0707)), /* 3F44: couple k factor 2 */
  598. };
  599. static int ar0521_power_off(struct device *dev)
  600. {
  601. struct v4l2_subdev *sd = dev_get_drvdata(dev);
  602. struct ar0521_dev *sensor = to_ar0521_dev(sd);
  603. int i;
  604. clk_disable_unprepare(sensor->extclk);
  605. if (sensor->reset_gpio)
  606. gpiod_set_value(sensor->reset_gpio, 1); /* assert RESET signal */
  607. for (i = ARRAY_SIZE(ar0521_supply_names) - 1; i >= 0; i--) {
  608. if (sensor->supplies[i])
  609. regulator_disable(sensor->supplies[i]);
  610. }
  611. return 0;
  612. }
  613. static int ar0521_power_on(struct device *dev)
  614. {
  615. struct v4l2_subdev *sd = dev_get_drvdata(dev);
  616. struct ar0521_dev *sensor = to_ar0521_dev(sd);
  617. unsigned int cnt;
  618. int ret;
  619. for (cnt = 0; cnt < ARRAY_SIZE(ar0521_supply_names); cnt++)
  620. if (sensor->supplies[cnt]) {
  621. ret = regulator_enable(sensor->supplies[cnt]);
  622. if (ret < 0)
  623. goto off;
  624. usleep_range(1000, 1500); /* min 1 ms */
  625. }
  626. ret = clk_prepare_enable(sensor->extclk);
  627. if (ret < 0) {
  628. v4l2_err(&sensor->sd, "error enabling sensor clock\n");
  629. goto off;
  630. }
  631. usleep_range(1000, 1500); /* min 1 ms */
  632. if (sensor->reset_gpio)
  633. /* deassert RESET signal */
  634. gpiod_set_value(sensor->reset_gpio, 0);
  635. usleep_range(4500, 5000); /* min 45000 clocks */
  636. for (cnt = 0; cnt < ARRAY_SIZE(initial_regs); cnt++) {
  637. ret = ar0521_write_regs(sensor, initial_regs[cnt].data,
  638. initial_regs[cnt].count);
  639. if (ret)
  640. goto off;
  641. }
  642. ret = ar0521_write_reg(sensor, AR0521_REG_SERIAL_FORMAT,
  643. AR0521_REG_SERIAL_FORMAT_MIPI |
  644. sensor->lane_count);
  645. if (ret)
  646. goto off;
  647. /* set MIPI test mode - disabled for now */
  648. ret = ar0521_write_reg(sensor, AR0521_REG_HISPI_TEST_MODE,
  649. ((0x40 << sensor->lane_count) - 0x40) |
  650. AR0521_REG_HISPI_TEST_MODE_LP11);
  651. if (ret)
  652. goto off;
  653. ret = ar0521_write_reg(sensor, AR0521_REG_ROW_SPEED, 0x110 |
  654. 4 / sensor->lane_count);
  655. if (ret)
  656. goto off;
  657. return 0;
  658. off:
  659. ar0521_power_off(dev);
  660. return ret;
  661. }
  662. static int ar0521_enum_mbus_code(struct v4l2_subdev *sd,
  663. struct v4l2_subdev_state *sd_state,
  664. struct v4l2_subdev_mbus_code_enum *code)
  665. {
  666. struct ar0521_dev *sensor = to_ar0521_dev(sd);
  667. if (code->index)
  668. return -EINVAL;
  669. code->code = sensor->fmt.code;
  670. return 0;
  671. }
  672. static int ar0521_pre_streamon(struct v4l2_subdev *sd, u32 flags)
  673. {
  674. struct ar0521_dev *sensor = to_ar0521_dev(sd);
  675. int ret;
  676. if (!(flags & V4L2_SUBDEV_PRE_STREAMON_FL_MANUAL_LP))
  677. return -EACCES;
  678. ret = pm_runtime_resume_and_get(&sensor->i2c_client->dev);
  679. if (ret < 0)
  680. return ret;
  681. /* Set LP-11 on clock and data lanes */
  682. ret = ar0521_write_reg(sensor, AR0521_REG_HISPI_CONTROL_STATUS,
  683. AR0521_REG_HISPI_CONTROL_STATUS_FRAMER_TEST_MODE_ENABLE);
  684. if (ret)
  685. goto err;
  686. /* Start streaming LP-11 */
  687. ret = ar0521_write_reg(sensor, AR0521_REG_RESET,
  688. AR0521_REG_RESET_DEFAULTS |
  689. AR0521_REG_RESET_STREAM);
  690. if (ret)
  691. goto err;
  692. return 0;
  693. err:
  694. pm_runtime_put(&sensor->i2c_client->dev);
  695. return ret;
  696. }
  697. static int ar0521_post_streamoff(struct v4l2_subdev *sd)
  698. {
  699. struct ar0521_dev *sensor = to_ar0521_dev(sd);
  700. pm_runtime_put(&sensor->i2c_client->dev);
  701. return 0;
  702. }
  703. static int ar0521_s_stream(struct v4l2_subdev *sd, int enable)
  704. {
  705. struct ar0521_dev *sensor = to_ar0521_dev(sd);
  706. int ret;
  707. mutex_lock(&sensor->lock);
  708. ret = ar0521_set_stream(sensor, enable);
  709. if (!ret)
  710. sensor->streaming = enable;
  711. mutex_unlock(&sensor->lock);
  712. return ret;
  713. }
  714. static const struct v4l2_subdev_core_ops ar0521_core_ops = {
  715. .log_status = v4l2_ctrl_subdev_log_status,
  716. };
  717. static const struct v4l2_subdev_video_ops ar0521_video_ops = {
  718. .s_stream = ar0521_s_stream,
  719. .pre_streamon = ar0521_pre_streamon,
  720. .post_streamoff = ar0521_post_streamoff,
  721. };
  722. static const struct v4l2_subdev_pad_ops ar0521_pad_ops = {
  723. .enum_mbus_code = ar0521_enum_mbus_code,
  724. .get_fmt = ar0521_get_fmt,
  725. .set_fmt = ar0521_set_fmt,
  726. };
  727. static const struct v4l2_subdev_ops ar0521_subdev_ops = {
  728. .core = &ar0521_core_ops,
  729. .video = &ar0521_video_ops,
  730. .pad = &ar0521_pad_ops,
  731. };
  732. static int __maybe_unused ar0521_suspend(struct device *dev)
  733. {
  734. struct v4l2_subdev *sd = dev_get_drvdata(dev);
  735. struct ar0521_dev *sensor = to_ar0521_dev(sd);
  736. if (sensor->streaming)
  737. ar0521_set_stream(sensor, 0);
  738. return 0;
  739. }
  740. static int __maybe_unused ar0521_resume(struct device *dev)
  741. {
  742. struct v4l2_subdev *sd = dev_get_drvdata(dev);
  743. struct ar0521_dev *sensor = to_ar0521_dev(sd);
  744. if (sensor->streaming)
  745. return ar0521_set_stream(sensor, 1);
  746. return 0;
  747. }
  748. static int ar0521_probe(struct i2c_client *client)
  749. {
  750. struct v4l2_fwnode_endpoint ep = {
  751. .bus_type = V4L2_MBUS_CSI2_DPHY
  752. };
  753. struct device *dev = &client->dev;
  754. struct fwnode_handle *endpoint;
  755. struct ar0521_dev *sensor;
  756. unsigned int cnt;
  757. int ret;
  758. sensor = devm_kzalloc(dev, sizeof(*sensor), GFP_KERNEL);
  759. if (!sensor)
  760. return -ENOMEM;
  761. sensor->i2c_client = client;
  762. sensor->fmt.width = AR0521_WIDTH_MAX;
  763. sensor->fmt.height = AR0521_HEIGHT_MAX;
  764. endpoint = fwnode_graph_get_endpoint_by_id(dev_fwnode(dev), 0, 0,
  765. FWNODE_GRAPH_ENDPOINT_NEXT);
  766. if (!endpoint) {
  767. dev_err(dev, "endpoint node not found\n");
  768. return -EINVAL;
  769. }
  770. ret = v4l2_fwnode_endpoint_parse(endpoint, &ep);
  771. fwnode_handle_put(endpoint);
  772. if (ret) {
  773. dev_err(dev, "could not parse endpoint\n");
  774. return ret;
  775. }
  776. if (ep.bus_type != V4L2_MBUS_CSI2_DPHY) {
  777. dev_err(dev, "invalid bus type, must be MIPI CSI2\n");
  778. return -EINVAL;
  779. }
  780. sensor->lane_count = ep.bus.mipi_csi2.num_data_lanes;
  781. switch (sensor->lane_count) {
  782. case 1:
  783. case 2:
  784. case 4:
  785. break;
  786. default:
  787. dev_err(dev, "invalid number of MIPI data lanes\n");
  788. return -EINVAL;
  789. }
  790. /* Get master clock (extclk) */
  791. sensor->extclk = devm_clk_get(dev, "extclk");
  792. if (IS_ERR(sensor->extclk)) {
  793. dev_err(dev, "failed to get extclk\n");
  794. return PTR_ERR(sensor->extclk);
  795. }
  796. sensor->extclk_freq = clk_get_rate(sensor->extclk);
  797. if (sensor->extclk_freq < AR0521_EXTCLK_MIN ||
  798. sensor->extclk_freq > AR0521_EXTCLK_MAX) {
  799. dev_err(dev, "extclk frequency out of range: %u Hz\n",
  800. sensor->extclk_freq);
  801. return -EINVAL;
  802. }
  803. /* Request optional reset pin (usually active low) and assert it */
  804. sensor->reset_gpio = devm_gpiod_get_optional(dev, "reset",
  805. GPIOD_OUT_HIGH);
  806. v4l2_i2c_subdev_init(&sensor->sd, client, &ar0521_subdev_ops);
  807. sensor->sd.flags = V4L2_SUBDEV_FL_HAS_DEVNODE;
  808. sensor->pad.flags = MEDIA_PAD_FL_SOURCE;
  809. sensor->sd.entity.function = MEDIA_ENT_F_CAM_SENSOR;
  810. ret = media_entity_pads_init(&sensor->sd.entity, 1, &sensor->pad);
  811. if (ret)
  812. return ret;
  813. for (cnt = 0; cnt < ARRAY_SIZE(ar0521_supply_names); cnt++) {
  814. struct regulator *supply = devm_regulator_get(dev,
  815. ar0521_supply_names[cnt]);
  816. if (IS_ERR(supply)) {
  817. dev_info(dev, "no %s regulator found: %li\n",
  818. ar0521_supply_names[cnt], PTR_ERR(supply));
  819. return PTR_ERR(supply);
  820. }
  821. sensor->supplies[cnt] = supply;
  822. }
  823. mutex_init(&sensor->lock);
  824. ret = ar0521_init_controls(sensor);
  825. if (ret)
  826. goto entity_cleanup;
  827. ar0521_adj_fmt(&sensor->fmt);
  828. ret = v4l2_async_register_subdev(&sensor->sd);
  829. if (ret)
  830. goto free_ctrls;
  831. /* Turn on the device and enable runtime PM */
  832. ret = ar0521_power_on(&client->dev);
  833. if (ret)
  834. goto disable;
  835. pm_runtime_set_active(&client->dev);
  836. pm_runtime_enable(&client->dev);
  837. pm_runtime_idle(&client->dev);
  838. return 0;
  839. disable:
  840. v4l2_async_unregister_subdev(&sensor->sd);
  841. media_entity_cleanup(&sensor->sd.entity);
  842. free_ctrls:
  843. v4l2_ctrl_handler_free(&sensor->ctrls.handler);
  844. entity_cleanup:
  845. media_entity_cleanup(&sensor->sd.entity);
  846. mutex_destroy(&sensor->lock);
  847. return ret;
  848. }
  849. static void ar0521_remove(struct i2c_client *client)
  850. {
  851. struct v4l2_subdev *sd = i2c_get_clientdata(client);
  852. struct ar0521_dev *sensor = to_ar0521_dev(sd);
  853. v4l2_async_unregister_subdev(&sensor->sd);
  854. media_entity_cleanup(&sensor->sd.entity);
  855. v4l2_ctrl_handler_free(&sensor->ctrls.handler);
  856. pm_runtime_disable(&client->dev);
  857. if (!pm_runtime_status_suspended(&client->dev))
  858. ar0521_power_off(&client->dev);
  859. pm_runtime_set_suspended(&client->dev);
  860. mutex_destroy(&sensor->lock);
  861. }
  862. static const struct dev_pm_ops ar0521_pm_ops = {
  863. SET_SYSTEM_SLEEP_PM_OPS(ar0521_suspend, ar0521_resume)
  864. SET_RUNTIME_PM_OPS(ar0521_power_off, ar0521_power_on, NULL)
  865. };
  866. static const struct of_device_id ar0521_dt_ids[] = {
  867. {.compatible = "onnn,ar0521"},
  868. {}
  869. };
  870. MODULE_DEVICE_TABLE(of, ar0521_dt_ids);
  871. static struct i2c_driver ar0521_i2c_driver = {
  872. .driver = {
  873. .name = "ar0521",
  874. .pm = &ar0521_pm_ops,
  875. .of_match_table = ar0521_dt_ids,
  876. },
  877. .probe_new = ar0521_probe,
  878. .remove = ar0521_remove,
  879. };
  880. module_i2c_driver(ar0521_i2c_driver);
  881. MODULE_DESCRIPTION("AR0521 MIPI Camera subdev driver");
  882. MODULE_AUTHOR("Krzysztof Hałasa <[email protected]>");
  883. MODULE_LICENSE("GPL");