si21xx.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /* DVB compliant Linux driver for the DVB-S si2109/2110 demodulator
  3. *
  4. * Copyright (C) 2008 Igor M. Liplianin ([email protected])
  5. */
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/module.h>
  9. #include <linux/string.h>
  10. #include <linux/slab.h>
  11. #include <linux/jiffies.h>
  12. #include <asm/div64.h>
  13. #include <media/dvb_frontend.h>
  14. #include "si21xx.h"
  15. #define REVISION_REG 0x00
  16. #define SYSTEM_MODE_REG 0x01
  17. #define TS_CTRL_REG_1 0x02
  18. #define TS_CTRL_REG_2 0x03
  19. #define PIN_CTRL_REG_1 0x04
  20. #define PIN_CTRL_REG_2 0x05
  21. #define LOCK_STATUS_REG_1 0x0f
  22. #define LOCK_STATUS_REG_2 0x10
  23. #define ACQ_STATUS_REG 0x11
  24. #define ACQ_CTRL_REG_1 0x13
  25. #define ACQ_CTRL_REG_2 0x14
  26. #define PLL_DIVISOR_REG 0x15
  27. #define COARSE_TUNE_REG 0x16
  28. #define FINE_TUNE_REG_L 0x17
  29. #define FINE_TUNE_REG_H 0x18
  30. #define ANALOG_AGC_POWER_LEVEL_REG 0x28
  31. #define CFO_ESTIMATOR_CTRL_REG_1 0x29
  32. #define CFO_ESTIMATOR_CTRL_REG_2 0x2a
  33. #define CFO_ESTIMATOR_CTRL_REG_3 0x2b
  34. #define SYM_RATE_ESTIMATE_REG_L 0x31
  35. #define SYM_RATE_ESTIMATE_REG_M 0x32
  36. #define SYM_RATE_ESTIMATE_REG_H 0x33
  37. #define CFO_ESTIMATOR_OFFSET_REG_L 0x36
  38. #define CFO_ESTIMATOR_OFFSET_REG_H 0x37
  39. #define CFO_ERROR_REG_L 0x38
  40. #define CFO_ERROR_REG_H 0x39
  41. #define SYM_RATE_ESTIMATOR_CTRL_REG 0x3a
  42. #define SYM_RATE_REG_L 0x3f
  43. #define SYM_RATE_REG_M 0x40
  44. #define SYM_RATE_REG_H 0x41
  45. #define SYM_RATE_ESTIMATOR_MAXIMUM_REG 0x42
  46. #define SYM_RATE_ESTIMATOR_MINIMUM_REG 0x43
  47. #define C_N_ESTIMATOR_CTRL_REG 0x7c
  48. #define C_N_ESTIMATOR_THRSHLD_REG 0x7d
  49. #define C_N_ESTIMATOR_LEVEL_REG_L 0x7e
  50. #define C_N_ESTIMATOR_LEVEL_REG_H 0x7f
  51. #define BLIND_SCAN_CTRL_REG 0x80
  52. #define LSA_CTRL_REG_1 0x8D
  53. #define SPCTRM_TILT_CORR_THRSHLD_REG 0x8f
  54. #define ONE_DB_BNDWDTH_THRSHLD_REG 0x90
  55. #define TWO_DB_BNDWDTH_THRSHLD_REG 0x91
  56. #define THREE_DB_BNDWDTH_THRSHLD_REG 0x92
  57. #define INBAND_POWER_THRSHLD_REG 0x93
  58. #define REF_NOISE_LVL_MRGN_THRSHLD_REG 0x94
  59. #define VIT_SRCH_CTRL_REG_1 0xa0
  60. #define VIT_SRCH_CTRL_REG_2 0xa1
  61. #define VIT_SRCH_CTRL_REG_3 0xa2
  62. #define VIT_SRCH_STATUS_REG 0xa3
  63. #define VITERBI_BER_COUNT_REG_L 0xab
  64. #define REED_SOLOMON_CTRL_REG 0xb0
  65. #define REED_SOLOMON_ERROR_COUNT_REG_L 0xb1
  66. #define PRBS_CTRL_REG 0xb5
  67. #define LNB_CTRL_REG_1 0xc0
  68. #define LNB_CTRL_REG_2 0xc1
  69. #define LNB_CTRL_REG_3 0xc2
  70. #define LNB_CTRL_REG_4 0xc3
  71. #define LNB_CTRL_STATUS_REG 0xc4
  72. #define LNB_FIFO_REGS_0 0xc5
  73. #define LNB_FIFO_REGS_1 0xc6
  74. #define LNB_FIFO_REGS_2 0xc7
  75. #define LNB_FIFO_REGS_3 0xc8
  76. #define LNB_FIFO_REGS_4 0xc9
  77. #define LNB_FIFO_REGS_5 0xca
  78. #define LNB_SUPPLY_CTRL_REG_1 0xcb
  79. #define LNB_SUPPLY_CTRL_REG_2 0xcc
  80. #define LNB_SUPPLY_CTRL_REG_3 0xcd
  81. #define LNB_SUPPLY_CTRL_REG_4 0xce
  82. #define LNB_SUPPLY_STATUS_REG 0xcf
  83. #define FAIL -1
  84. #define PASS 0
  85. #define ALLOWABLE_FS_COUNT 10
  86. #define STATUS_BER 0
  87. #define STATUS_UCBLOCKS 1
  88. static int debug;
  89. #define dprintk(args...) \
  90. do { \
  91. if (debug) \
  92. printk(KERN_DEBUG "si21xx: " args); \
  93. } while (0)
  94. enum {
  95. ACTIVE_HIGH,
  96. ACTIVE_LOW
  97. };
  98. enum {
  99. BYTE_WIDE,
  100. BIT_WIDE
  101. };
  102. enum {
  103. CLK_GAPPED_MODE,
  104. CLK_CONTINUOUS_MODE
  105. };
  106. enum {
  107. RISING_EDGE,
  108. FALLING_EDGE
  109. };
  110. enum {
  111. MSB_FIRST,
  112. LSB_FIRST
  113. };
  114. enum {
  115. SERIAL,
  116. PARALLEL
  117. };
  118. struct si21xx_state {
  119. struct i2c_adapter *i2c;
  120. const struct si21xx_config *config;
  121. struct dvb_frontend frontend;
  122. u8 initialised:1;
  123. int errmode;
  124. int fs; /*Sampling rate of the ADC in MHz*/
  125. };
  126. /* register default initialization */
  127. static u8 serit_sp1511lhb_inittab[] = {
  128. 0x01, 0x28, /* set i2c_inc_disable */
  129. 0x20, 0x03,
  130. 0x27, 0x20,
  131. 0xe0, 0x45,
  132. 0xe1, 0x08,
  133. 0xfe, 0x01,
  134. 0x01, 0x28,
  135. 0x89, 0x09,
  136. 0x04, 0x80,
  137. 0x05, 0x01,
  138. 0x06, 0x00,
  139. 0x20, 0x03,
  140. 0x24, 0x88,
  141. 0x29, 0x09,
  142. 0x2a, 0x0f,
  143. 0x2c, 0x10,
  144. 0x2d, 0x19,
  145. 0x2e, 0x08,
  146. 0x2f, 0x10,
  147. 0x30, 0x19,
  148. 0x34, 0x20,
  149. 0x35, 0x03,
  150. 0x45, 0x02,
  151. 0x46, 0x45,
  152. 0x47, 0xd0,
  153. 0x48, 0x00,
  154. 0x49, 0x40,
  155. 0x4a, 0x03,
  156. 0x4c, 0xfd,
  157. 0x4f, 0x2e,
  158. 0x50, 0x2e,
  159. 0x51, 0x10,
  160. 0x52, 0x10,
  161. 0x56, 0x92,
  162. 0x59, 0x00,
  163. 0x5a, 0x2d,
  164. 0x5b, 0x33,
  165. 0x5c, 0x1f,
  166. 0x5f, 0x76,
  167. 0x62, 0xc0,
  168. 0x63, 0xc0,
  169. 0x64, 0xf3,
  170. 0x65, 0xf3,
  171. 0x79, 0x40,
  172. 0x6a, 0x40,
  173. 0x6b, 0x0a,
  174. 0x6c, 0x80,
  175. 0x6d, 0x27,
  176. 0x71, 0x06,
  177. 0x75, 0x60,
  178. 0x78, 0x00,
  179. 0x79, 0xb5,
  180. 0x7c, 0x05,
  181. 0x7d, 0x1a,
  182. 0x87, 0x55,
  183. 0x88, 0x72,
  184. 0x8f, 0x08,
  185. 0x90, 0xe0,
  186. 0x94, 0x40,
  187. 0xa0, 0x3f,
  188. 0xa1, 0xc0,
  189. 0xa4, 0xcc,
  190. 0xa5, 0x66,
  191. 0xa6, 0x66,
  192. 0xa7, 0x7b,
  193. 0xa8, 0x7b,
  194. 0xa9, 0x7b,
  195. 0xaa, 0x9a,
  196. 0xed, 0x04,
  197. 0xad, 0x00,
  198. 0xae, 0x03,
  199. 0xcc, 0xab,
  200. 0x01, 0x08,
  201. 0xff, 0xff
  202. };
  203. /* low level read/writes */
  204. static int si21_writeregs(struct si21xx_state *state, u8 reg1,
  205. u8 *data, int len)
  206. {
  207. int ret;
  208. u8 buf[60];/* = { reg1, data };*/
  209. struct i2c_msg msg = {
  210. .addr = state->config->demod_address,
  211. .flags = 0,
  212. .buf = buf,
  213. .len = len + 1
  214. };
  215. if (len > sizeof(buf) - 1)
  216. return -EINVAL;
  217. msg.buf[0] = reg1;
  218. memcpy(msg.buf + 1, data, len);
  219. ret = i2c_transfer(state->i2c, &msg, 1);
  220. if (ret != 1)
  221. dprintk("%s: writereg error (reg1 == 0x%02x, data == 0x%02x, ret == %i)\n",
  222. __func__, reg1, data[0], ret);
  223. return (ret != 1) ? -EREMOTEIO : 0;
  224. }
  225. static int si21_writereg(struct si21xx_state *state, u8 reg, u8 data)
  226. {
  227. int ret;
  228. u8 buf[] = { reg, data };
  229. struct i2c_msg msg = {
  230. .addr = state->config->demod_address,
  231. .flags = 0,
  232. .buf = buf,
  233. .len = 2
  234. };
  235. ret = i2c_transfer(state->i2c, &msg, 1);
  236. if (ret != 1)
  237. dprintk("%s: writereg error (reg == 0x%02x, data == 0x%02x, ret == %i)\n",
  238. __func__, reg, data, ret);
  239. return (ret != 1) ? -EREMOTEIO : 0;
  240. }
  241. static int si21_write(struct dvb_frontend *fe, const u8 buf[], int len)
  242. {
  243. struct si21xx_state *state = fe->demodulator_priv;
  244. if (len != 2)
  245. return -EINVAL;
  246. return si21_writereg(state, buf[0], buf[1]);
  247. }
  248. static u8 si21_readreg(struct si21xx_state *state, u8 reg)
  249. {
  250. int ret;
  251. u8 b0[] = { reg };
  252. u8 b1[] = { 0 };
  253. struct i2c_msg msg[] = {
  254. {
  255. .addr = state->config->demod_address,
  256. .flags = 0,
  257. .buf = b0,
  258. .len = 1
  259. }, {
  260. .addr = state->config->demod_address,
  261. .flags = I2C_M_RD,
  262. .buf = b1,
  263. .len = 1
  264. }
  265. };
  266. ret = i2c_transfer(state->i2c, msg, 2);
  267. if (ret != 2)
  268. dprintk("%s: readreg error (reg == 0x%02x, ret == %i)\n",
  269. __func__, reg, ret);
  270. return b1[0];
  271. }
  272. static int si21_readregs(struct si21xx_state *state, u8 reg1, u8 *b, u8 len)
  273. {
  274. int ret;
  275. struct i2c_msg msg[] = {
  276. {
  277. .addr = state->config->demod_address,
  278. .flags = 0,
  279. .buf = &reg1,
  280. .len = 1
  281. }, {
  282. .addr = state->config->demod_address,
  283. .flags = I2C_M_RD,
  284. .buf = b,
  285. .len = len
  286. }
  287. };
  288. ret = i2c_transfer(state->i2c, msg, 2);
  289. if (ret != 2)
  290. dprintk("%s: readreg error (ret == %i)\n", __func__, ret);
  291. return ret == 2 ? 0 : -1;
  292. }
  293. static int si21xx_wait_diseqc_idle(struct si21xx_state *state, int timeout)
  294. {
  295. unsigned long start = jiffies;
  296. dprintk("%s\n", __func__);
  297. while ((si21_readreg(state, LNB_CTRL_REG_1) & 0x8) == 8) {
  298. if (time_is_before_jiffies(start + timeout)) {
  299. dprintk("%s: timeout!!\n", __func__);
  300. return -ETIMEDOUT;
  301. }
  302. msleep(10);
  303. }
  304. return 0;
  305. }
  306. static int si21xx_set_symbolrate(struct dvb_frontend *fe, u32 srate)
  307. {
  308. struct si21xx_state *state = fe->demodulator_priv;
  309. u32 sym_rate, data_rate;
  310. int i;
  311. u8 sym_rate_bytes[3];
  312. dprintk("%s : srate = %i\n", __func__ , srate);
  313. if ((srate < 1000000) || (srate > 45000000))
  314. return -EINVAL;
  315. data_rate = srate;
  316. sym_rate = 0;
  317. for (i = 0; i < 4; ++i) {
  318. sym_rate /= 100;
  319. sym_rate = sym_rate + ((data_rate % 100) * 0x800000) /
  320. state->fs;
  321. data_rate /= 100;
  322. }
  323. for (i = 0; i < 3; ++i)
  324. sym_rate_bytes[i] = (u8)((sym_rate >> (i * 8)) & 0xff);
  325. si21_writeregs(state, SYM_RATE_REG_L, sym_rate_bytes, 0x03);
  326. return 0;
  327. }
  328. static int si21xx_send_diseqc_msg(struct dvb_frontend *fe,
  329. struct dvb_diseqc_master_cmd *m)
  330. {
  331. struct si21xx_state *state = fe->demodulator_priv;
  332. u8 lnb_status;
  333. u8 LNB_CTRL_1;
  334. int status;
  335. dprintk("%s\n", __func__);
  336. status = PASS;
  337. LNB_CTRL_1 = 0;
  338. status |= si21_readregs(state, LNB_CTRL_STATUS_REG, &lnb_status, 0x01);
  339. status |= si21_readregs(state, LNB_CTRL_REG_1, &lnb_status, 0x01);
  340. /*fill the FIFO*/
  341. status |= si21_writeregs(state, LNB_FIFO_REGS_0, m->msg, m->msg_len);
  342. LNB_CTRL_1 = (lnb_status & 0x70);
  343. LNB_CTRL_1 |= m->msg_len;
  344. LNB_CTRL_1 |= 0x80; /* begin LNB signaling */
  345. status |= si21_writeregs(state, LNB_CTRL_REG_1, &LNB_CTRL_1, 0x01);
  346. return status;
  347. }
  348. static int si21xx_send_diseqc_burst(struct dvb_frontend *fe,
  349. enum fe_sec_mini_cmd burst)
  350. {
  351. struct si21xx_state *state = fe->demodulator_priv;
  352. u8 val;
  353. dprintk("%s\n", __func__);
  354. if (si21xx_wait_diseqc_idle(state, 100) < 0)
  355. return -ETIMEDOUT;
  356. val = (0x80 | si21_readreg(state, 0xc1));
  357. if (si21_writereg(state, LNB_CTRL_REG_1,
  358. burst == SEC_MINI_A ? (val & ~0x10) : (val | 0x10)))
  359. return -EREMOTEIO;
  360. if (si21xx_wait_diseqc_idle(state, 100) < 0)
  361. return -ETIMEDOUT;
  362. if (si21_writereg(state, LNB_CTRL_REG_1, val))
  363. return -EREMOTEIO;
  364. return 0;
  365. }
  366. /* 30.06.2008 */
  367. static int si21xx_set_tone(struct dvb_frontend *fe, enum fe_sec_tone_mode tone)
  368. {
  369. struct si21xx_state *state = fe->demodulator_priv;
  370. u8 val;
  371. dprintk("%s\n", __func__);
  372. val = (0x80 | si21_readreg(state, LNB_CTRL_REG_1));
  373. switch (tone) {
  374. case SEC_TONE_ON:
  375. return si21_writereg(state, LNB_CTRL_REG_1, val | 0x20);
  376. case SEC_TONE_OFF:
  377. return si21_writereg(state, LNB_CTRL_REG_1, (val & ~0x20));
  378. default:
  379. return -EINVAL;
  380. }
  381. }
  382. static int si21xx_set_voltage(struct dvb_frontend *fe, enum fe_sec_voltage volt)
  383. {
  384. struct si21xx_state *state = fe->demodulator_priv;
  385. u8 val;
  386. dprintk("%s: %s\n", __func__,
  387. volt == SEC_VOLTAGE_13 ? "SEC_VOLTAGE_13" :
  388. volt == SEC_VOLTAGE_18 ? "SEC_VOLTAGE_18" : "??");
  389. val = (0x80 | si21_readreg(state, LNB_CTRL_REG_1));
  390. switch (volt) {
  391. case SEC_VOLTAGE_18:
  392. return si21_writereg(state, LNB_CTRL_REG_1, val | 0x40);
  393. case SEC_VOLTAGE_13:
  394. return si21_writereg(state, LNB_CTRL_REG_1, (val & ~0x40));
  395. default:
  396. return -EINVAL;
  397. }
  398. }
  399. static int si21xx_init(struct dvb_frontend *fe)
  400. {
  401. struct si21xx_state *state = fe->demodulator_priv;
  402. int i;
  403. int status = 0;
  404. u8 reg1;
  405. u8 val;
  406. u8 reg2[2];
  407. dprintk("%s\n", __func__);
  408. for (i = 0; ; i += 2) {
  409. reg1 = serit_sp1511lhb_inittab[i];
  410. val = serit_sp1511lhb_inittab[i+1];
  411. if (reg1 == 0xff && val == 0xff)
  412. break;
  413. si21_writeregs(state, reg1, &val, 1);
  414. }
  415. /*DVB QPSK SYSTEM MODE REG*/
  416. reg1 = 0x08;
  417. si21_writeregs(state, SYSTEM_MODE_REG, &reg1, 0x01);
  418. /*transport stream config*/
  419. /*
  420. mode = PARALLEL;
  421. sdata_form = LSB_FIRST;
  422. clk_edge = FALLING_EDGE;
  423. clk_mode = CLK_GAPPED_MODE;
  424. strt_len = BYTE_WIDE;
  425. sync_pol = ACTIVE_HIGH;
  426. val_pol = ACTIVE_HIGH;
  427. err_pol = ACTIVE_HIGH;
  428. sclk_rate = 0x00;
  429. parity = 0x00 ;
  430. data_delay = 0x00;
  431. clk_delay = 0x00;
  432. pclk_smooth = 0x00;
  433. */
  434. reg2[0] =
  435. PARALLEL + (LSB_FIRST << 1)
  436. + (FALLING_EDGE << 2) + (CLK_GAPPED_MODE << 3)
  437. + (BYTE_WIDE << 4) + (ACTIVE_HIGH << 5)
  438. + (ACTIVE_HIGH << 6) + (ACTIVE_HIGH << 7);
  439. reg2[1] = 0;
  440. /* sclk_rate + (parity << 2)
  441. + (data_delay << 3) + (clk_delay << 4)
  442. + (pclk_smooth << 5);
  443. */
  444. status |= si21_writeregs(state, TS_CTRL_REG_1, reg2, 0x02);
  445. if (status != 0)
  446. dprintk(" %s : TS Set Error\n", __func__);
  447. return 0;
  448. }
  449. static int si21_read_status(struct dvb_frontend *fe, enum fe_status *status)
  450. {
  451. struct si21xx_state *state = fe->demodulator_priv;
  452. u8 regs_read[2];
  453. u8 reg_read;
  454. u8 i;
  455. u8 lock;
  456. u8 signal = si21_readreg(state, ANALOG_AGC_POWER_LEVEL_REG);
  457. si21_readregs(state, LOCK_STATUS_REG_1, regs_read, 0x02);
  458. reg_read = 0;
  459. for (i = 0; i < 7; ++i)
  460. reg_read |= ((regs_read[0] >> i) & 0x01) << (6 - i);
  461. lock = ((reg_read & 0x7f) | (regs_read[1] & 0x80));
  462. dprintk("%s : FE_READ_STATUS : VSTATUS: 0x%02x\n", __func__, lock);
  463. *status = 0;
  464. if (signal > 10)
  465. *status |= FE_HAS_SIGNAL;
  466. if (lock & 0x2)
  467. *status |= FE_HAS_CARRIER;
  468. if (lock & 0x20)
  469. *status |= FE_HAS_VITERBI;
  470. if (lock & 0x40)
  471. *status |= FE_HAS_SYNC;
  472. if ((lock & 0x7b) == 0x7b)
  473. *status |= FE_HAS_LOCK;
  474. return 0;
  475. }
  476. static int si21_read_signal_strength(struct dvb_frontend *fe, u16 *strength)
  477. {
  478. struct si21xx_state *state = fe->demodulator_priv;
  479. /*status = si21_readreg(state, ANALOG_AGC_POWER_LEVEL_REG,
  480. (u8*)agclevel, 0x01);*/
  481. u16 signal = (3 * si21_readreg(state, 0x27) *
  482. si21_readreg(state, 0x28));
  483. dprintk("%s : AGCPWR: 0x%02x%02x, signal=0x%04x\n", __func__,
  484. si21_readreg(state, 0x27),
  485. si21_readreg(state, 0x28), (int) signal);
  486. signal <<= 4;
  487. *strength = signal;
  488. return 0;
  489. }
  490. static int si21_read_ber(struct dvb_frontend *fe, u32 *ber)
  491. {
  492. struct si21xx_state *state = fe->demodulator_priv;
  493. dprintk("%s\n", __func__);
  494. if (state->errmode != STATUS_BER)
  495. return 0;
  496. *ber = (si21_readreg(state, 0x1d) << 8) |
  497. si21_readreg(state, 0x1e);
  498. return 0;
  499. }
  500. static int si21_read_snr(struct dvb_frontend *fe, u16 *snr)
  501. {
  502. struct si21xx_state *state = fe->demodulator_priv;
  503. s32 xsnr = 0xffff - ((si21_readreg(state, 0x24) << 8) |
  504. si21_readreg(state, 0x25));
  505. xsnr = 3 * (xsnr - 0xa100);
  506. *snr = (xsnr > 0xffff) ? 0xffff : (xsnr < 0) ? 0 : xsnr;
  507. dprintk("%s\n", __func__);
  508. return 0;
  509. }
  510. static int si21_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
  511. {
  512. struct si21xx_state *state = fe->demodulator_priv;
  513. dprintk("%s\n", __func__);
  514. if (state->errmode != STATUS_UCBLOCKS)
  515. *ucblocks = 0;
  516. else
  517. *ucblocks = (si21_readreg(state, 0x1d) << 8) |
  518. si21_readreg(state, 0x1e);
  519. return 0;
  520. }
  521. /* initiates a channel acquisition sequence
  522. using the specified symbol rate and code rate */
  523. static int si21xx_setacquire(struct dvb_frontend *fe, int symbrate,
  524. enum fe_code_rate crate)
  525. {
  526. struct si21xx_state *state = fe->demodulator_priv;
  527. u8 coderates[] = {
  528. 0x0, 0x01, 0x02, 0x04, 0x00,
  529. 0x8, 0x10, 0x20, 0x00, 0x3f
  530. };
  531. u8 coderate_ptr;
  532. int status;
  533. u8 start_acq = 0x80;
  534. u8 reg, regs[3];
  535. dprintk("%s\n", __func__);
  536. status = PASS;
  537. coderate_ptr = coderates[crate];
  538. si21xx_set_symbolrate(fe, symbrate);
  539. /* write code rates to use in the Viterbi search */
  540. status |= si21_writeregs(state,
  541. VIT_SRCH_CTRL_REG_1,
  542. &coderate_ptr, 0x01);
  543. /* clear acq_start bit */
  544. status |= si21_readregs(state, ACQ_CTRL_REG_2, &reg, 0x01);
  545. reg &= ~start_acq;
  546. status |= si21_writeregs(state, ACQ_CTRL_REG_2, &reg, 0x01);
  547. /* use new Carrier Frequency Offset Estimator (QuickLock) */
  548. regs[0] = 0xCB;
  549. regs[1] = 0x40;
  550. regs[2] = 0xCB;
  551. status |= si21_writeregs(state,
  552. TWO_DB_BNDWDTH_THRSHLD_REG,
  553. &regs[0], 0x03);
  554. reg = 0x56;
  555. status |= si21_writeregs(state,
  556. LSA_CTRL_REG_1, &reg, 1);
  557. reg = 0x05;
  558. status |= si21_writeregs(state,
  559. BLIND_SCAN_CTRL_REG, &reg, 1);
  560. /* start automatic acq */
  561. status |= si21_writeregs(state,
  562. ACQ_CTRL_REG_2, &start_acq, 0x01);
  563. return status;
  564. }
  565. static int si21xx_set_frontend(struct dvb_frontend *fe)
  566. {
  567. struct si21xx_state *state = fe->demodulator_priv;
  568. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  569. /* freq Channel carrier frequency in KHz (i.e. 1550000 KHz)
  570. datarate Channel symbol rate in Sps (i.e. 22500000 Sps)*/
  571. /* in MHz */
  572. unsigned char coarse_tune_freq;
  573. int fine_tune_freq;
  574. unsigned char sample_rate = 0;
  575. /* boolean */
  576. bool inband_interferer_ind;
  577. /* INTERMEDIATE VALUES */
  578. int icoarse_tune_freq; /* MHz */
  579. int ifine_tune_freq; /* MHz */
  580. unsigned int band_high;
  581. unsigned int band_low;
  582. unsigned int x1;
  583. unsigned int x2;
  584. int i;
  585. bool inband_interferer_div2[ALLOWABLE_FS_COUNT];
  586. bool inband_interferer_div4[ALLOWABLE_FS_COUNT];
  587. int status = 0;
  588. /* allowable sample rates for ADC in MHz */
  589. int afs[ALLOWABLE_FS_COUNT] = { 200, 192, 193, 194, 195,
  590. 196, 204, 205, 206, 207
  591. };
  592. /* in MHz */
  593. int if_limit_high;
  594. int if_limit_low;
  595. int lnb_lo;
  596. int lnb_uncertanity;
  597. int rf_freq;
  598. int data_rate;
  599. unsigned char regs[4];
  600. dprintk("%s : FE_SET_FRONTEND\n", __func__);
  601. if (c->delivery_system != SYS_DVBS) {
  602. dprintk("%s: unsupported delivery system selected (%d)\n",
  603. __func__, c->delivery_system);
  604. return -EOPNOTSUPP;
  605. }
  606. for (i = 0; i < ALLOWABLE_FS_COUNT; ++i)
  607. inband_interferer_div2[i] = inband_interferer_div4[i] = false;
  608. if_limit_high = -700000;
  609. if_limit_low = -100000;
  610. /* in MHz */
  611. lnb_lo = 0;
  612. lnb_uncertanity = 0;
  613. rf_freq = 10 * c->frequency ;
  614. data_rate = c->symbol_rate / 100;
  615. band_low = (rf_freq - lnb_lo) - ((lnb_uncertanity * 200)
  616. + (data_rate * 135)) / 200;
  617. band_high = (rf_freq - lnb_lo) + ((lnb_uncertanity * 200)
  618. + (data_rate * 135)) / 200;
  619. icoarse_tune_freq = 100000 *
  620. (((rf_freq - lnb_lo) -
  621. (if_limit_low + if_limit_high) / 2)
  622. / 100000);
  623. ifine_tune_freq = (rf_freq - lnb_lo) - icoarse_tune_freq ;
  624. for (i = 0; i < ALLOWABLE_FS_COUNT; ++i) {
  625. x1 = ((rf_freq - lnb_lo) / (afs[i] * 2500)) *
  626. (afs[i] * 2500) + afs[i] * 2500;
  627. x2 = ((rf_freq - lnb_lo) / (afs[i] * 2500)) *
  628. (afs[i] * 2500);
  629. if (((band_low < x1) && (x1 < band_high)) ||
  630. ((band_low < x2) && (x2 < band_high)))
  631. inband_interferer_div4[i] = true;
  632. }
  633. for (i = 0; i < ALLOWABLE_FS_COUNT; ++i) {
  634. x1 = ((rf_freq - lnb_lo) / (afs[i] * 5000)) *
  635. (afs[i] * 5000) + afs[i] * 5000;
  636. x2 = ((rf_freq - lnb_lo) / (afs[i] * 5000)) *
  637. (afs[i] * 5000);
  638. if (((band_low < x1) && (x1 < band_high)) ||
  639. ((band_low < x2) && (x2 < band_high)))
  640. inband_interferer_div2[i] = true;
  641. }
  642. inband_interferer_ind = true;
  643. for (i = 0; i < ALLOWABLE_FS_COUNT; ++i) {
  644. if (inband_interferer_div2[i] || inband_interferer_div4[i]) {
  645. inband_interferer_ind = false;
  646. break;
  647. }
  648. }
  649. if (inband_interferer_ind) {
  650. for (i = 0; i < ALLOWABLE_FS_COUNT; ++i) {
  651. if (!inband_interferer_div2[i]) {
  652. sample_rate = (u8) afs[i];
  653. break;
  654. }
  655. }
  656. } else {
  657. for (i = 0; i < ALLOWABLE_FS_COUNT; ++i) {
  658. if ((inband_interferer_div2[i] ||
  659. !inband_interferer_div4[i])) {
  660. sample_rate = (u8) afs[i];
  661. break;
  662. }
  663. }
  664. }
  665. if (sample_rate > 207 || sample_rate < 192)
  666. sample_rate = 200;
  667. fine_tune_freq = ((0x4000 * (ifine_tune_freq / 10)) /
  668. ((sample_rate) * 1000));
  669. coarse_tune_freq = (u8)(icoarse_tune_freq / 100000);
  670. regs[0] = sample_rate;
  671. regs[1] = coarse_tune_freq;
  672. regs[2] = fine_tune_freq & 0xFF;
  673. regs[3] = fine_tune_freq >> 8 & 0xFF;
  674. status |= si21_writeregs(state, PLL_DIVISOR_REG, &regs[0], 0x04);
  675. state->fs = sample_rate;/*ADC MHz*/
  676. si21xx_setacquire(fe, c->symbol_rate, c->fec_inner);
  677. if (status)
  678. return -EREMOTEIO;
  679. return 0;
  680. }
  681. static int si21xx_sleep(struct dvb_frontend *fe)
  682. {
  683. struct si21xx_state *state = fe->demodulator_priv;
  684. u8 regdata;
  685. dprintk("%s\n", __func__);
  686. si21_readregs(state, SYSTEM_MODE_REG, &regdata, 0x01);
  687. regdata |= 1 << 6;
  688. si21_writeregs(state, SYSTEM_MODE_REG, &regdata, 0x01);
  689. state->initialised = 0;
  690. return 0;
  691. }
  692. static void si21xx_release(struct dvb_frontend *fe)
  693. {
  694. struct si21xx_state *state = fe->demodulator_priv;
  695. dprintk("%s\n", __func__);
  696. kfree(state);
  697. }
  698. static const struct dvb_frontend_ops si21xx_ops = {
  699. .delsys = { SYS_DVBS },
  700. .info = {
  701. .name = "SL SI21XX DVB-S",
  702. .frequency_min_hz = 950 * MHz,
  703. .frequency_max_hz = 2150 * MHz,
  704. .frequency_stepsize_hz = 125 * kHz,
  705. .symbol_rate_min = 1000000,
  706. .symbol_rate_max = 45000000,
  707. .symbol_rate_tolerance = 500, /* ppm */
  708. .caps = FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  709. FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 |
  710. FE_CAN_QPSK |
  711. FE_CAN_FEC_AUTO
  712. },
  713. .release = si21xx_release,
  714. .init = si21xx_init,
  715. .sleep = si21xx_sleep,
  716. .write = si21_write,
  717. .read_status = si21_read_status,
  718. .read_ber = si21_read_ber,
  719. .read_signal_strength = si21_read_signal_strength,
  720. .read_snr = si21_read_snr,
  721. .read_ucblocks = si21_read_ucblocks,
  722. .diseqc_send_master_cmd = si21xx_send_diseqc_msg,
  723. .diseqc_send_burst = si21xx_send_diseqc_burst,
  724. .set_tone = si21xx_set_tone,
  725. .set_voltage = si21xx_set_voltage,
  726. .set_frontend = si21xx_set_frontend,
  727. };
  728. struct dvb_frontend *si21xx_attach(const struct si21xx_config *config,
  729. struct i2c_adapter *i2c)
  730. {
  731. struct si21xx_state *state = NULL;
  732. int id;
  733. dprintk("%s\n", __func__);
  734. /* allocate memory for the internal state */
  735. state = kzalloc(sizeof(struct si21xx_state), GFP_KERNEL);
  736. if (state == NULL)
  737. goto error;
  738. /* setup the state */
  739. state->config = config;
  740. state->i2c = i2c;
  741. state->initialised = 0;
  742. state->errmode = STATUS_BER;
  743. /* check if the demod is there */
  744. id = si21_readreg(state, SYSTEM_MODE_REG);
  745. si21_writereg(state, SYSTEM_MODE_REG, id | 0x40); /* standby off */
  746. msleep(200);
  747. id = si21_readreg(state, 0x00);
  748. /* register 0x00 contains:
  749. 0x34 for SI2107
  750. 0x24 for SI2108
  751. 0x14 for SI2109
  752. 0x04 for SI2110
  753. */
  754. if (id != 0x04 && id != 0x14)
  755. goto error;
  756. /* create dvb_frontend */
  757. memcpy(&state->frontend.ops, &si21xx_ops,
  758. sizeof(struct dvb_frontend_ops));
  759. state->frontend.demodulator_priv = state;
  760. return &state->frontend;
  761. error:
  762. kfree(state);
  763. return NULL;
  764. }
  765. EXPORT_SYMBOL_GPL(si21xx_attach);
  766. module_param(debug, int, 0644);
  767. MODULE_PARM_DESC(debug, "Turn on/off frontend debugging (default:off).");
  768. MODULE_DESCRIPTION("SL SI21XX DVB Demodulator driver");
  769. MODULE_AUTHOR("Igor M. Liplianin");
  770. MODULE_LICENSE("GPL");