m88ds3103.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Montage Technology M88DS3103/M88RS6000 demodulator driver
  4. *
  5. * Copyright (C) 2013 Antti Palosaari <[email protected]>
  6. */
  7. #include "m88ds3103_priv.h"
  8. static const struct dvb_frontend_ops m88ds3103_ops;
  9. /* write single register with mask */
  10. static int m88ds3103_update_bits(struct m88ds3103_dev *dev,
  11. u8 reg, u8 mask, u8 val)
  12. {
  13. int ret;
  14. u8 tmp;
  15. /* no need for read if whole reg is written */
  16. if (mask != 0xff) {
  17. ret = regmap_bulk_read(dev->regmap, reg, &tmp, 1);
  18. if (ret)
  19. return ret;
  20. val &= mask;
  21. tmp &= ~mask;
  22. val |= tmp;
  23. }
  24. return regmap_bulk_write(dev->regmap, reg, &val, 1);
  25. }
  26. /* write reg val table using reg addr auto increment */
  27. static int m88ds3103_wr_reg_val_tab(struct m88ds3103_dev *dev,
  28. const struct m88ds3103_reg_val *tab, int tab_len)
  29. {
  30. struct i2c_client *client = dev->client;
  31. int ret, i, j;
  32. u8 buf[83];
  33. dev_dbg(&client->dev, "tab_len=%d\n", tab_len);
  34. if (tab_len > 86) {
  35. ret = -EINVAL;
  36. goto err;
  37. }
  38. for (i = 0, j = 0; i < tab_len; i++, j++) {
  39. buf[j] = tab[i].val;
  40. if (i == tab_len - 1 || tab[i].reg != tab[i + 1].reg - 1 ||
  41. !((j + 1) % (dev->cfg->i2c_wr_max - 1))) {
  42. ret = regmap_bulk_write(dev->regmap, tab[i].reg - j, buf, j + 1);
  43. if (ret)
  44. goto err;
  45. j = -1;
  46. }
  47. }
  48. return 0;
  49. err:
  50. dev_dbg(&client->dev, "failed=%d\n", ret);
  51. return ret;
  52. }
  53. /*
  54. * m88ds3103b demod has an internal device related to clocking. First the i2c
  55. * gate must be opened, for one transaction, then writes will be allowed.
  56. */
  57. static int m88ds3103b_dt_write(struct m88ds3103_dev *dev, int reg, int data)
  58. {
  59. struct i2c_client *client = dev->client;
  60. u8 buf[] = {reg, data};
  61. u8 val;
  62. int ret;
  63. struct i2c_msg msg = {
  64. .addr = dev->dt_addr, .flags = 0, .buf = buf, .len = 2
  65. };
  66. m88ds3103_update_bits(dev, 0x11, 0x01, 0x00);
  67. val = 0x11;
  68. ret = regmap_write(dev->regmap, 0x03, val);
  69. if (ret)
  70. dev_dbg(&client->dev, "fail=%d\n", ret);
  71. ret = i2c_transfer(dev->dt_client->adapter, &msg, 1);
  72. if (ret != 1) {
  73. dev_err(&client->dev, "0x%02x (ret=%i, reg=0x%02x, value=0x%02x)\n",
  74. dev->dt_addr, ret, reg, data);
  75. m88ds3103_update_bits(dev, 0x11, 0x01, 0x01);
  76. return -EREMOTEIO;
  77. }
  78. m88ds3103_update_bits(dev, 0x11, 0x01, 0x01);
  79. dev_dbg(&client->dev, "0x%02x reg 0x%02x, value 0x%02x\n",
  80. dev->dt_addr, reg, data);
  81. return 0;
  82. }
  83. /*
  84. * m88ds3103b demod has an internal device related to clocking. First the i2c
  85. * gate must be opened, for two transactions, then reads will be allowed.
  86. */
  87. static int m88ds3103b_dt_read(struct m88ds3103_dev *dev, u8 reg)
  88. {
  89. struct i2c_client *client = dev->client;
  90. int ret;
  91. u8 val;
  92. u8 b0[] = { reg };
  93. u8 b1[] = { 0 };
  94. struct i2c_msg msg[] = {
  95. {
  96. .addr = dev->dt_addr,
  97. .flags = 0,
  98. .buf = b0,
  99. .len = 1
  100. },
  101. {
  102. .addr = dev->dt_addr,
  103. .flags = I2C_M_RD,
  104. .buf = b1,
  105. .len = 1
  106. }
  107. };
  108. m88ds3103_update_bits(dev, 0x11, 0x01, 0x00);
  109. val = 0x12;
  110. ret = regmap_write(dev->regmap, 0x03, val);
  111. if (ret)
  112. dev_dbg(&client->dev, "fail=%d\n", ret);
  113. ret = i2c_transfer(dev->dt_client->adapter, msg, 2);
  114. if (ret != 2) {
  115. dev_err(&client->dev, "0x%02x (ret=%d, reg=0x%02x)\n",
  116. dev->dt_addr, ret, reg);
  117. m88ds3103_update_bits(dev, 0x11, 0x01, 0x01);
  118. return -EREMOTEIO;
  119. }
  120. m88ds3103_update_bits(dev, 0x11, 0x01, 0x01);
  121. dev_dbg(&client->dev, "0x%02x reg 0x%02x, value 0x%02x\n",
  122. dev->dt_addr, reg, b1[0]);
  123. return b1[0];
  124. }
  125. /*
  126. * Get the demodulator AGC PWM voltage setting supplied to the tuner.
  127. */
  128. int m88ds3103_get_agc_pwm(struct dvb_frontend *fe, u8 *_agc_pwm)
  129. {
  130. struct m88ds3103_dev *dev = fe->demodulator_priv;
  131. unsigned tmp;
  132. int ret;
  133. ret = regmap_read(dev->regmap, 0x3f, &tmp);
  134. if (ret == 0)
  135. *_agc_pwm = tmp;
  136. return ret;
  137. }
  138. EXPORT_SYMBOL(m88ds3103_get_agc_pwm);
  139. static int m88ds3103_read_status(struct dvb_frontend *fe,
  140. enum fe_status *status)
  141. {
  142. struct m88ds3103_dev *dev = fe->demodulator_priv;
  143. struct i2c_client *client = dev->client;
  144. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  145. int ret, i, itmp;
  146. unsigned int utmp;
  147. u8 buf[3];
  148. *status = 0;
  149. if (!dev->warm) {
  150. ret = -EAGAIN;
  151. goto err;
  152. }
  153. switch (c->delivery_system) {
  154. case SYS_DVBS:
  155. ret = regmap_read(dev->regmap, 0xd1, &utmp);
  156. if (ret)
  157. goto err;
  158. if ((utmp & 0x07) == 0x07)
  159. *status = FE_HAS_SIGNAL | FE_HAS_CARRIER |
  160. FE_HAS_VITERBI | FE_HAS_SYNC |
  161. FE_HAS_LOCK;
  162. break;
  163. case SYS_DVBS2:
  164. ret = regmap_read(dev->regmap, 0x0d, &utmp);
  165. if (ret)
  166. goto err;
  167. if ((utmp & 0x8f) == 0x8f)
  168. *status = FE_HAS_SIGNAL | FE_HAS_CARRIER |
  169. FE_HAS_VITERBI | FE_HAS_SYNC |
  170. FE_HAS_LOCK;
  171. break;
  172. default:
  173. dev_dbg(&client->dev, "invalid delivery_system\n");
  174. ret = -EINVAL;
  175. goto err;
  176. }
  177. dev->fe_status = *status;
  178. dev_dbg(&client->dev, "lock=%02x status=%02x\n", utmp, *status);
  179. /* CNR */
  180. if (dev->fe_status & FE_HAS_VITERBI) {
  181. unsigned int cnr, noise, signal, noise_tot, signal_tot;
  182. cnr = 0;
  183. /* more iterations for more accurate estimation */
  184. #define M88DS3103_SNR_ITERATIONS 3
  185. switch (c->delivery_system) {
  186. case SYS_DVBS:
  187. itmp = 0;
  188. for (i = 0; i < M88DS3103_SNR_ITERATIONS; i++) {
  189. ret = regmap_read(dev->regmap, 0xff, &utmp);
  190. if (ret)
  191. goto err;
  192. itmp += utmp;
  193. }
  194. /* use of single register limits max value to 15 dB */
  195. /* SNR(X) dB = 10 * ln(X) / ln(10) dB */
  196. itmp = DIV_ROUND_CLOSEST(itmp, 8 * M88DS3103_SNR_ITERATIONS);
  197. if (itmp)
  198. cnr = div_u64((u64) 10000 * intlog2(itmp), intlog2(10));
  199. break;
  200. case SYS_DVBS2:
  201. noise_tot = 0;
  202. signal_tot = 0;
  203. for (i = 0; i < M88DS3103_SNR_ITERATIONS; i++) {
  204. ret = regmap_bulk_read(dev->regmap, 0x8c, buf, 3);
  205. if (ret)
  206. goto err;
  207. noise = buf[1] << 6; /* [13:6] */
  208. noise |= buf[0] & 0x3f; /* [5:0] */
  209. noise >>= 2;
  210. signal = buf[2] * buf[2];
  211. signal >>= 1;
  212. noise_tot += noise;
  213. signal_tot += signal;
  214. }
  215. noise = noise_tot / M88DS3103_SNR_ITERATIONS;
  216. signal = signal_tot / M88DS3103_SNR_ITERATIONS;
  217. /* SNR(X) dB = 10 * log10(X) dB */
  218. if (signal > noise) {
  219. itmp = signal / noise;
  220. cnr = div_u64((u64) 10000 * intlog10(itmp), (1 << 24));
  221. }
  222. break;
  223. default:
  224. dev_dbg(&client->dev, "invalid delivery_system\n");
  225. ret = -EINVAL;
  226. goto err;
  227. }
  228. if (cnr) {
  229. c->cnr.stat[0].scale = FE_SCALE_DECIBEL;
  230. c->cnr.stat[0].svalue = cnr;
  231. } else {
  232. c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  233. }
  234. } else {
  235. c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  236. }
  237. /* BER */
  238. if (dev->fe_status & FE_HAS_LOCK) {
  239. unsigned int utmp, post_bit_error, post_bit_count;
  240. switch (c->delivery_system) {
  241. case SYS_DVBS:
  242. ret = regmap_write(dev->regmap, 0xf9, 0x04);
  243. if (ret)
  244. goto err;
  245. ret = regmap_read(dev->regmap, 0xf8, &utmp);
  246. if (ret)
  247. goto err;
  248. /* measurement ready? */
  249. if (!(utmp & 0x10)) {
  250. ret = regmap_bulk_read(dev->regmap, 0xf6, buf, 2);
  251. if (ret)
  252. goto err;
  253. post_bit_error = buf[1] << 8 | buf[0] << 0;
  254. post_bit_count = 0x800000;
  255. dev->post_bit_error += post_bit_error;
  256. dev->post_bit_count += post_bit_count;
  257. dev->dvbv3_ber = post_bit_error;
  258. /* restart measurement */
  259. utmp |= 0x10;
  260. ret = regmap_write(dev->regmap, 0xf8, utmp);
  261. if (ret)
  262. goto err;
  263. }
  264. break;
  265. case SYS_DVBS2:
  266. ret = regmap_bulk_read(dev->regmap, 0xd5, buf, 3);
  267. if (ret)
  268. goto err;
  269. utmp = buf[2] << 16 | buf[1] << 8 | buf[0] << 0;
  270. /* enough data? */
  271. if (utmp > 4000) {
  272. ret = regmap_bulk_read(dev->regmap, 0xf7, buf, 2);
  273. if (ret)
  274. goto err;
  275. post_bit_error = buf[1] << 8 | buf[0] << 0;
  276. post_bit_count = 32 * utmp; /* TODO: FEC */
  277. dev->post_bit_error += post_bit_error;
  278. dev->post_bit_count += post_bit_count;
  279. dev->dvbv3_ber = post_bit_error;
  280. /* restart measurement */
  281. ret = regmap_write(dev->regmap, 0xd1, 0x01);
  282. if (ret)
  283. goto err;
  284. ret = regmap_write(dev->regmap, 0xf9, 0x01);
  285. if (ret)
  286. goto err;
  287. ret = regmap_write(dev->regmap, 0xf9, 0x00);
  288. if (ret)
  289. goto err;
  290. ret = regmap_write(dev->regmap, 0xd1, 0x00);
  291. if (ret)
  292. goto err;
  293. }
  294. break;
  295. default:
  296. dev_dbg(&client->dev, "invalid delivery_system\n");
  297. ret = -EINVAL;
  298. goto err;
  299. }
  300. c->post_bit_error.stat[0].scale = FE_SCALE_COUNTER;
  301. c->post_bit_error.stat[0].uvalue = dev->post_bit_error;
  302. c->post_bit_count.stat[0].scale = FE_SCALE_COUNTER;
  303. c->post_bit_count.stat[0].uvalue = dev->post_bit_count;
  304. } else {
  305. c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  306. c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  307. }
  308. return 0;
  309. err:
  310. dev_dbg(&client->dev, "failed=%d\n", ret);
  311. return ret;
  312. }
  313. static int m88ds3103b_select_mclk(struct m88ds3103_dev *dev)
  314. {
  315. struct i2c_client *client = dev->client;
  316. struct dtv_frontend_properties *c = &dev->fe.dtv_property_cache;
  317. u32 adc_Freq_MHz[3] = {96, 93, 99};
  318. u8 reg16_list[3] = {96, 92, 100}, reg16, reg15;
  319. u32 offset_MHz[3];
  320. u32 max_offset = 0;
  321. u32 old_setting = dev->mclk;
  322. u32 tuner_freq_MHz = c->frequency / 1000;
  323. u8 i;
  324. char big_symbol = 0;
  325. big_symbol = (c->symbol_rate > 45010000) ? 1 : 0;
  326. if (big_symbol) {
  327. reg16 = 115;
  328. } else {
  329. reg16 = 96;
  330. /* TODO: IS THIS NECESSARY ? */
  331. for (i = 0; i < 3; i++) {
  332. offset_MHz[i] = tuner_freq_MHz % adc_Freq_MHz[i];
  333. if (offset_MHz[i] > (adc_Freq_MHz[i] / 2))
  334. offset_MHz[i] = adc_Freq_MHz[i] - offset_MHz[i];
  335. if (offset_MHz[i] > max_offset) {
  336. max_offset = offset_MHz[i];
  337. reg16 = reg16_list[i];
  338. dev->mclk = adc_Freq_MHz[i] * 1000 * 1000;
  339. if (big_symbol)
  340. dev->mclk /= 2;
  341. dev_dbg(&client->dev, "modifying mclk %u -> %u\n",
  342. old_setting, dev->mclk);
  343. }
  344. }
  345. }
  346. if (dev->mclk == 93000000)
  347. regmap_write(dev->regmap, 0xA0, 0x42);
  348. else if (dev->mclk == 96000000)
  349. regmap_write(dev->regmap, 0xA0, 0x44);
  350. else if (dev->mclk == 99000000)
  351. regmap_write(dev->regmap, 0xA0, 0x46);
  352. else if (dev->mclk == 110250000)
  353. regmap_write(dev->regmap, 0xA0, 0x4E);
  354. else
  355. regmap_write(dev->regmap, 0xA0, 0x44);
  356. reg15 = m88ds3103b_dt_read(dev, 0x15);
  357. m88ds3103b_dt_write(dev, 0x05, 0x40);
  358. m88ds3103b_dt_write(dev, 0x11, 0x08);
  359. if (big_symbol)
  360. reg15 |= 0x02;
  361. else
  362. reg15 &= ~0x02;
  363. m88ds3103b_dt_write(dev, 0x15, reg15);
  364. m88ds3103b_dt_write(dev, 0x16, reg16);
  365. usleep_range(5000, 5500);
  366. m88ds3103b_dt_write(dev, 0x05, 0x00);
  367. m88ds3103b_dt_write(dev, 0x11, (u8)(big_symbol ? 0x0E : 0x0A));
  368. usleep_range(5000, 5500);
  369. return 0;
  370. }
  371. static int m88ds3103b_set_mclk(struct m88ds3103_dev *dev, u32 mclk_khz)
  372. {
  373. u8 reg15, reg16, reg1D, reg1E, reg1F, tmp;
  374. u8 sm, f0 = 0, f1 = 0, f2 = 0, f3 = 0;
  375. u16 pll_div_fb, N;
  376. u32 div;
  377. reg15 = m88ds3103b_dt_read(dev, 0x15);
  378. reg16 = m88ds3103b_dt_read(dev, 0x16);
  379. reg1D = m88ds3103b_dt_read(dev, 0x1D);
  380. if (dev->cfg->ts_mode != M88DS3103_TS_SERIAL) {
  381. if (reg16 == 92)
  382. tmp = 93;
  383. else if (reg16 == 100)
  384. tmp = 99;
  385. else
  386. tmp = 96;
  387. mclk_khz *= tmp;
  388. mclk_khz /= 96;
  389. }
  390. pll_div_fb = (reg15 & 0x01) << 8;
  391. pll_div_fb += reg16;
  392. pll_div_fb += 32;
  393. div = 9000 * pll_div_fb * 4;
  394. div /= mclk_khz;
  395. if (dev->cfg->ts_mode == M88DS3103_TS_SERIAL) {
  396. if (div <= 32) {
  397. N = 2;
  398. f0 = 0;
  399. f1 = div / N;
  400. f2 = div - f1;
  401. f3 = 0;
  402. } else if (div <= 34) {
  403. N = 3;
  404. f0 = div / N;
  405. f1 = (div - f0) / (N - 1);
  406. f2 = div - f0 - f1;
  407. f3 = 0;
  408. } else if (div <= 64) {
  409. N = 4;
  410. f0 = div / N;
  411. f1 = (div - f0) / (N - 1);
  412. f2 = (div - f0 - f1) / (N - 2);
  413. f3 = div - f0 - f1 - f2;
  414. } else {
  415. N = 4;
  416. f0 = 16;
  417. f1 = 16;
  418. f2 = 16;
  419. f3 = 16;
  420. }
  421. if (f0 == 16)
  422. f0 = 0;
  423. else if ((f0 < 8) && (f0 != 0))
  424. f0 = 8;
  425. if (f1 == 16)
  426. f1 = 0;
  427. else if ((f1 < 8) && (f1 != 0))
  428. f1 = 8;
  429. if (f2 == 16)
  430. f2 = 0;
  431. else if ((f2 < 8) && (f2 != 0))
  432. f2 = 8;
  433. if (f3 == 16)
  434. f3 = 0;
  435. else if ((f3 < 8) && (f3 != 0))
  436. f3 = 8;
  437. } else {
  438. if (div <= 32) {
  439. N = 2;
  440. f0 = 0;
  441. f1 = div / N;
  442. f2 = div - f1;
  443. f3 = 0;
  444. } else if (div <= 48) {
  445. N = 3;
  446. f0 = div / N;
  447. f1 = (div - f0) / (N - 1);
  448. f2 = div - f0 - f1;
  449. f3 = 0;
  450. } else if (div <= 64) {
  451. N = 4;
  452. f0 = div / N;
  453. f1 = (div - f0) / (N - 1);
  454. f2 = (div - f0 - f1) / (N - 2);
  455. f3 = div - f0 - f1 - f2;
  456. } else {
  457. N = 4;
  458. f0 = 16;
  459. f1 = 16;
  460. f2 = 16;
  461. f3 = 16;
  462. }
  463. if (f0 == 16)
  464. f0 = 0;
  465. else if ((f0 < 9) && (f0 != 0))
  466. f0 = 9;
  467. if (f1 == 16)
  468. f1 = 0;
  469. else if ((f1 < 9) && (f1 != 0))
  470. f1 = 9;
  471. if (f2 == 16)
  472. f2 = 0;
  473. else if ((f2 < 9) && (f2 != 0))
  474. f2 = 9;
  475. if (f3 == 16)
  476. f3 = 0;
  477. else if ((f3 < 9) && (f3 != 0))
  478. f3 = 9;
  479. }
  480. sm = N - 1;
  481. /* Write to registers */
  482. //reg15 &= 0x01;
  483. //reg15 |= (pll_div_fb >> 8) & 0x01;
  484. //reg16 = pll_div_fb & 0xFF;
  485. reg1D &= ~0x03;
  486. reg1D |= sm;
  487. reg1D |= 0x80;
  488. reg1E = ((f3 << 4) + f2) & 0xFF;
  489. reg1F = ((f1 << 4) + f0) & 0xFF;
  490. m88ds3103b_dt_write(dev, 0x05, 0x40);
  491. m88ds3103b_dt_write(dev, 0x11, 0x08);
  492. m88ds3103b_dt_write(dev, 0x1D, reg1D);
  493. m88ds3103b_dt_write(dev, 0x1E, reg1E);
  494. m88ds3103b_dt_write(dev, 0x1F, reg1F);
  495. m88ds3103b_dt_write(dev, 0x17, 0xc1);
  496. m88ds3103b_dt_write(dev, 0x17, 0x81);
  497. usleep_range(5000, 5500);
  498. m88ds3103b_dt_write(dev, 0x05, 0x00);
  499. m88ds3103b_dt_write(dev, 0x11, 0x0A);
  500. usleep_range(5000, 5500);
  501. return 0;
  502. }
  503. static int m88ds3103_set_frontend(struct dvb_frontend *fe)
  504. {
  505. struct m88ds3103_dev *dev = fe->demodulator_priv;
  506. struct i2c_client *client = dev->client;
  507. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  508. int ret, len;
  509. const struct m88ds3103_reg_val *init;
  510. u8 u8tmp, u8tmp1 = 0, u8tmp2 = 0; /* silence compiler warning */
  511. u8 buf[3];
  512. u16 u16tmp;
  513. u32 tuner_frequency_khz, target_mclk, u32tmp;
  514. s32 s32tmp;
  515. static const struct reg_sequence reset_buf[] = {
  516. {0x07, 0x80}, {0x07, 0x00}
  517. };
  518. dev_dbg(&client->dev,
  519. "delivery_system=%d modulation=%d frequency=%u symbol_rate=%d inversion=%d pilot=%d rolloff=%d\n",
  520. c->delivery_system, c->modulation, c->frequency, c->symbol_rate,
  521. c->inversion, c->pilot, c->rolloff);
  522. if (!dev->warm) {
  523. ret = -EAGAIN;
  524. goto err;
  525. }
  526. /* reset */
  527. ret = regmap_multi_reg_write(dev->regmap, reset_buf, 2);
  528. if (ret)
  529. goto err;
  530. /* Disable demod clock path */
  531. if (dev->chip_id == M88RS6000_CHIP_ID) {
  532. if (dev->chiptype == M88DS3103_CHIPTYPE_3103B) {
  533. ret = regmap_read(dev->regmap, 0xb2, &u32tmp);
  534. if (ret)
  535. goto err;
  536. if (u32tmp == 0x01) {
  537. ret = regmap_write(dev->regmap, 0x00, 0x00);
  538. if (ret)
  539. goto err;
  540. ret = regmap_write(dev->regmap, 0xb2, 0x00);
  541. if (ret)
  542. goto err;
  543. }
  544. }
  545. ret = regmap_write(dev->regmap, 0x06, 0xe0);
  546. if (ret)
  547. goto err;
  548. }
  549. /* program tuner */
  550. if (fe->ops.tuner_ops.set_params) {
  551. ret = fe->ops.tuner_ops.set_params(fe);
  552. if (ret)
  553. goto err;
  554. }
  555. if (fe->ops.tuner_ops.get_frequency) {
  556. ret = fe->ops.tuner_ops.get_frequency(fe, &tuner_frequency_khz);
  557. if (ret)
  558. goto err;
  559. } else {
  560. /*
  561. * Use nominal target frequency as tuner driver does not provide
  562. * actual frequency used. Carrier offset calculation is not
  563. * valid.
  564. */
  565. tuner_frequency_khz = c->frequency;
  566. }
  567. /* set M88RS6000/DS3103B demod main mclk and ts mclk from tuner die */
  568. if (dev->chip_id == M88RS6000_CHIP_ID) {
  569. if (c->symbol_rate > 45010000)
  570. dev->mclk = 110250000;
  571. else
  572. dev->mclk = 96000000;
  573. if (c->delivery_system == SYS_DVBS)
  574. target_mclk = 96000000;
  575. else
  576. target_mclk = 144000000;
  577. if (dev->chiptype == M88DS3103_CHIPTYPE_3103B) {
  578. m88ds3103b_select_mclk(dev);
  579. m88ds3103b_set_mclk(dev, target_mclk / 1000);
  580. }
  581. /* Enable demod clock path */
  582. ret = regmap_write(dev->regmap, 0x06, 0x00);
  583. if (ret)
  584. goto err;
  585. usleep_range(10000, 20000);
  586. } else {
  587. /* set M88DS3103 mclk and ts mclk. */
  588. dev->mclk = 96000000;
  589. switch (dev->cfg->ts_mode) {
  590. case M88DS3103_TS_SERIAL:
  591. case M88DS3103_TS_SERIAL_D7:
  592. target_mclk = dev->cfg->ts_clk;
  593. break;
  594. case M88DS3103_TS_PARALLEL:
  595. case M88DS3103_TS_CI:
  596. if (c->delivery_system == SYS_DVBS)
  597. target_mclk = 96000000;
  598. else {
  599. if (c->symbol_rate < 18000000)
  600. target_mclk = 96000000;
  601. else if (c->symbol_rate < 28000000)
  602. target_mclk = 144000000;
  603. else
  604. target_mclk = 192000000;
  605. }
  606. break;
  607. default:
  608. dev_dbg(&client->dev, "invalid ts_mode\n");
  609. ret = -EINVAL;
  610. goto err;
  611. }
  612. switch (target_mclk) {
  613. case 96000000:
  614. u8tmp1 = 0x02; /* 0b10 */
  615. u8tmp2 = 0x01; /* 0b01 */
  616. break;
  617. case 144000000:
  618. u8tmp1 = 0x00; /* 0b00 */
  619. u8tmp2 = 0x01; /* 0b01 */
  620. break;
  621. case 192000000:
  622. u8tmp1 = 0x03; /* 0b11 */
  623. u8tmp2 = 0x00; /* 0b00 */
  624. break;
  625. }
  626. ret = m88ds3103_update_bits(dev, 0x22, 0xc0, u8tmp1 << 6);
  627. if (ret)
  628. goto err;
  629. ret = m88ds3103_update_bits(dev, 0x24, 0xc0, u8tmp2 << 6);
  630. if (ret)
  631. goto err;
  632. }
  633. ret = regmap_write(dev->regmap, 0xb2, 0x01);
  634. if (ret)
  635. goto err;
  636. ret = regmap_write(dev->regmap, 0x00, 0x01);
  637. if (ret)
  638. goto err;
  639. switch (c->delivery_system) {
  640. case SYS_DVBS:
  641. if (dev->chip_id == M88RS6000_CHIP_ID) {
  642. len = ARRAY_SIZE(m88rs6000_dvbs_init_reg_vals);
  643. init = m88rs6000_dvbs_init_reg_vals;
  644. } else {
  645. len = ARRAY_SIZE(m88ds3103_dvbs_init_reg_vals);
  646. init = m88ds3103_dvbs_init_reg_vals;
  647. }
  648. break;
  649. case SYS_DVBS2:
  650. if (dev->chip_id == M88RS6000_CHIP_ID) {
  651. len = ARRAY_SIZE(m88rs6000_dvbs2_init_reg_vals);
  652. init = m88rs6000_dvbs2_init_reg_vals;
  653. } else {
  654. len = ARRAY_SIZE(m88ds3103_dvbs2_init_reg_vals);
  655. init = m88ds3103_dvbs2_init_reg_vals;
  656. }
  657. break;
  658. default:
  659. dev_dbg(&client->dev, "invalid delivery_system\n");
  660. ret = -EINVAL;
  661. goto err;
  662. }
  663. /* program init table */
  664. if (c->delivery_system != dev->delivery_system) {
  665. ret = m88ds3103_wr_reg_val_tab(dev, init, len);
  666. if (ret)
  667. goto err;
  668. }
  669. if (dev->chip_id == M88RS6000_CHIP_ID) {
  670. if (c->delivery_system == SYS_DVBS2 &&
  671. c->symbol_rate <= 5000000) {
  672. ret = regmap_write(dev->regmap, 0xc0, 0x04);
  673. if (ret)
  674. goto err;
  675. buf[0] = 0x09;
  676. buf[1] = 0x22;
  677. buf[2] = 0x88;
  678. ret = regmap_bulk_write(dev->regmap, 0x8a, buf, 3);
  679. if (ret)
  680. goto err;
  681. }
  682. ret = m88ds3103_update_bits(dev, 0x9d, 0x08, 0x08);
  683. if (ret)
  684. goto err;
  685. if (dev->chiptype == M88DS3103_CHIPTYPE_3103B) {
  686. buf[0] = m88ds3103b_dt_read(dev, 0x15);
  687. buf[1] = m88ds3103b_dt_read(dev, 0x16);
  688. if (c->symbol_rate > 45010000) {
  689. buf[0] &= ~0x03;
  690. buf[0] |= 0x02;
  691. buf[0] |= ((147 - 32) >> 8) & 0x01;
  692. buf[1] = (147 - 32) & 0xFF;
  693. dev->mclk = 110250 * 1000;
  694. } else {
  695. buf[0] &= ~0x03;
  696. buf[0] |= ((128 - 32) >> 8) & 0x01;
  697. buf[1] = (128 - 32) & 0xFF;
  698. dev->mclk = 96000 * 1000;
  699. }
  700. m88ds3103b_dt_write(dev, 0x15, buf[0]);
  701. m88ds3103b_dt_write(dev, 0x16, buf[1]);
  702. regmap_read(dev->regmap, 0x30, &u32tmp);
  703. u32tmp &= ~0x80;
  704. regmap_write(dev->regmap, 0x30, u32tmp & 0xff);
  705. }
  706. ret = regmap_write(dev->regmap, 0xf1, 0x01);
  707. if (ret)
  708. goto err;
  709. if (dev->chiptype != M88DS3103_CHIPTYPE_3103B) {
  710. ret = m88ds3103_update_bits(dev, 0x30, 0x80, 0x80);
  711. if (ret)
  712. goto err;
  713. }
  714. }
  715. switch (dev->cfg->ts_mode) {
  716. case M88DS3103_TS_SERIAL:
  717. u8tmp1 = 0x00;
  718. u8tmp = 0x06;
  719. break;
  720. case M88DS3103_TS_SERIAL_D7:
  721. u8tmp1 = 0x20;
  722. u8tmp = 0x06;
  723. break;
  724. case M88DS3103_TS_PARALLEL:
  725. u8tmp = 0x02;
  726. if (dev->chiptype == M88DS3103_CHIPTYPE_3103B) {
  727. u8tmp = 0x01;
  728. u8tmp1 = 0x01;
  729. }
  730. break;
  731. case M88DS3103_TS_CI:
  732. u8tmp = 0x03;
  733. break;
  734. default:
  735. dev_dbg(&client->dev, "invalid ts_mode\n");
  736. ret = -EINVAL;
  737. goto err;
  738. }
  739. if (dev->cfg->ts_clk_pol)
  740. u8tmp |= 0x40;
  741. /* TS mode */
  742. ret = regmap_write(dev->regmap, 0xfd, u8tmp);
  743. if (ret)
  744. goto err;
  745. switch (dev->cfg->ts_mode) {
  746. case M88DS3103_TS_SERIAL:
  747. case M88DS3103_TS_SERIAL_D7:
  748. ret = m88ds3103_update_bits(dev, 0x29, 0x20, u8tmp1);
  749. if (ret)
  750. goto err;
  751. u16tmp = 0;
  752. u8tmp1 = 0x3f;
  753. u8tmp2 = 0x3f;
  754. break;
  755. case M88DS3103_TS_PARALLEL:
  756. if (dev->chiptype == M88DS3103_CHIPTYPE_3103B) {
  757. ret = m88ds3103_update_bits(dev, 0x29, 0x01, u8tmp1);
  758. if (ret)
  759. goto err;
  760. }
  761. fallthrough;
  762. default:
  763. u16tmp = DIV_ROUND_UP(target_mclk, dev->cfg->ts_clk);
  764. u8tmp1 = u16tmp / 2 - 1;
  765. u8tmp2 = DIV_ROUND_UP(u16tmp, 2) - 1;
  766. }
  767. dev_dbg(&client->dev, "target_mclk=%u ts_clk=%u ts_clk_divide_ratio=%u\n",
  768. target_mclk, dev->cfg->ts_clk, u16tmp);
  769. /* u8tmp1[5:2] => fe[3:0], u8tmp1[1:0] => ea[7:6] */
  770. /* u8tmp2[5:0] => ea[5:0] */
  771. u8tmp = (u8tmp1 >> 2) & 0x0f;
  772. ret = regmap_update_bits(dev->regmap, 0xfe, 0x0f, u8tmp);
  773. if (ret)
  774. goto err;
  775. u8tmp = ((u8tmp1 & 0x03) << 6) | u8tmp2 >> 0;
  776. ret = regmap_write(dev->regmap, 0xea, u8tmp);
  777. if (ret)
  778. goto err;
  779. if (c->symbol_rate <= 3000000)
  780. u8tmp = 0x20;
  781. else if (c->symbol_rate <= 10000000)
  782. u8tmp = 0x10;
  783. else
  784. u8tmp = 0x06;
  785. if (dev->chiptype == M88DS3103_CHIPTYPE_3103B)
  786. m88ds3103b_set_mclk(dev, target_mclk / 1000);
  787. ret = regmap_write(dev->regmap, 0xc3, 0x08);
  788. if (ret)
  789. goto err;
  790. ret = regmap_write(dev->regmap, 0xc8, u8tmp);
  791. if (ret)
  792. goto err;
  793. ret = regmap_write(dev->regmap, 0xc4, 0x08);
  794. if (ret)
  795. goto err;
  796. ret = regmap_write(dev->regmap, 0xc7, 0x00);
  797. if (ret)
  798. goto err;
  799. u16tmp = DIV_ROUND_CLOSEST_ULL((u64)c->symbol_rate * 0x10000, dev->mclk);
  800. buf[0] = (u16tmp >> 0) & 0xff;
  801. buf[1] = (u16tmp >> 8) & 0xff;
  802. ret = regmap_bulk_write(dev->regmap, 0x61, buf, 2);
  803. if (ret)
  804. goto err;
  805. ret = m88ds3103_update_bits(dev, 0x4d, 0x02, dev->cfg->spec_inv << 1);
  806. if (ret)
  807. goto err;
  808. ret = m88ds3103_update_bits(dev, 0x30, 0x10, dev->cfg->agc_inv << 4);
  809. if (ret)
  810. goto err;
  811. ret = regmap_write(dev->regmap, 0x33, dev->cfg->agc);
  812. if (ret)
  813. goto err;
  814. if (dev->chiptype == M88DS3103_CHIPTYPE_3103B) {
  815. /* enable/disable 192M LDPC clock */
  816. ret = m88ds3103_update_bits(dev, 0x29, 0x10,
  817. (c->delivery_system == SYS_DVBS) ? 0x10 : 0x0);
  818. if (ret)
  819. goto err;
  820. ret = m88ds3103_update_bits(dev, 0xc9, 0x08, 0x08);
  821. if (ret)
  822. goto err;
  823. }
  824. dev_dbg(&client->dev, "carrier offset=%d\n",
  825. (tuner_frequency_khz - c->frequency));
  826. /* Use 32-bit calc as there is no s64 version of DIV_ROUND_CLOSEST() */
  827. s32tmp = 0x10000 * (tuner_frequency_khz - c->frequency);
  828. s32tmp = DIV_ROUND_CLOSEST(s32tmp, dev->mclk / 1000);
  829. buf[0] = (s32tmp >> 0) & 0xff;
  830. buf[1] = (s32tmp >> 8) & 0xff;
  831. ret = regmap_bulk_write(dev->regmap, 0x5e, buf, 2);
  832. if (ret)
  833. goto err;
  834. ret = regmap_write(dev->regmap, 0x00, 0x00);
  835. if (ret)
  836. goto err;
  837. ret = regmap_write(dev->regmap, 0xb2, 0x00);
  838. if (ret)
  839. goto err;
  840. dev->delivery_system = c->delivery_system;
  841. return 0;
  842. err:
  843. dev_dbg(&client->dev, "failed=%d\n", ret);
  844. return ret;
  845. }
  846. static int m88ds3103_init(struct dvb_frontend *fe)
  847. {
  848. struct m88ds3103_dev *dev = fe->demodulator_priv;
  849. struct i2c_client *client = dev->client;
  850. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  851. int ret, len, rem;
  852. unsigned int utmp;
  853. const struct firmware *firmware;
  854. const char *name;
  855. dev_dbg(&client->dev, "\n");
  856. /* set cold state by default */
  857. dev->warm = false;
  858. /* wake up device from sleep */
  859. ret = m88ds3103_update_bits(dev, 0x08, 0x01, 0x01);
  860. if (ret)
  861. goto err;
  862. ret = m88ds3103_update_bits(dev, 0x04, 0x01, 0x00);
  863. if (ret)
  864. goto err;
  865. ret = m88ds3103_update_bits(dev, 0x23, 0x10, 0x00);
  866. if (ret)
  867. goto err;
  868. /* firmware status */
  869. ret = regmap_read(dev->regmap, 0xb9, &utmp);
  870. if (ret)
  871. goto err;
  872. dev_dbg(&client->dev, "firmware=%02x\n", utmp);
  873. if (utmp)
  874. goto warm;
  875. /* global reset, global diseqc reset, global fec reset */
  876. ret = regmap_write(dev->regmap, 0x07, 0xe0);
  877. if (ret)
  878. goto err;
  879. ret = regmap_write(dev->regmap, 0x07, 0x00);
  880. if (ret)
  881. goto err;
  882. /* cold state - try to download firmware */
  883. dev_info(&client->dev, "found a '%s' in cold state\n",
  884. dev->fe.ops.info.name);
  885. if (dev->chiptype == M88DS3103_CHIPTYPE_3103B)
  886. name = M88DS3103B_FIRMWARE;
  887. else if (dev->chip_id == M88RS6000_CHIP_ID)
  888. name = M88RS6000_FIRMWARE;
  889. else
  890. name = M88DS3103_FIRMWARE;
  891. /* request the firmware, this will block and timeout */
  892. ret = request_firmware(&firmware, name, &client->dev);
  893. if (ret) {
  894. dev_err(&client->dev, "firmware file '%s' not found\n", name);
  895. goto err;
  896. }
  897. dev_info(&client->dev, "downloading firmware from file '%s'\n", name);
  898. ret = regmap_write(dev->regmap, 0xb2, 0x01);
  899. if (ret)
  900. goto err_release_firmware;
  901. for (rem = firmware->size; rem > 0; rem -= (dev->cfg->i2c_wr_max - 1)) {
  902. len = min(dev->cfg->i2c_wr_max - 1, rem);
  903. ret = regmap_bulk_write(dev->regmap, 0xb0,
  904. &firmware->data[firmware->size - rem],
  905. len);
  906. if (ret) {
  907. dev_err(&client->dev, "firmware download failed %d\n",
  908. ret);
  909. goto err_release_firmware;
  910. }
  911. }
  912. ret = regmap_write(dev->regmap, 0xb2, 0x00);
  913. if (ret)
  914. goto err_release_firmware;
  915. release_firmware(firmware);
  916. ret = regmap_read(dev->regmap, 0xb9, &utmp);
  917. if (ret)
  918. goto err;
  919. if (!utmp) {
  920. ret = -EINVAL;
  921. dev_info(&client->dev, "firmware did not run\n");
  922. goto err;
  923. }
  924. dev_info(&client->dev, "found a '%s' in warm state\n",
  925. dev->fe.ops.info.name);
  926. dev_info(&client->dev, "firmware version: %X.%X\n",
  927. (utmp >> 4) & 0xf, (utmp >> 0 & 0xf));
  928. if (dev->chiptype == M88DS3103_CHIPTYPE_3103B) {
  929. m88ds3103b_dt_write(dev, 0x21, 0x92);
  930. m88ds3103b_dt_write(dev, 0x15, 0x6C);
  931. m88ds3103b_dt_write(dev, 0x17, 0xC1);
  932. m88ds3103b_dt_write(dev, 0x17, 0x81);
  933. }
  934. warm:
  935. /* warm state */
  936. dev->warm = true;
  937. /* init stats here in order signal app which stats are supported */
  938. c->cnr.len = 1;
  939. c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  940. c->post_bit_error.len = 1;
  941. c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  942. c->post_bit_count.len = 1;
  943. c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  944. return 0;
  945. err_release_firmware:
  946. release_firmware(firmware);
  947. err:
  948. dev_dbg(&client->dev, "failed=%d\n", ret);
  949. return ret;
  950. }
  951. static int m88ds3103_sleep(struct dvb_frontend *fe)
  952. {
  953. struct m88ds3103_dev *dev = fe->demodulator_priv;
  954. struct i2c_client *client = dev->client;
  955. int ret;
  956. unsigned int utmp;
  957. dev_dbg(&client->dev, "\n");
  958. dev->fe_status = 0;
  959. dev->delivery_system = SYS_UNDEFINED;
  960. /* TS Hi-Z */
  961. if (dev->chip_id == M88RS6000_CHIP_ID)
  962. utmp = 0x29;
  963. else
  964. utmp = 0x27;
  965. ret = m88ds3103_update_bits(dev, utmp, 0x01, 0x00);
  966. if (ret)
  967. goto err;
  968. /* sleep */
  969. ret = m88ds3103_update_bits(dev, 0x08, 0x01, 0x00);
  970. if (ret)
  971. goto err;
  972. ret = m88ds3103_update_bits(dev, 0x04, 0x01, 0x01);
  973. if (ret)
  974. goto err;
  975. ret = m88ds3103_update_bits(dev, 0x23, 0x10, 0x10);
  976. if (ret)
  977. goto err;
  978. return 0;
  979. err:
  980. dev_dbg(&client->dev, "failed=%d\n", ret);
  981. return ret;
  982. }
  983. static int m88ds3103_get_frontend(struct dvb_frontend *fe,
  984. struct dtv_frontend_properties *c)
  985. {
  986. struct m88ds3103_dev *dev = fe->demodulator_priv;
  987. struct i2c_client *client = dev->client;
  988. int ret;
  989. u8 buf[3];
  990. dev_dbg(&client->dev, "\n");
  991. if (!dev->warm || !(dev->fe_status & FE_HAS_LOCK)) {
  992. ret = 0;
  993. goto err;
  994. }
  995. switch (c->delivery_system) {
  996. case SYS_DVBS:
  997. ret = regmap_bulk_read(dev->regmap, 0xe0, &buf[0], 1);
  998. if (ret)
  999. goto err;
  1000. ret = regmap_bulk_read(dev->regmap, 0xe6, &buf[1], 1);
  1001. if (ret)
  1002. goto err;
  1003. switch ((buf[0] >> 2) & 0x01) {
  1004. case 0:
  1005. c->inversion = INVERSION_OFF;
  1006. break;
  1007. case 1:
  1008. c->inversion = INVERSION_ON;
  1009. break;
  1010. }
  1011. switch ((buf[1] >> 5) & 0x07) {
  1012. case 0:
  1013. c->fec_inner = FEC_7_8;
  1014. break;
  1015. case 1:
  1016. c->fec_inner = FEC_5_6;
  1017. break;
  1018. case 2:
  1019. c->fec_inner = FEC_3_4;
  1020. break;
  1021. case 3:
  1022. c->fec_inner = FEC_2_3;
  1023. break;
  1024. case 4:
  1025. c->fec_inner = FEC_1_2;
  1026. break;
  1027. default:
  1028. dev_dbg(&client->dev, "invalid fec_inner\n");
  1029. }
  1030. c->modulation = QPSK;
  1031. break;
  1032. case SYS_DVBS2:
  1033. ret = regmap_bulk_read(dev->regmap, 0x7e, &buf[0], 1);
  1034. if (ret)
  1035. goto err;
  1036. ret = regmap_bulk_read(dev->regmap, 0x89, &buf[1], 1);
  1037. if (ret)
  1038. goto err;
  1039. ret = regmap_bulk_read(dev->regmap, 0xf2, &buf[2], 1);
  1040. if (ret)
  1041. goto err;
  1042. switch ((buf[0] >> 0) & 0x0f) {
  1043. case 2:
  1044. c->fec_inner = FEC_2_5;
  1045. break;
  1046. case 3:
  1047. c->fec_inner = FEC_1_2;
  1048. break;
  1049. case 4:
  1050. c->fec_inner = FEC_3_5;
  1051. break;
  1052. case 5:
  1053. c->fec_inner = FEC_2_3;
  1054. break;
  1055. case 6:
  1056. c->fec_inner = FEC_3_4;
  1057. break;
  1058. case 7:
  1059. c->fec_inner = FEC_4_5;
  1060. break;
  1061. case 8:
  1062. c->fec_inner = FEC_5_6;
  1063. break;
  1064. case 9:
  1065. c->fec_inner = FEC_8_9;
  1066. break;
  1067. case 10:
  1068. c->fec_inner = FEC_9_10;
  1069. break;
  1070. default:
  1071. dev_dbg(&client->dev, "invalid fec_inner\n");
  1072. }
  1073. switch ((buf[0] >> 5) & 0x01) {
  1074. case 0:
  1075. c->pilot = PILOT_OFF;
  1076. break;
  1077. case 1:
  1078. c->pilot = PILOT_ON;
  1079. break;
  1080. }
  1081. switch ((buf[0] >> 6) & 0x07) {
  1082. case 0:
  1083. c->modulation = QPSK;
  1084. break;
  1085. case 1:
  1086. c->modulation = PSK_8;
  1087. break;
  1088. case 2:
  1089. c->modulation = APSK_16;
  1090. break;
  1091. case 3:
  1092. c->modulation = APSK_32;
  1093. break;
  1094. default:
  1095. dev_dbg(&client->dev, "invalid modulation\n");
  1096. }
  1097. switch ((buf[1] >> 7) & 0x01) {
  1098. case 0:
  1099. c->inversion = INVERSION_OFF;
  1100. break;
  1101. case 1:
  1102. c->inversion = INVERSION_ON;
  1103. break;
  1104. }
  1105. switch ((buf[2] >> 0) & 0x03) {
  1106. case 0:
  1107. c->rolloff = ROLLOFF_35;
  1108. break;
  1109. case 1:
  1110. c->rolloff = ROLLOFF_25;
  1111. break;
  1112. case 2:
  1113. c->rolloff = ROLLOFF_20;
  1114. break;
  1115. default:
  1116. dev_dbg(&client->dev, "invalid rolloff\n");
  1117. }
  1118. break;
  1119. default:
  1120. dev_dbg(&client->dev, "invalid delivery_system\n");
  1121. ret = -EINVAL;
  1122. goto err;
  1123. }
  1124. ret = regmap_bulk_read(dev->regmap, 0x6d, buf, 2);
  1125. if (ret)
  1126. goto err;
  1127. c->symbol_rate = DIV_ROUND_CLOSEST_ULL((u64)(buf[1] << 8 | buf[0] << 0) * dev->mclk, 0x10000);
  1128. return 0;
  1129. err:
  1130. dev_dbg(&client->dev, "failed=%d\n", ret);
  1131. return ret;
  1132. }
  1133. static int m88ds3103_read_snr(struct dvb_frontend *fe, u16 *snr)
  1134. {
  1135. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  1136. if (c->cnr.stat[0].scale == FE_SCALE_DECIBEL)
  1137. *snr = div_s64(c->cnr.stat[0].svalue, 100);
  1138. else
  1139. *snr = 0;
  1140. return 0;
  1141. }
  1142. static int m88ds3103_read_ber(struct dvb_frontend *fe, u32 *ber)
  1143. {
  1144. struct m88ds3103_dev *dev = fe->demodulator_priv;
  1145. *ber = dev->dvbv3_ber;
  1146. return 0;
  1147. }
  1148. static int m88ds3103_set_tone(struct dvb_frontend *fe,
  1149. enum fe_sec_tone_mode fe_sec_tone_mode)
  1150. {
  1151. struct m88ds3103_dev *dev = fe->demodulator_priv;
  1152. struct i2c_client *client = dev->client;
  1153. int ret;
  1154. unsigned int utmp, tone, reg_a1_mask;
  1155. dev_dbg(&client->dev, "fe_sec_tone_mode=%d\n", fe_sec_tone_mode);
  1156. if (!dev->warm) {
  1157. ret = -EAGAIN;
  1158. goto err;
  1159. }
  1160. switch (fe_sec_tone_mode) {
  1161. case SEC_TONE_ON:
  1162. tone = 0;
  1163. reg_a1_mask = 0x47;
  1164. break;
  1165. case SEC_TONE_OFF:
  1166. tone = 1;
  1167. reg_a1_mask = 0x00;
  1168. break;
  1169. default:
  1170. dev_dbg(&client->dev, "invalid fe_sec_tone_mode\n");
  1171. ret = -EINVAL;
  1172. goto err;
  1173. }
  1174. utmp = tone << 7 | dev->cfg->envelope_mode << 5;
  1175. ret = m88ds3103_update_bits(dev, 0xa2, 0xe0, utmp);
  1176. if (ret)
  1177. goto err;
  1178. utmp = 1 << 2;
  1179. ret = m88ds3103_update_bits(dev, 0xa1, reg_a1_mask, utmp);
  1180. if (ret)
  1181. goto err;
  1182. return 0;
  1183. err:
  1184. dev_dbg(&client->dev, "failed=%d\n", ret);
  1185. return ret;
  1186. }
  1187. static int m88ds3103_set_voltage(struct dvb_frontend *fe,
  1188. enum fe_sec_voltage fe_sec_voltage)
  1189. {
  1190. struct m88ds3103_dev *dev = fe->demodulator_priv;
  1191. struct i2c_client *client = dev->client;
  1192. int ret;
  1193. unsigned int utmp;
  1194. bool voltage_sel, voltage_dis;
  1195. dev_dbg(&client->dev, "fe_sec_voltage=%d\n", fe_sec_voltage);
  1196. if (!dev->warm) {
  1197. ret = -EAGAIN;
  1198. goto err;
  1199. }
  1200. switch (fe_sec_voltage) {
  1201. case SEC_VOLTAGE_18:
  1202. voltage_sel = true;
  1203. voltage_dis = false;
  1204. break;
  1205. case SEC_VOLTAGE_13:
  1206. voltage_sel = false;
  1207. voltage_dis = false;
  1208. break;
  1209. case SEC_VOLTAGE_OFF:
  1210. voltage_sel = false;
  1211. voltage_dis = true;
  1212. break;
  1213. default:
  1214. dev_dbg(&client->dev, "invalid fe_sec_voltage\n");
  1215. ret = -EINVAL;
  1216. goto err;
  1217. }
  1218. /* output pin polarity */
  1219. voltage_sel ^= dev->cfg->lnb_hv_pol;
  1220. voltage_dis ^= dev->cfg->lnb_en_pol;
  1221. utmp = voltage_dis << 1 | voltage_sel << 0;
  1222. ret = m88ds3103_update_bits(dev, 0xa2, 0x03, utmp);
  1223. if (ret)
  1224. goto err;
  1225. return 0;
  1226. err:
  1227. dev_dbg(&client->dev, "failed=%d\n", ret);
  1228. return ret;
  1229. }
  1230. static int m88ds3103_diseqc_send_master_cmd(struct dvb_frontend *fe,
  1231. struct dvb_diseqc_master_cmd *diseqc_cmd)
  1232. {
  1233. struct m88ds3103_dev *dev = fe->demodulator_priv;
  1234. struct i2c_client *client = dev->client;
  1235. int ret;
  1236. unsigned int utmp;
  1237. unsigned long timeout;
  1238. dev_dbg(&client->dev, "msg=%*ph\n",
  1239. diseqc_cmd->msg_len, diseqc_cmd->msg);
  1240. if (!dev->warm) {
  1241. ret = -EAGAIN;
  1242. goto err;
  1243. }
  1244. if (diseqc_cmd->msg_len < 3 || diseqc_cmd->msg_len > 6) {
  1245. ret = -EINVAL;
  1246. goto err;
  1247. }
  1248. utmp = dev->cfg->envelope_mode << 5;
  1249. ret = m88ds3103_update_bits(dev, 0xa2, 0xe0, utmp);
  1250. if (ret)
  1251. goto err;
  1252. ret = regmap_bulk_write(dev->regmap, 0xa3, diseqc_cmd->msg,
  1253. diseqc_cmd->msg_len);
  1254. if (ret)
  1255. goto err;
  1256. ret = regmap_write(dev->regmap, 0xa1,
  1257. (diseqc_cmd->msg_len - 1) << 3 | 0x07);
  1258. if (ret)
  1259. goto err;
  1260. /* wait DiSEqC TX ready */
  1261. #define SEND_MASTER_CMD_TIMEOUT 120
  1262. timeout = jiffies + msecs_to_jiffies(SEND_MASTER_CMD_TIMEOUT);
  1263. /* DiSEqC message period is 13.5 ms per byte */
  1264. utmp = diseqc_cmd->msg_len * 13500;
  1265. usleep_range(utmp - 4000, utmp);
  1266. for (utmp = 1; !time_after(jiffies, timeout) && utmp;) {
  1267. ret = regmap_read(dev->regmap, 0xa1, &utmp);
  1268. if (ret)
  1269. goto err;
  1270. utmp = (utmp >> 6) & 0x1;
  1271. }
  1272. if (utmp == 0) {
  1273. dev_dbg(&client->dev, "diseqc tx took %u ms\n",
  1274. jiffies_to_msecs(jiffies) -
  1275. (jiffies_to_msecs(timeout) - SEND_MASTER_CMD_TIMEOUT));
  1276. } else {
  1277. dev_dbg(&client->dev, "diseqc tx timeout\n");
  1278. ret = m88ds3103_update_bits(dev, 0xa1, 0xc0, 0x40);
  1279. if (ret)
  1280. goto err;
  1281. }
  1282. ret = m88ds3103_update_bits(dev, 0xa2, 0xc0, 0x80);
  1283. if (ret)
  1284. goto err;
  1285. if (utmp == 1) {
  1286. ret = -ETIMEDOUT;
  1287. goto err;
  1288. }
  1289. return 0;
  1290. err:
  1291. dev_dbg(&client->dev, "failed=%d\n", ret);
  1292. return ret;
  1293. }
  1294. static int m88ds3103_diseqc_send_burst(struct dvb_frontend *fe,
  1295. enum fe_sec_mini_cmd fe_sec_mini_cmd)
  1296. {
  1297. struct m88ds3103_dev *dev = fe->demodulator_priv;
  1298. struct i2c_client *client = dev->client;
  1299. int ret;
  1300. unsigned int utmp, burst;
  1301. unsigned long timeout;
  1302. dev_dbg(&client->dev, "fe_sec_mini_cmd=%d\n", fe_sec_mini_cmd);
  1303. if (!dev->warm) {
  1304. ret = -EAGAIN;
  1305. goto err;
  1306. }
  1307. utmp = dev->cfg->envelope_mode << 5;
  1308. ret = m88ds3103_update_bits(dev, 0xa2, 0xe0, utmp);
  1309. if (ret)
  1310. goto err;
  1311. switch (fe_sec_mini_cmd) {
  1312. case SEC_MINI_A:
  1313. burst = 0x02;
  1314. break;
  1315. case SEC_MINI_B:
  1316. burst = 0x01;
  1317. break;
  1318. default:
  1319. dev_dbg(&client->dev, "invalid fe_sec_mini_cmd\n");
  1320. ret = -EINVAL;
  1321. goto err;
  1322. }
  1323. ret = regmap_write(dev->regmap, 0xa1, burst);
  1324. if (ret)
  1325. goto err;
  1326. /* wait DiSEqC TX ready */
  1327. #define SEND_BURST_TIMEOUT 40
  1328. timeout = jiffies + msecs_to_jiffies(SEND_BURST_TIMEOUT);
  1329. /* DiSEqC ToneBurst period is 12.5 ms */
  1330. usleep_range(8500, 12500);
  1331. for (utmp = 1; !time_after(jiffies, timeout) && utmp;) {
  1332. ret = regmap_read(dev->regmap, 0xa1, &utmp);
  1333. if (ret)
  1334. goto err;
  1335. utmp = (utmp >> 6) & 0x1;
  1336. }
  1337. if (utmp == 0) {
  1338. dev_dbg(&client->dev, "diseqc tx took %u ms\n",
  1339. jiffies_to_msecs(jiffies) -
  1340. (jiffies_to_msecs(timeout) - SEND_BURST_TIMEOUT));
  1341. } else {
  1342. dev_dbg(&client->dev, "diseqc tx timeout\n");
  1343. ret = m88ds3103_update_bits(dev, 0xa1, 0xc0, 0x40);
  1344. if (ret)
  1345. goto err;
  1346. }
  1347. ret = m88ds3103_update_bits(dev, 0xa2, 0xc0, 0x80);
  1348. if (ret)
  1349. goto err;
  1350. if (utmp == 1) {
  1351. ret = -ETIMEDOUT;
  1352. goto err;
  1353. }
  1354. return 0;
  1355. err:
  1356. dev_dbg(&client->dev, "failed=%d\n", ret);
  1357. return ret;
  1358. }
  1359. static int m88ds3103_get_tune_settings(struct dvb_frontend *fe,
  1360. struct dvb_frontend_tune_settings *s)
  1361. {
  1362. s->min_delay_ms = 3000;
  1363. return 0;
  1364. }
  1365. static void m88ds3103_release(struct dvb_frontend *fe)
  1366. {
  1367. struct m88ds3103_dev *dev = fe->demodulator_priv;
  1368. struct i2c_client *client = dev->client;
  1369. i2c_unregister_device(client);
  1370. }
  1371. static int m88ds3103_select(struct i2c_mux_core *muxc, u32 chan)
  1372. {
  1373. struct m88ds3103_dev *dev = i2c_mux_priv(muxc);
  1374. struct i2c_client *client = dev->client;
  1375. int ret;
  1376. struct i2c_msg msg = {
  1377. .addr = client->addr,
  1378. .flags = 0,
  1379. .len = 2,
  1380. .buf = "\x03\x11",
  1381. };
  1382. /* Open tuner I2C repeater for 1 xfer, closes automatically */
  1383. ret = __i2c_transfer(client->adapter, &msg, 1);
  1384. if (ret != 1) {
  1385. dev_warn(&client->dev, "i2c wr failed=%d\n", ret);
  1386. if (ret >= 0)
  1387. ret = -EREMOTEIO;
  1388. return ret;
  1389. }
  1390. return 0;
  1391. }
  1392. /*
  1393. * XXX: That is wrapper to m88ds3103_probe() via driver core in order to provide
  1394. * proper I2C client for legacy media attach binding.
  1395. * New users must use I2C client binding directly!
  1396. */
  1397. struct dvb_frontend *m88ds3103_attach(const struct m88ds3103_config *cfg,
  1398. struct i2c_adapter *i2c,
  1399. struct i2c_adapter **tuner_i2c_adapter)
  1400. {
  1401. struct i2c_client *client;
  1402. struct i2c_board_info board_info;
  1403. struct m88ds3103_platform_data pdata = {};
  1404. pdata.clk = cfg->clock;
  1405. pdata.i2c_wr_max = cfg->i2c_wr_max;
  1406. pdata.ts_mode = cfg->ts_mode;
  1407. pdata.ts_clk = cfg->ts_clk;
  1408. pdata.ts_clk_pol = cfg->ts_clk_pol;
  1409. pdata.spec_inv = cfg->spec_inv;
  1410. pdata.agc = cfg->agc;
  1411. pdata.agc_inv = cfg->agc_inv;
  1412. pdata.clk_out = cfg->clock_out;
  1413. pdata.envelope_mode = cfg->envelope_mode;
  1414. pdata.lnb_hv_pol = cfg->lnb_hv_pol;
  1415. pdata.lnb_en_pol = cfg->lnb_en_pol;
  1416. pdata.attach_in_use = true;
  1417. memset(&board_info, 0, sizeof(board_info));
  1418. strscpy(board_info.type, "m88ds3103", I2C_NAME_SIZE);
  1419. board_info.addr = cfg->i2c_addr;
  1420. board_info.platform_data = &pdata;
  1421. client = i2c_new_client_device(i2c, &board_info);
  1422. if (!i2c_client_has_driver(client))
  1423. return NULL;
  1424. *tuner_i2c_adapter = pdata.get_i2c_adapter(client);
  1425. return pdata.get_dvb_frontend(client);
  1426. }
  1427. EXPORT_SYMBOL_GPL(m88ds3103_attach);
  1428. static const struct dvb_frontend_ops m88ds3103_ops = {
  1429. .delsys = {SYS_DVBS, SYS_DVBS2},
  1430. .info = {
  1431. .name = "Montage Technology M88DS3103",
  1432. .frequency_min_hz = 950 * MHz,
  1433. .frequency_max_hz = 2150 * MHz,
  1434. .frequency_tolerance_hz = 5 * MHz,
  1435. .symbol_rate_min = 1000000,
  1436. .symbol_rate_max = 45000000,
  1437. .caps = FE_CAN_INVERSION_AUTO |
  1438. FE_CAN_FEC_1_2 |
  1439. FE_CAN_FEC_2_3 |
  1440. FE_CAN_FEC_3_4 |
  1441. FE_CAN_FEC_4_5 |
  1442. FE_CAN_FEC_5_6 |
  1443. FE_CAN_FEC_6_7 |
  1444. FE_CAN_FEC_7_8 |
  1445. FE_CAN_FEC_8_9 |
  1446. FE_CAN_FEC_AUTO |
  1447. FE_CAN_QPSK |
  1448. FE_CAN_RECOVER |
  1449. FE_CAN_2G_MODULATION
  1450. },
  1451. .release = m88ds3103_release,
  1452. .get_tune_settings = m88ds3103_get_tune_settings,
  1453. .init = m88ds3103_init,
  1454. .sleep = m88ds3103_sleep,
  1455. .set_frontend = m88ds3103_set_frontend,
  1456. .get_frontend = m88ds3103_get_frontend,
  1457. .read_status = m88ds3103_read_status,
  1458. .read_snr = m88ds3103_read_snr,
  1459. .read_ber = m88ds3103_read_ber,
  1460. .diseqc_send_master_cmd = m88ds3103_diseqc_send_master_cmd,
  1461. .diseqc_send_burst = m88ds3103_diseqc_send_burst,
  1462. .set_tone = m88ds3103_set_tone,
  1463. .set_voltage = m88ds3103_set_voltage,
  1464. };
  1465. static struct dvb_frontend *m88ds3103_get_dvb_frontend(struct i2c_client *client)
  1466. {
  1467. struct m88ds3103_dev *dev = i2c_get_clientdata(client);
  1468. dev_dbg(&client->dev, "\n");
  1469. return &dev->fe;
  1470. }
  1471. static struct i2c_adapter *m88ds3103_get_i2c_adapter(struct i2c_client *client)
  1472. {
  1473. struct m88ds3103_dev *dev = i2c_get_clientdata(client);
  1474. dev_dbg(&client->dev, "\n");
  1475. return dev->muxc->adapter[0];
  1476. }
  1477. static int m88ds3103_probe(struct i2c_client *client,
  1478. const struct i2c_device_id *id)
  1479. {
  1480. struct m88ds3103_dev *dev;
  1481. struct m88ds3103_platform_data *pdata = client->dev.platform_data;
  1482. int ret;
  1483. unsigned int utmp;
  1484. dev = kzalloc(sizeof(*dev), GFP_KERNEL);
  1485. if (!dev) {
  1486. ret = -ENOMEM;
  1487. goto err;
  1488. }
  1489. dev->client = client;
  1490. dev->config.clock = pdata->clk;
  1491. dev->config.i2c_wr_max = pdata->i2c_wr_max;
  1492. dev->config.ts_mode = pdata->ts_mode;
  1493. dev->config.ts_clk = pdata->ts_clk * 1000;
  1494. dev->config.ts_clk_pol = pdata->ts_clk_pol;
  1495. dev->config.spec_inv = pdata->spec_inv;
  1496. dev->config.agc_inv = pdata->agc_inv;
  1497. dev->config.clock_out = pdata->clk_out;
  1498. dev->config.envelope_mode = pdata->envelope_mode;
  1499. dev->config.agc = pdata->agc;
  1500. dev->config.lnb_hv_pol = pdata->lnb_hv_pol;
  1501. dev->config.lnb_en_pol = pdata->lnb_en_pol;
  1502. dev->cfg = &dev->config;
  1503. /* create regmap */
  1504. dev->regmap_config.reg_bits = 8;
  1505. dev->regmap_config.val_bits = 8;
  1506. dev->regmap_config.lock_arg = dev;
  1507. dev->regmap = devm_regmap_init_i2c(client, &dev->regmap_config);
  1508. if (IS_ERR(dev->regmap)) {
  1509. ret = PTR_ERR(dev->regmap);
  1510. goto err_kfree;
  1511. }
  1512. /* 0x00: chip id[6:0], 0x01: chip ver[7:0], 0x02: chip ver[15:8] */
  1513. ret = regmap_read(dev->regmap, 0x00, &utmp);
  1514. if (ret)
  1515. goto err_kfree;
  1516. dev->chip_id = utmp >> 1;
  1517. dev->chiptype = (u8)id->driver_data;
  1518. dev_dbg(&client->dev, "chip_id=%02x\n", dev->chip_id);
  1519. switch (dev->chip_id) {
  1520. case M88RS6000_CHIP_ID:
  1521. case M88DS3103_CHIP_ID:
  1522. break;
  1523. default:
  1524. ret = -ENODEV;
  1525. dev_err(&client->dev, "Unknown device. Chip_id=%02x\n", dev->chip_id);
  1526. goto err_kfree;
  1527. }
  1528. switch (dev->cfg->clock_out) {
  1529. case M88DS3103_CLOCK_OUT_DISABLED:
  1530. utmp = 0x80;
  1531. break;
  1532. case M88DS3103_CLOCK_OUT_ENABLED:
  1533. utmp = 0x00;
  1534. break;
  1535. case M88DS3103_CLOCK_OUT_ENABLED_DIV2:
  1536. utmp = 0x10;
  1537. break;
  1538. default:
  1539. ret = -EINVAL;
  1540. goto err_kfree;
  1541. }
  1542. if (!pdata->ts_clk) {
  1543. ret = -EINVAL;
  1544. goto err_kfree;
  1545. }
  1546. /* 0x29 register is defined differently for m88rs6000. */
  1547. /* set internal tuner address to 0x21 */
  1548. if (dev->chip_id == M88RS6000_CHIP_ID)
  1549. utmp = 0x00;
  1550. ret = regmap_write(dev->regmap, 0x29, utmp);
  1551. if (ret)
  1552. goto err_kfree;
  1553. /* sleep */
  1554. ret = m88ds3103_update_bits(dev, 0x08, 0x01, 0x00);
  1555. if (ret)
  1556. goto err_kfree;
  1557. ret = m88ds3103_update_bits(dev, 0x04, 0x01, 0x01);
  1558. if (ret)
  1559. goto err_kfree;
  1560. ret = m88ds3103_update_bits(dev, 0x23, 0x10, 0x10);
  1561. if (ret)
  1562. goto err_kfree;
  1563. /* create mux i2c adapter for tuner */
  1564. dev->muxc = i2c_mux_alloc(client->adapter, &client->dev, 1, 0, 0,
  1565. m88ds3103_select, NULL);
  1566. if (!dev->muxc) {
  1567. ret = -ENOMEM;
  1568. goto err_kfree;
  1569. }
  1570. dev->muxc->priv = dev;
  1571. ret = i2c_mux_add_adapter(dev->muxc, 0, 0, 0);
  1572. if (ret)
  1573. goto err_kfree;
  1574. /* create dvb_frontend */
  1575. memcpy(&dev->fe.ops, &m88ds3103_ops, sizeof(struct dvb_frontend_ops));
  1576. if (dev->chiptype == M88DS3103_CHIPTYPE_3103B)
  1577. strscpy(dev->fe.ops.info.name, "Montage Technology M88DS3103B",
  1578. sizeof(dev->fe.ops.info.name));
  1579. else if (dev->chip_id == M88RS6000_CHIP_ID)
  1580. strscpy(dev->fe.ops.info.name, "Montage Technology M88RS6000",
  1581. sizeof(dev->fe.ops.info.name));
  1582. if (!pdata->attach_in_use)
  1583. dev->fe.ops.release = NULL;
  1584. dev->fe.demodulator_priv = dev;
  1585. i2c_set_clientdata(client, dev);
  1586. /* setup callbacks */
  1587. pdata->get_dvb_frontend = m88ds3103_get_dvb_frontend;
  1588. pdata->get_i2c_adapter = m88ds3103_get_i2c_adapter;
  1589. if (dev->chiptype == M88DS3103_CHIPTYPE_3103B) {
  1590. /* enable i2c repeater for tuner */
  1591. m88ds3103_update_bits(dev, 0x11, 0x01, 0x01);
  1592. /* get frontend address */
  1593. ret = regmap_read(dev->regmap, 0x29, &utmp);
  1594. if (ret)
  1595. goto err_kfree;
  1596. dev->dt_addr = ((utmp & 0x80) == 0) ? 0x42 >> 1 : 0x40 >> 1;
  1597. dev_dbg(&client->dev, "dt addr is 0x%02x\n", dev->dt_addr);
  1598. dev->dt_client = i2c_new_dummy_device(client->adapter,
  1599. dev->dt_addr);
  1600. if (IS_ERR(dev->dt_client)) {
  1601. ret = PTR_ERR(dev->dt_client);
  1602. goto err_kfree;
  1603. }
  1604. }
  1605. return 0;
  1606. err_kfree:
  1607. kfree(dev);
  1608. err:
  1609. dev_dbg(&client->dev, "failed=%d\n", ret);
  1610. return ret;
  1611. }
  1612. static void m88ds3103_remove(struct i2c_client *client)
  1613. {
  1614. struct m88ds3103_dev *dev = i2c_get_clientdata(client);
  1615. dev_dbg(&client->dev, "\n");
  1616. if (dev->dt_client)
  1617. i2c_unregister_device(dev->dt_client);
  1618. i2c_mux_del_adapters(dev->muxc);
  1619. kfree(dev);
  1620. }
  1621. static const struct i2c_device_id m88ds3103_id_table[] = {
  1622. {"m88ds3103", M88DS3103_CHIPTYPE_3103},
  1623. {"m88rs6000", M88DS3103_CHIPTYPE_RS6000},
  1624. {"m88ds3103b", M88DS3103_CHIPTYPE_3103B},
  1625. {}
  1626. };
  1627. MODULE_DEVICE_TABLE(i2c, m88ds3103_id_table);
  1628. static struct i2c_driver m88ds3103_driver = {
  1629. .driver = {
  1630. .name = "m88ds3103",
  1631. .suppress_bind_attrs = true,
  1632. },
  1633. .probe = m88ds3103_probe,
  1634. .remove = m88ds3103_remove,
  1635. .id_table = m88ds3103_id_table,
  1636. };
  1637. module_i2c_driver(m88ds3103_driver);
  1638. MODULE_AUTHOR("Antti Palosaari <[email protected]>");
  1639. MODULE_DESCRIPTION("Montage Technology M88DS3103 DVB-S/S2 demodulator driver");
  1640. MODULE_LICENSE("GPL");
  1641. MODULE_FIRMWARE(M88DS3103_FIRMWARE);
  1642. MODULE_FIRMWARE(M88RS6000_FIRMWARE);
  1643. MODULE_FIRMWARE(M88DS3103B_FIRMWARE);