dib3000mb.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Frontend driver for mobile DVB-T demodulator DiBcom 3000M-B
  4. * DiBcom (http://www.dibcom.fr/)
  5. *
  6. * Copyright (C) 2004-5 Patrick Boettcher ([email protected])
  7. *
  8. * based on GPL code from DibCom, which has
  9. *
  10. * Copyright (C) 2004 Amaury Demol for DiBcom
  11. *
  12. * Acknowledgements
  13. *
  14. * Amaury Demol from DiBcom for providing specs and driver
  15. * sources, on which this driver (and the dvb-dibusb) are based.
  16. *
  17. * see Documentation/driver-api/media/drivers/dvb-usb.rst for more information
  18. */
  19. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  20. #include <linux/kernel.h>
  21. #include <linux/module.h>
  22. #include <linux/init.h>
  23. #include <linux/delay.h>
  24. #include <linux/string.h>
  25. #include <linux/slab.h>
  26. #include <media/dvb_frontend.h>
  27. #include "dib3000.h"
  28. #include "dib3000mb_priv.h"
  29. /* Version information */
  30. #define DRIVER_VERSION "0.1"
  31. #define DRIVER_DESC "DiBcom 3000M-B DVB-T demodulator"
  32. #define DRIVER_AUTHOR "Patrick Boettcher, [email protected]"
  33. static int debug;
  34. module_param(debug, int, 0644);
  35. MODULE_PARM_DESC(debug, "set debugging level (1=info,2=xfer,4=setfe,8=getfe (|-able)).");
  36. #define deb_info(args...) dprintk(0x01, args)
  37. #define deb_i2c(args...) dprintk(0x02, args)
  38. #define deb_srch(args...) dprintk(0x04, args)
  39. #define deb_info(args...) dprintk(0x01, args)
  40. #define deb_xfer(args...) dprintk(0x02, args)
  41. #define deb_setf(args...) dprintk(0x04, args)
  42. #define deb_getf(args...) dprintk(0x08, args)
  43. static int dib3000_read_reg(struct dib3000_state *state, u16 reg)
  44. {
  45. u8 wb[] = { ((reg >> 8) | 0x80) & 0xff, reg & 0xff };
  46. u8 rb[2];
  47. struct i2c_msg msg[] = {
  48. { .addr = state->config.demod_address, .flags = 0, .buf = wb, .len = 2 },
  49. { .addr = state->config.demod_address, .flags = I2C_M_RD, .buf = rb, .len = 2 },
  50. };
  51. if (i2c_transfer(state->i2c, msg, 2) != 2)
  52. deb_i2c("i2c read error\n");
  53. deb_i2c("reading i2c bus (reg: %5d 0x%04x, val: %5d 0x%04x)\n",reg,reg,
  54. (rb[0] << 8) | rb[1],(rb[0] << 8) | rb[1]);
  55. return (rb[0] << 8) | rb[1];
  56. }
  57. static int dib3000_write_reg(struct dib3000_state *state, u16 reg, u16 val)
  58. {
  59. u8 b[] = {
  60. (reg >> 8) & 0xff, reg & 0xff,
  61. (val >> 8) & 0xff, val & 0xff,
  62. };
  63. struct i2c_msg msg[] = {
  64. { .addr = state->config.demod_address, .flags = 0, .buf = b, .len = 4 }
  65. };
  66. deb_i2c("writing i2c bus (reg: %5d 0x%04x, val: %5d 0x%04x)\n",reg,reg,val,val);
  67. return i2c_transfer(state->i2c,msg, 1) != 1 ? -EREMOTEIO : 0;
  68. }
  69. static int dib3000_search_status(u16 irq,u16 lock)
  70. {
  71. if (irq & 0x02) {
  72. if (lock & 0x01) {
  73. deb_srch("auto search succeeded\n");
  74. return 1; // auto search succeeded
  75. } else {
  76. deb_srch("auto search not successful\n");
  77. return 0; // auto search failed
  78. }
  79. } else if (irq & 0x01) {
  80. deb_srch("auto search failed\n");
  81. return 0; // auto search failed
  82. }
  83. return -1; // try again
  84. }
  85. /* for auto search */
  86. static u16 dib3000_seq[2][2][2] = /* fft,gua, inv */
  87. { /* fft */
  88. { /* gua */
  89. { 0, 1 }, /* 0 0 { 0,1 } */
  90. { 3, 9 }, /* 0 1 { 0,1 } */
  91. },
  92. {
  93. { 2, 5 }, /* 1 0 { 0,1 } */
  94. { 6, 11 }, /* 1 1 { 0,1 } */
  95. }
  96. };
  97. static int dib3000mb_get_frontend(struct dvb_frontend* fe,
  98. struct dtv_frontend_properties *c);
  99. static int dib3000mb_set_frontend(struct dvb_frontend *fe, int tuner)
  100. {
  101. struct dib3000_state* state = fe->demodulator_priv;
  102. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  103. enum fe_code_rate fe_cr = FEC_NONE;
  104. int search_state, seq;
  105. if (tuner && fe->ops.tuner_ops.set_params) {
  106. fe->ops.tuner_ops.set_params(fe);
  107. if (fe->ops.i2c_gate_ctrl) fe->ops.i2c_gate_ctrl(fe, 0);
  108. switch (c->bandwidth_hz) {
  109. case 8000000:
  110. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[2]);
  111. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_8mhz);
  112. break;
  113. case 7000000:
  114. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[1]);
  115. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_7mhz);
  116. break;
  117. case 6000000:
  118. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[0]);
  119. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_6mhz);
  120. break;
  121. case 0:
  122. return -EOPNOTSUPP;
  123. default:
  124. pr_err("unknown bandwidth value.\n");
  125. return -EINVAL;
  126. }
  127. deb_setf("bandwidth: %d MHZ\n", c->bandwidth_hz / 1000000);
  128. }
  129. wr(DIB3000MB_REG_LOCK1_MASK, DIB3000MB_LOCK1_SEARCH_4);
  130. switch (c->transmission_mode) {
  131. case TRANSMISSION_MODE_2K:
  132. deb_setf("transmission mode: 2k\n");
  133. wr(DIB3000MB_REG_FFT, DIB3000_TRANSMISSION_MODE_2K);
  134. break;
  135. case TRANSMISSION_MODE_8K:
  136. deb_setf("transmission mode: 8k\n");
  137. wr(DIB3000MB_REG_FFT, DIB3000_TRANSMISSION_MODE_8K);
  138. break;
  139. case TRANSMISSION_MODE_AUTO:
  140. deb_setf("transmission mode: auto\n");
  141. break;
  142. default:
  143. return -EINVAL;
  144. }
  145. switch (c->guard_interval) {
  146. case GUARD_INTERVAL_1_32:
  147. deb_setf("guard 1_32\n");
  148. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_32);
  149. break;
  150. case GUARD_INTERVAL_1_16:
  151. deb_setf("guard 1_16\n");
  152. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_16);
  153. break;
  154. case GUARD_INTERVAL_1_8:
  155. deb_setf("guard 1_8\n");
  156. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_8);
  157. break;
  158. case GUARD_INTERVAL_1_4:
  159. deb_setf("guard 1_4\n");
  160. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_4);
  161. break;
  162. case GUARD_INTERVAL_AUTO:
  163. deb_setf("guard auto\n");
  164. break;
  165. default:
  166. return -EINVAL;
  167. }
  168. switch (c->inversion) {
  169. case INVERSION_OFF:
  170. deb_setf("inversion off\n");
  171. wr(DIB3000MB_REG_DDS_INV, DIB3000_DDS_INVERSION_OFF);
  172. break;
  173. case INVERSION_AUTO:
  174. deb_setf("inversion auto\n");
  175. break;
  176. case INVERSION_ON:
  177. deb_setf("inversion on\n");
  178. wr(DIB3000MB_REG_DDS_INV, DIB3000_DDS_INVERSION_ON);
  179. break;
  180. default:
  181. return -EINVAL;
  182. }
  183. switch (c->modulation) {
  184. case QPSK:
  185. deb_setf("modulation: qpsk\n");
  186. wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_QPSK);
  187. break;
  188. case QAM_16:
  189. deb_setf("modulation: qam16\n");
  190. wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_16QAM);
  191. break;
  192. case QAM_64:
  193. deb_setf("modulation: qam64\n");
  194. wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_64QAM);
  195. break;
  196. case QAM_AUTO:
  197. break;
  198. default:
  199. return -EINVAL;
  200. }
  201. switch (c->hierarchy) {
  202. case HIERARCHY_NONE:
  203. deb_setf("hierarchy: none\n");
  204. fallthrough;
  205. case HIERARCHY_1:
  206. deb_setf("hierarchy: alpha=1\n");
  207. wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_1);
  208. break;
  209. case HIERARCHY_2:
  210. deb_setf("hierarchy: alpha=2\n");
  211. wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_2);
  212. break;
  213. case HIERARCHY_4:
  214. deb_setf("hierarchy: alpha=4\n");
  215. wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_4);
  216. break;
  217. case HIERARCHY_AUTO:
  218. deb_setf("hierarchy: alpha=auto\n");
  219. break;
  220. default:
  221. return -EINVAL;
  222. }
  223. if (c->hierarchy == HIERARCHY_NONE) {
  224. wr(DIB3000MB_REG_VIT_HRCH, DIB3000_HRCH_OFF);
  225. wr(DIB3000MB_REG_VIT_HP, DIB3000_SELECT_HP);
  226. fe_cr = c->code_rate_HP;
  227. } else if (c->hierarchy != HIERARCHY_AUTO) {
  228. wr(DIB3000MB_REG_VIT_HRCH, DIB3000_HRCH_ON);
  229. wr(DIB3000MB_REG_VIT_HP, DIB3000_SELECT_LP);
  230. fe_cr = c->code_rate_LP;
  231. }
  232. switch (fe_cr) {
  233. case FEC_1_2:
  234. deb_setf("fec: 1_2\n");
  235. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_1_2);
  236. break;
  237. case FEC_2_3:
  238. deb_setf("fec: 2_3\n");
  239. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_2_3);
  240. break;
  241. case FEC_3_4:
  242. deb_setf("fec: 3_4\n");
  243. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_3_4);
  244. break;
  245. case FEC_5_6:
  246. deb_setf("fec: 5_6\n");
  247. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_5_6);
  248. break;
  249. case FEC_7_8:
  250. deb_setf("fec: 7_8\n");
  251. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_7_8);
  252. break;
  253. case FEC_NONE:
  254. deb_setf("fec: none\n");
  255. break;
  256. case FEC_AUTO:
  257. deb_setf("fec: auto\n");
  258. break;
  259. default:
  260. return -EINVAL;
  261. }
  262. seq = dib3000_seq
  263. [c->transmission_mode == TRANSMISSION_MODE_AUTO]
  264. [c->guard_interval == GUARD_INTERVAL_AUTO]
  265. [c->inversion == INVERSION_AUTO];
  266. deb_setf("seq? %d\n", seq);
  267. wr(DIB3000MB_REG_SEQ, seq);
  268. wr(DIB3000MB_REG_ISI, seq ? DIB3000MB_ISI_INHIBIT : DIB3000MB_ISI_ACTIVATE);
  269. if (c->transmission_mode == TRANSMISSION_MODE_2K) {
  270. if (c->guard_interval == GUARD_INTERVAL_1_8) {
  271. wr(DIB3000MB_REG_SYNC_IMPROVEMENT, DIB3000MB_SYNC_IMPROVE_2K_1_8);
  272. } else {
  273. wr(DIB3000MB_REG_SYNC_IMPROVEMENT, DIB3000MB_SYNC_IMPROVE_DEFAULT);
  274. }
  275. wr(DIB3000MB_REG_UNK_121, DIB3000MB_UNK_121_2K);
  276. } else {
  277. wr(DIB3000MB_REG_UNK_121, DIB3000MB_UNK_121_DEFAULT);
  278. }
  279. wr(DIB3000MB_REG_MOBILE_ALGO, DIB3000MB_MOBILE_ALGO_OFF);
  280. wr(DIB3000MB_REG_MOBILE_MODE_QAM, DIB3000MB_MOBILE_MODE_QAM_OFF);
  281. wr(DIB3000MB_REG_MOBILE_MODE, DIB3000MB_MOBILE_MODE_OFF);
  282. wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_high);
  283. wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_ACTIVATE);
  284. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AGC + DIB3000MB_RESTART_CTRL);
  285. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
  286. /* wait for AGC lock */
  287. msleep(70);
  288. wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_low);
  289. /* something has to be auto searched */
  290. if (c->modulation == QAM_AUTO ||
  291. c->hierarchy == HIERARCHY_AUTO ||
  292. fe_cr == FEC_AUTO ||
  293. c->inversion == INVERSION_AUTO) {
  294. int as_count=0;
  295. deb_setf("autosearch enabled.\n");
  296. wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_INHIBIT);
  297. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AUTO_SEARCH);
  298. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
  299. while ((search_state =
  300. dib3000_search_status(
  301. rd(DIB3000MB_REG_AS_IRQ_PENDING),
  302. rd(DIB3000MB_REG_LOCK2_VALUE))) < 0 && as_count++ < 100)
  303. msleep(1);
  304. deb_setf("search_state after autosearch %d after %d checks\n",
  305. search_state, as_count);
  306. if (search_state == 1) {
  307. if (dib3000mb_get_frontend(fe, c) == 0) {
  308. deb_setf("reading tuning data from frontend succeeded.\n");
  309. return dib3000mb_set_frontend(fe, 0);
  310. }
  311. }
  312. } else {
  313. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_CTRL);
  314. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
  315. }
  316. return 0;
  317. }
  318. static int dib3000mb_fe_init(struct dvb_frontend* fe, int mobile_mode)
  319. {
  320. struct dib3000_state* state = fe->demodulator_priv;
  321. deb_info("dib3000mb is getting up.\n");
  322. wr(DIB3000MB_REG_POWER_CONTROL, DIB3000MB_POWER_UP);
  323. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AGC);
  324. wr(DIB3000MB_REG_RESET_DEVICE, DIB3000MB_RESET_DEVICE);
  325. wr(DIB3000MB_REG_RESET_DEVICE, DIB3000MB_RESET_DEVICE_RST);
  326. wr(DIB3000MB_REG_CLOCK, DIB3000MB_CLOCK_DEFAULT);
  327. wr(DIB3000MB_REG_ELECT_OUT_MODE, DIB3000MB_ELECT_OUT_MODE_ON);
  328. wr(DIB3000MB_REG_DDS_FREQ_MSB, DIB3000MB_DDS_FREQ_MSB);
  329. wr(DIB3000MB_REG_DDS_FREQ_LSB, DIB3000MB_DDS_FREQ_LSB);
  330. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[2]);
  331. wr_foreach(dib3000mb_reg_impulse_noise,
  332. dib3000mb_impulse_noise_values[DIB3000MB_IMPNOISE_OFF]);
  333. wr_foreach(dib3000mb_reg_agc_gain, dib3000mb_default_agc_gain);
  334. wr(DIB3000MB_REG_PHASE_NOISE, DIB3000MB_PHASE_NOISE_DEFAULT);
  335. wr_foreach(dib3000mb_reg_phase_noise, dib3000mb_default_noise_phase);
  336. wr_foreach(dib3000mb_reg_lock_duration, dib3000mb_default_lock_duration);
  337. wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_low);
  338. wr(DIB3000MB_REG_LOCK0_MASK, DIB3000MB_LOCK0_DEFAULT);
  339. wr(DIB3000MB_REG_LOCK1_MASK, DIB3000MB_LOCK1_SEARCH_4);
  340. wr(DIB3000MB_REG_LOCK2_MASK, DIB3000MB_LOCK2_DEFAULT);
  341. wr(DIB3000MB_REG_SEQ, dib3000_seq[1][1][1]);
  342. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_8mhz);
  343. wr(DIB3000MB_REG_UNK_68, DIB3000MB_UNK_68);
  344. wr(DIB3000MB_REG_UNK_69, DIB3000MB_UNK_69);
  345. wr(DIB3000MB_REG_UNK_71, DIB3000MB_UNK_71);
  346. wr(DIB3000MB_REG_UNK_77, DIB3000MB_UNK_77);
  347. wr(DIB3000MB_REG_UNK_78, DIB3000MB_UNK_78);
  348. wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_INHIBIT);
  349. wr(DIB3000MB_REG_UNK_92, DIB3000MB_UNK_92);
  350. wr(DIB3000MB_REG_UNK_96, DIB3000MB_UNK_96);
  351. wr(DIB3000MB_REG_UNK_97, DIB3000MB_UNK_97);
  352. wr(DIB3000MB_REG_UNK_106, DIB3000MB_UNK_106);
  353. wr(DIB3000MB_REG_UNK_107, DIB3000MB_UNK_107);
  354. wr(DIB3000MB_REG_UNK_108, DIB3000MB_UNK_108);
  355. wr(DIB3000MB_REG_UNK_122, DIB3000MB_UNK_122);
  356. wr(DIB3000MB_REG_MOBILE_MODE_QAM, DIB3000MB_MOBILE_MODE_QAM_OFF);
  357. wr(DIB3000MB_REG_BERLEN, DIB3000MB_BERLEN_DEFAULT);
  358. wr_foreach(dib3000mb_reg_filter_coeffs, dib3000mb_filter_coeffs);
  359. wr(DIB3000MB_REG_MOBILE_ALGO, DIB3000MB_MOBILE_ALGO_ON);
  360. wr(DIB3000MB_REG_MULTI_DEMOD_MSB, DIB3000MB_MULTI_DEMOD_MSB);
  361. wr(DIB3000MB_REG_MULTI_DEMOD_LSB, DIB3000MB_MULTI_DEMOD_LSB);
  362. wr(DIB3000MB_REG_OUTPUT_MODE, DIB3000MB_OUTPUT_MODE_SLAVE);
  363. wr(DIB3000MB_REG_FIFO_142, DIB3000MB_FIFO_142);
  364. wr(DIB3000MB_REG_MPEG2_OUT_MODE, DIB3000MB_MPEG2_OUT_MODE_188);
  365. wr(DIB3000MB_REG_PID_PARSE, DIB3000MB_PID_PARSE_ACTIVATE);
  366. wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_INHIBIT);
  367. wr(DIB3000MB_REG_FIFO_146, DIB3000MB_FIFO_146);
  368. wr(DIB3000MB_REG_FIFO_147, DIB3000MB_FIFO_147);
  369. wr(DIB3000MB_REG_DATA_IN_DIVERSITY, DIB3000MB_DATA_DIVERSITY_IN_OFF);
  370. return 0;
  371. }
  372. static int dib3000mb_get_frontend(struct dvb_frontend* fe,
  373. struct dtv_frontend_properties *c)
  374. {
  375. struct dib3000_state* state = fe->demodulator_priv;
  376. enum fe_code_rate *cr;
  377. u16 tps_val;
  378. int inv_test1,inv_test2;
  379. u32 dds_val, threshold = 0x800000;
  380. if (!rd(DIB3000MB_REG_TPS_LOCK))
  381. return 0;
  382. dds_val = ((rd(DIB3000MB_REG_DDS_VALUE_MSB) & 0xff) << 16) + rd(DIB3000MB_REG_DDS_VALUE_LSB);
  383. deb_getf("DDS_VAL: %x %x %x\n", dds_val, rd(DIB3000MB_REG_DDS_VALUE_MSB), rd(DIB3000MB_REG_DDS_VALUE_LSB));
  384. if (dds_val < threshold)
  385. inv_test1 = 0;
  386. else if (dds_val == threshold)
  387. inv_test1 = 1;
  388. else
  389. inv_test1 = 2;
  390. dds_val = ((rd(DIB3000MB_REG_DDS_FREQ_MSB) & 0xff) << 16) + rd(DIB3000MB_REG_DDS_FREQ_LSB);
  391. deb_getf("DDS_FREQ: %x %x %x\n", dds_val, rd(DIB3000MB_REG_DDS_FREQ_MSB), rd(DIB3000MB_REG_DDS_FREQ_LSB));
  392. if (dds_val < threshold)
  393. inv_test2 = 0;
  394. else if (dds_val == threshold)
  395. inv_test2 = 1;
  396. else
  397. inv_test2 = 2;
  398. c->inversion =
  399. ((inv_test2 == 2) && (inv_test1==1 || inv_test1==0)) ||
  400. ((inv_test2 == 0) && (inv_test1==1 || inv_test1==2)) ?
  401. INVERSION_ON : INVERSION_OFF;
  402. deb_getf("inversion %d %d, %d\n", inv_test2, inv_test1, c->inversion);
  403. switch ((tps_val = rd(DIB3000MB_REG_TPS_QAM))) {
  404. case DIB3000_CONSTELLATION_QPSK:
  405. deb_getf("QPSK\n");
  406. c->modulation = QPSK;
  407. break;
  408. case DIB3000_CONSTELLATION_16QAM:
  409. deb_getf("QAM16\n");
  410. c->modulation = QAM_16;
  411. break;
  412. case DIB3000_CONSTELLATION_64QAM:
  413. deb_getf("QAM64\n");
  414. c->modulation = QAM_64;
  415. break;
  416. default:
  417. pr_err("Unexpected constellation returned by TPS (%d)\n", tps_val);
  418. break;
  419. }
  420. deb_getf("TPS: %d\n", tps_val);
  421. if (rd(DIB3000MB_REG_TPS_HRCH)) {
  422. deb_getf("HRCH ON\n");
  423. cr = &c->code_rate_LP;
  424. c->code_rate_HP = FEC_NONE;
  425. switch ((tps_val = rd(DIB3000MB_REG_TPS_VIT_ALPHA))) {
  426. case DIB3000_ALPHA_0:
  427. deb_getf("HIERARCHY_NONE\n");
  428. c->hierarchy = HIERARCHY_NONE;
  429. break;
  430. case DIB3000_ALPHA_1:
  431. deb_getf("HIERARCHY_1\n");
  432. c->hierarchy = HIERARCHY_1;
  433. break;
  434. case DIB3000_ALPHA_2:
  435. deb_getf("HIERARCHY_2\n");
  436. c->hierarchy = HIERARCHY_2;
  437. break;
  438. case DIB3000_ALPHA_4:
  439. deb_getf("HIERARCHY_4\n");
  440. c->hierarchy = HIERARCHY_4;
  441. break;
  442. default:
  443. pr_err("Unexpected ALPHA value returned by TPS (%d)\n", tps_val);
  444. break;
  445. }
  446. deb_getf("TPS: %d\n", tps_val);
  447. tps_val = rd(DIB3000MB_REG_TPS_CODE_RATE_LP);
  448. } else {
  449. deb_getf("HRCH OFF\n");
  450. cr = &c->code_rate_HP;
  451. c->code_rate_LP = FEC_NONE;
  452. c->hierarchy = HIERARCHY_NONE;
  453. tps_val = rd(DIB3000MB_REG_TPS_CODE_RATE_HP);
  454. }
  455. switch (tps_val) {
  456. case DIB3000_FEC_1_2:
  457. deb_getf("FEC_1_2\n");
  458. *cr = FEC_1_2;
  459. break;
  460. case DIB3000_FEC_2_3:
  461. deb_getf("FEC_2_3\n");
  462. *cr = FEC_2_3;
  463. break;
  464. case DIB3000_FEC_3_4:
  465. deb_getf("FEC_3_4\n");
  466. *cr = FEC_3_4;
  467. break;
  468. case DIB3000_FEC_5_6:
  469. deb_getf("FEC_5_6\n");
  470. *cr = FEC_4_5;
  471. break;
  472. case DIB3000_FEC_7_8:
  473. deb_getf("FEC_7_8\n");
  474. *cr = FEC_7_8;
  475. break;
  476. default:
  477. pr_err("Unexpected FEC returned by TPS (%d)\n", tps_val);
  478. break;
  479. }
  480. deb_getf("TPS: %d\n",tps_val);
  481. switch ((tps_val = rd(DIB3000MB_REG_TPS_GUARD_TIME))) {
  482. case DIB3000_GUARD_TIME_1_32:
  483. deb_getf("GUARD_INTERVAL_1_32\n");
  484. c->guard_interval = GUARD_INTERVAL_1_32;
  485. break;
  486. case DIB3000_GUARD_TIME_1_16:
  487. deb_getf("GUARD_INTERVAL_1_16\n");
  488. c->guard_interval = GUARD_INTERVAL_1_16;
  489. break;
  490. case DIB3000_GUARD_TIME_1_8:
  491. deb_getf("GUARD_INTERVAL_1_8\n");
  492. c->guard_interval = GUARD_INTERVAL_1_8;
  493. break;
  494. case DIB3000_GUARD_TIME_1_4:
  495. deb_getf("GUARD_INTERVAL_1_4\n");
  496. c->guard_interval = GUARD_INTERVAL_1_4;
  497. break;
  498. default:
  499. pr_err("Unexpected Guard Time returned by TPS (%d)\n", tps_val);
  500. break;
  501. }
  502. deb_getf("TPS: %d\n", tps_val);
  503. switch ((tps_val = rd(DIB3000MB_REG_TPS_FFT))) {
  504. case DIB3000_TRANSMISSION_MODE_2K:
  505. deb_getf("TRANSMISSION_MODE_2K\n");
  506. c->transmission_mode = TRANSMISSION_MODE_2K;
  507. break;
  508. case DIB3000_TRANSMISSION_MODE_8K:
  509. deb_getf("TRANSMISSION_MODE_8K\n");
  510. c->transmission_mode = TRANSMISSION_MODE_8K;
  511. break;
  512. default:
  513. pr_err("unexpected transmission mode return by TPS (%d)\n", tps_val);
  514. break;
  515. }
  516. deb_getf("TPS: %d\n", tps_val);
  517. return 0;
  518. }
  519. static int dib3000mb_read_status(struct dvb_frontend *fe,
  520. enum fe_status *stat)
  521. {
  522. struct dib3000_state* state = fe->demodulator_priv;
  523. *stat = 0;
  524. if (rd(DIB3000MB_REG_AGC_LOCK))
  525. *stat |= FE_HAS_SIGNAL;
  526. if (rd(DIB3000MB_REG_CARRIER_LOCK))
  527. *stat |= FE_HAS_CARRIER;
  528. if (rd(DIB3000MB_REG_VIT_LCK))
  529. *stat |= FE_HAS_VITERBI;
  530. if (rd(DIB3000MB_REG_TS_SYNC_LOCK))
  531. *stat |= (FE_HAS_SYNC | FE_HAS_LOCK);
  532. deb_getf("actual status is %2x\n",*stat);
  533. deb_getf("autoval: tps: %d, qam: %d, hrch: %d, alpha: %d, hp: %d, lp: %d, guard: %d, fft: %d cell: %d\n",
  534. rd(DIB3000MB_REG_TPS_LOCK),
  535. rd(DIB3000MB_REG_TPS_QAM),
  536. rd(DIB3000MB_REG_TPS_HRCH),
  537. rd(DIB3000MB_REG_TPS_VIT_ALPHA),
  538. rd(DIB3000MB_REG_TPS_CODE_RATE_HP),
  539. rd(DIB3000MB_REG_TPS_CODE_RATE_LP),
  540. rd(DIB3000MB_REG_TPS_GUARD_TIME),
  541. rd(DIB3000MB_REG_TPS_FFT),
  542. rd(DIB3000MB_REG_TPS_CELL_ID));
  543. //*stat = FE_HAS_SIGNAL | FE_HAS_CARRIER | FE_HAS_VITERBI | FE_HAS_SYNC | FE_HAS_LOCK;
  544. return 0;
  545. }
  546. static int dib3000mb_read_ber(struct dvb_frontend* fe, u32 *ber)
  547. {
  548. struct dib3000_state* state = fe->demodulator_priv;
  549. *ber = ((rd(DIB3000MB_REG_BER_MSB) << 16) | rd(DIB3000MB_REG_BER_LSB));
  550. return 0;
  551. }
  552. /* see dib3000-watch dvb-apps for exact calcuations of signal_strength and snr */
  553. static int dib3000mb_read_signal_strength(struct dvb_frontend* fe, u16 *strength)
  554. {
  555. struct dib3000_state* state = fe->demodulator_priv;
  556. *strength = rd(DIB3000MB_REG_SIGNAL_POWER) * 0xffff / 0x170;
  557. return 0;
  558. }
  559. static int dib3000mb_read_snr(struct dvb_frontend* fe, u16 *snr)
  560. {
  561. struct dib3000_state* state = fe->demodulator_priv;
  562. short sigpow = rd(DIB3000MB_REG_SIGNAL_POWER);
  563. int icipow = ((rd(DIB3000MB_REG_NOISE_POWER_MSB) & 0xff) << 16) |
  564. rd(DIB3000MB_REG_NOISE_POWER_LSB);
  565. *snr = (sigpow << 8) / ((icipow > 0) ? icipow : 1);
  566. return 0;
  567. }
  568. static int dib3000mb_read_unc_blocks(struct dvb_frontend* fe, u32 *unc)
  569. {
  570. struct dib3000_state* state = fe->demodulator_priv;
  571. *unc = rd(DIB3000MB_REG_PACKET_ERROR_RATE);
  572. return 0;
  573. }
  574. static int dib3000mb_sleep(struct dvb_frontend* fe)
  575. {
  576. struct dib3000_state* state = fe->demodulator_priv;
  577. deb_info("dib3000mb is going to bed.\n");
  578. wr(DIB3000MB_REG_POWER_CONTROL, DIB3000MB_POWER_DOWN);
  579. return 0;
  580. }
  581. static int dib3000mb_fe_get_tune_settings(struct dvb_frontend* fe, struct dvb_frontend_tune_settings *tune)
  582. {
  583. tune->min_delay_ms = 800;
  584. return 0;
  585. }
  586. static int dib3000mb_fe_init_nonmobile(struct dvb_frontend* fe)
  587. {
  588. return dib3000mb_fe_init(fe, 0);
  589. }
  590. static int dib3000mb_set_frontend_and_tuner(struct dvb_frontend *fe)
  591. {
  592. return dib3000mb_set_frontend(fe, 1);
  593. }
  594. static void dib3000mb_release(struct dvb_frontend* fe)
  595. {
  596. struct dib3000_state *state = fe->demodulator_priv;
  597. kfree(state);
  598. }
  599. /* pid filter and transfer stuff */
  600. static int dib3000mb_pid_control(struct dvb_frontend *fe,int index, int pid,int onoff)
  601. {
  602. struct dib3000_state *state = fe->demodulator_priv;
  603. pid = (onoff ? pid | DIB3000_ACTIVATE_PID_FILTERING : 0);
  604. wr(index+DIB3000MB_REG_FIRST_PID,pid);
  605. return 0;
  606. }
  607. static int dib3000mb_fifo_control(struct dvb_frontend *fe, int onoff)
  608. {
  609. struct dib3000_state *state = fe->demodulator_priv;
  610. deb_xfer("%s fifo\n",onoff ? "enabling" : "disabling");
  611. if (onoff) {
  612. wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_ACTIVATE);
  613. } else {
  614. wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_INHIBIT);
  615. }
  616. return 0;
  617. }
  618. static int dib3000mb_pid_parse(struct dvb_frontend *fe, int onoff)
  619. {
  620. struct dib3000_state *state = fe->demodulator_priv;
  621. deb_xfer("%s pid parsing\n",onoff ? "enabling" : "disabling");
  622. wr(DIB3000MB_REG_PID_PARSE,onoff);
  623. return 0;
  624. }
  625. static int dib3000mb_tuner_pass_ctrl(struct dvb_frontend *fe, int onoff, u8 pll_addr)
  626. {
  627. struct dib3000_state *state = fe->demodulator_priv;
  628. if (onoff) {
  629. wr(DIB3000MB_REG_TUNER, DIB3000_TUNER_WRITE_ENABLE(pll_addr));
  630. } else {
  631. wr(DIB3000MB_REG_TUNER, DIB3000_TUNER_WRITE_DISABLE(pll_addr));
  632. }
  633. return 0;
  634. }
  635. static const struct dvb_frontend_ops dib3000mb_ops;
  636. struct dvb_frontend* dib3000mb_attach(const struct dib3000_config* config,
  637. struct i2c_adapter* i2c, struct dib_fe_xfer_ops *xfer_ops)
  638. {
  639. struct dib3000_state* state = NULL;
  640. /* allocate memory for the internal state */
  641. state = kzalloc(sizeof(struct dib3000_state), GFP_KERNEL);
  642. if (state == NULL)
  643. goto error;
  644. /* setup the state */
  645. state->i2c = i2c;
  646. memcpy(&state->config,config,sizeof(struct dib3000_config));
  647. /* check for the correct demod */
  648. if (rd(DIB3000_REG_MANUFACTOR_ID) != DIB3000_I2C_ID_DIBCOM)
  649. goto error;
  650. if (rd(DIB3000_REG_DEVICE_ID) != DIB3000MB_DEVICE_ID)
  651. goto error;
  652. /* create dvb_frontend */
  653. memcpy(&state->frontend.ops, &dib3000mb_ops, sizeof(struct dvb_frontend_ops));
  654. state->frontend.demodulator_priv = state;
  655. /* set the xfer operations */
  656. xfer_ops->pid_parse = dib3000mb_pid_parse;
  657. xfer_ops->fifo_ctrl = dib3000mb_fifo_control;
  658. xfer_ops->pid_ctrl = dib3000mb_pid_control;
  659. xfer_ops->tuner_pass_ctrl = dib3000mb_tuner_pass_ctrl;
  660. return &state->frontend;
  661. error:
  662. kfree(state);
  663. return NULL;
  664. }
  665. static const struct dvb_frontend_ops dib3000mb_ops = {
  666. .delsys = { SYS_DVBT },
  667. .info = {
  668. .name = "DiBcom 3000M-B DVB-T",
  669. .frequency_min_hz = 44250 * kHz,
  670. .frequency_max_hz = 867250 * kHz,
  671. .frequency_stepsize_hz = 62500,
  672. .caps = FE_CAN_INVERSION_AUTO |
  673. FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  674. FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
  675. FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 | FE_CAN_QAM_AUTO |
  676. FE_CAN_TRANSMISSION_MODE_AUTO |
  677. FE_CAN_GUARD_INTERVAL_AUTO |
  678. FE_CAN_RECOVER |
  679. FE_CAN_HIERARCHY_AUTO,
  680. },
  681. .release = dib3000mb_release,
  682. .init = dib3000mb_fe_init_nonmobile,
  683. .sleep = dib3000mb_sleep,
  684. .set_frontend = dib3000mb_set_frontend_and_tuner,
  685. .get_frontend = dib3000mb_get_frontend,
  686. .get_tune_settings = dib3000mb_fe_get_tune_settings,
  687. .read_status = dib3000mb_read_status,
  688. .read_ber = dib3000mb_read_ber,
  689. .read_signal_strength = dib3000mb_read_signal_strength,
  690. .read_snr = dib3000mb_read_snr,
  691. .read_ucblocks = dib3000mb_read_unc_blocks,
  692. };
  693. MODULE_AUTHOR(DRIVER_AUTHOR);
  694. MODULE_DESCRIPTION(DRIVER_DESC);
  695. MODULE_LICENSE("GPL");
  696. EXPORT_SYMBOL_GPL(dib3000mb_attach);