cxd2841er.c 120 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * cxd2841er.c
  4. *
  5. * Sony digital demodulator driver for
  6. * CXD2841ER - DVB-S/S2/T/T2/C/C2
  7. * CXD2854ER - DVB-S/S2/T/T2/C/C2, ISDB-T/S
  8. *
  9. * Copyright 2012 Sony Corporation
  10. * Copyright (C) 2014 NetUP Inc.
  11. * Copyright (C) 2014 Sergey Kozlov <[email protected]>
  12. * Copyright (C) 2014 Abylay Ospan <[email protected]>
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/string.h>
  17. #include <linux/slab.h>
  18. #include <linux/bitops.h>
  19. #include <linux/math64.h>
  20. #include <linux/log2.h>
  21. #include <linux/dynamic_debug.h>
  22. #include <linux/kernel.h>
  23. #include <media/dvb_math.h>
  24. #include <media/dvb_frontend.h>
  25. #include "cxd2841er.h"
  26. #include "cxd2841er_priv.h"
  27. #define MAX_WRITE_REGSIZE 16
  28. #define LOG2_E_100X 144
  29. #define INTLOG10X100(x) ((u32) (((u64) intlog10(x) * 100) >> 24))
  30. /* DVB-C constellation */
  31. enum sony_dvbc_constellation_t {
  32. SONY_DVBC_CONSTELLATION_16QAM,
  33. SONY_DVBC_CONSTELLATION_32QAM,
  34. SONY_DVBC_CONSTELLATION_64QAM,
  35. SONY_DVBC_CONSTELLATION_128QAM,
  36. SONY_DVBC_CONSTELLATION_256QAM
  37. };
  38. enum cxd2841er_state {
  39. STATE_SHUTDOWN = 0,
  40. STATE_SLEEP_S,
  41. STATE_ACTIVE_S,
  42. STATE_SLEEP_TC,
  43. STATE_ACTIVE_TC
  44. };
  45. struct cxd2841er_priv {
  46. struct dvb_frontend frontend;
  47. struct i2c_adapter *i2c;
  48. u8 i2c_addr_slvx;
  49. u8 i2c_addr_slvt;
  50. const struct cxd2841er_config *config;
  51. enum cxd2841er_state state;
  52. u8 system;
  53. enum cxd2841er_xtal xtal;
  54. enum fe_caps caps;
  55. u32 flags;
  56. unsigned long stats_time;
  57. };
  58. static const struct cxd2841er_cnr_data s_cn_data[] = {
  59. { 0x033e, 0 }, { 0x0339, 100 }, { 0x0333, 200 },
  60. { 0x032e, 300 }, { 0x0329, 400 }, { 0x0324, 500 },
  61. { 0x031e, 600 }, { 0x0319, 700 }, { 0x0314, 800 },
  62. { 0x030f, 900 }, { 0x030a, 1000 }, { 0x02ff, 1100 },
  63. { 0x02f4, 1200 }, { 0x02e9, 1300 }, { 0x02de, 1400 },
  64. { 0x02d4, 1500 }, { 0x02c9, 1600 }, { 0x02bf, 1700 },
  65. { 0x02b5, 1800 }, { 0x02ab, 1900 }, { 0x02a1, 2000 },
  66. { 0x029b, 2100 }, { 0x0295, 2200 }, { 0x0290, 2300 },
  67. { 0x028a, 2400 }, { 0x0284, 2500 }, { 0x027f, 2600 },
  68. { 0x0279, 2700 }, { 0x0274, 2800 }, { 0x026e, 2900 },
  69. { 0x0269, 3000 }, { 0x0262, 3100 }, { 0x025c, 3200 },
  70. { 0x0255, 3300 }, { 0x024f, 3400 }, { 0x0249, 3500 },
  71. { 0x0242, 3600 }, { 0x023c, 3700 }, { 0x0236, 3800 },
  72. { 0x0230, 3900 }, { 0x022a, 4000 }, { 0x0223, 4100 },
  73. { 0x021c, 4200 }, { 0x0215, 4300 }, { 0x020e, 4400 },
  74. { 0x0207, 4500 }, { 0x0201, 4600 }, { 0x01fa, 4700 },
  75. { 0x01f4, 4800 }, { 0x01ed, 4900 }, { 0x01e7, 5000 },
  76. { 0x01e0, 5100 }, { 0x01d9, 5200 }, { 0x01d2, 5300 },
  77. { 0x01cb, 5400 }, { 0x01c4, 5500 }, { 0x01be, 5600 },
  78. { 0x01b7, 5700 }, { 0x01b1, 5800 }, { 0x01aa, 5900 },
  79. { 0x01a4, 6000 }, { 0x019d, 6100 }, { 0x0196, 6200 },
  80. { 0x018f, 6300 }, { 0x0189, 6400 }, { 0x0182, 6500 },
  81. { 0x017c, 6600 }, { 0x0175, 6700 }, { 0x016f, 6800 },
  82. { 0x0169, 6900 }, { 0x0163, 7000 }, { 0x015c, 7100 },
  83. { 0x0156, 7200 }, { 0x0150, 7300 }, { 0x014a, 7400 },
  84. { 0x0144, 7500 }, { 0x013e, 7600 }, { 0x0138, 7700 },
  85. { 0x0132, 7800 }, { 0x012d, 7900 }, { 0x0127, 8000 },
  86. { 0x0121, 8100 }, { 0x011c, 8200 }, { 0x0116, 8300 },
  87. { 0x0111, 8400 }, { 0x010b, 8500 }, { 0x0106, 8600 },
  88. { 0x0101, 8700 }, { 0x00fc, 8800 }, { 0x00f7, 8900 },
  89. { 0x00f2, 9000 }, { 0x00ee, 9100 }, { 0x00ea, 9200 },
  90. { 0x00e6, 9300 }, { 0x00e2, 9400 }, { 0x00de, 9500 },
  91. { 0x00da, 9600 }, { 0x00d7, 9700 }, { 0x00d3, 9800 },
  92. { 0x00d0, 9900 }, { 0x00cc, 10000 }, { 0x00c7, 10100 },
  93. { 0x00c3, 10200 }, { 0x00bf, 10300 }, { 0x00ba, 10400 },
  94. { 0x00b6, 10500 }, { 0x00b2, 10600 }, { 0x00ae, 10700 },
  95. { 0x00aa, 10800 }, { 0x00a7, 10900 }, { 0x00a3, 11000 },
  96. { 0x009f, 11100 }, { 0x009c, 11200 }, { 0x0098, 11300 },
  97. { 0x0094, 11400 }, { 0x0091, 11500 }, { 0x008e, 11600 },
  98. { 0x008a, 11700 }, { 0x0087, 11800 }, { 0x0084, 11900 },
  99. { 0x0081, 12000 }, { 0x007e, 12100 }, { 0x007b, 12200 },
  100. { 0x0079, 12300 }, { 0x0076, 12400 }, { 0x0073, 12500 },
  101. { 0x0071, 12600 }, { 0x006e, 12700 }, { 0x006c, 12800 },
  102. { 0x0069, 12900 }, { 0x0067, 13000 }, { 0x0065, 13100 },
  103. { 0x0062, 13200 }, { 0x0060, 13300 }, { 0x005e, 13400 },
  104. { 0x005c, 13500 }, { 0x005a, 13600 }, { 0x0058, 13700 },
  105. { 0x0056, 13800 }, { 0x0054, 13900 }, { 0x0052, 14000 },
  106. { 0x0050, 14100 }, { 0x004e, 14200 }, { 0x004c, 14300 },
  107. { 0x004b, 14400 }, { 0x0049, 14500 }, { 0x0047, 14600 },
  108. { 0x0046, 14700 }, { 0x0044, 14800 }, { 0x0043, 14900 },
  109. { 0x0041, 15000 }, { 0x003f, 15100 }, { 0x003e, 15200 },
  110. { 0x003c, 15300 }, { 0x003b, 15400 }, { 0x003a, 15500 },
  111. { 0x0037, 15700 }, { 0x0036, 15800 }, { 0x0034, 15900 },
  112. { 0x0033, 16000 }, { 0x0032, 16100 }, { 0x0031, 16200 },
  113. { 0x0030, 16300 }, { 0x002f, 16400 }, { 0x002e, 16500 },
  114. { 0x002d, 16600 }, { 0x002c, 16700 }, { 0x002b, 16800 },
  115. { 0x002a, 16900 }, { 0x0029, 17000 }, { 0x0028, 17100 },
  116. { 0x0027, 17200 }, { 0x0026, 17300 }, { 0x0025, 17400 },
  117. { 0x0024, 17500 }, { 0x0023, 17600 }, { 0x0022, 17800 },
  118. { 0x0021, 17900 }, { 0x0020, 18000 }, { 0x001f, 18200 },
  119. { 0x001e, 18300 }, { 0x001d, 18500 }, { 0x001c, 18700 },
  120. { 0x001b, 18900 }, { 0x001a, 19000 }, { 0x0019, 19200 },
  121. { 0x0018, 19300 }, { 0x0017, 19500 }, { 0x0016, 19700 },
  122. { 0x0015, 19900 }, { 0x0014, 20000 },
  123. };
  124. static const struct cxd2841er_cnr_data s2_cn_data[] = {
  125. { 0x05af, 0 }, { 0x0597, 100 }, { 0x057e, 200 },
  126. { 0x0567, 300 }, { 0x0550, 400 }, { 0x0539, 500 },
  127. { 0x0522, 600 }, { 0x050c, 700 }, { 0x04f6, 800 },
  128. { 0x04e1, 900 }, { 0x04cc, 1000 }, { 0x04b6, 1100 },
  129. { 0x04a1, 1200 }, { 0x048c, 1300 }, { 0x0477, 1400 },
  130. { 0x0463, 1500 }, { 0x044f, 1600 }, { 0x043c, 1700 },
  131. { 0x0428, 1800 }, { 0x0416, 1900 }, { 0x0403, 2000 },
  132. { 0x03ef, 2100 }, { 0x03dc, 2200 }, { 0x03c9, 2300 },
  133. { 0x03b6, 2400 }, { 0x03a4, 2500 }, { 0x0392, 2600 },
  134. { 0x0381, 2700 }, { 0x036f, 2800 }, { 0x035f, 2900 },
  135. { 0x034e, 3000 }, { 0x033d, 3100 }, { 0x032d, 3200 },
  136. { 0x031d, 3300 }, { 0x030d, 3400 }, { 0x02fd, 3500 },
  137. { 0x02ee, 3600 }, { 0x02df, 3700 }, { 0x02d0, 3800 },
  138. { 0x02c2, 3900 }, { 0x02b4, 4000 }, { 0x02a6, 4100 },
  139. { 0x0299, 4200 }, { 0x028c, 4300 }, { 0x027f, 4400 },
  140. { 0x0272, 4500 }, { 0x0265, 4600 }, { 0x0259, 4700 },
  141. { 0x024d, 4800 }, { 0x0241, 4900 }, { 0x0236, 5000 },
  142. { 0x022b, 5100 }, { 0x0220, 5200 }, { 0x0215, 5300 },
  143. { 0x020a, 5400 }, { 0x0200, 5500 }, { 0x01f6, 5600 },
  144. { 0x01ec, 5700 }, { 0x01e2, 5800 }, { 0x01d8, 5900 },
  145. { 0x01cf, 6000 }, { 0x01c6, 6100 }, { 0x01bc, 6200 },
  146. { 0x01b3, 6300 }, { 0x01aa, 6400 }, { 0x01a2, 6500 },
  147. { 0x0199, 6600 }, { 0x0191, 6700 }, { 0x0189, 6800 },
  148. { 0x0181, 6900 }, { 0x0179, 7000 }, { 0x0171, 7100 },
  149. { 0x0169, 7200 }, { 0x0161, 7300 }, { 0x015a, 7400 },
  150. { 0x0153, 7500 }, { 0x014b, 7600 }, { 0x0144, 7700 },
  151. { 0x013d, 7800 }, { 0x0137, 7900 }, { 0x0130, 8000 },
  152. { 0x012a, 8100 }, { 0x0124, 8200 }, { 0x011e, 8300 },
  153. { 0x0118, 8400 }, { 0x0112, 8500 }, { 0x010c, 8600 },
  154. { 0x0107, 8700 }, { 0x0101, 8800 }, { 0x00fc, 8900 },
  155. { 0x00f7, 9000 }, { 0x00f2, 9100 }, { 0x00ec, 9200 },
  156. { 0x00e7, 9300 }, { 0x00e2, 9400 }, { 0x00dd, 9500 },
  157. { 0x00d8, 9600 }, { 0x00d4, 9700 }, { 0x00cf, 9800 },
  158. { 0x00ca, 9900 }, { 0x00c6, 10000 }, { 0x00c2, 10100 },
  159. { 0x00be, 10200 }, { 0x00b9, 10300 }, { 0x00b5, 10400 },
  160. { 0x00b1, 10500 }, { 0x00ae, 10600 }, { 0x00aa, 10700 },
  161. { 0x00a6, 10800 }, { 0x00a3, 10900 }, { 0x009f, 11000 },
  162. { 0x009b, 11100 }, { 0x0098, 11200 }, { 0x0095, 11300 },
  163. { 0x0091, 11400 }, { 0x008e, 11500 }, { 0x008b, 11600 },
  164. { 0x0088, 11700 }, { 0x0085, 11800 }, { 0x0082, 11900 },
  165. { 0x007f, 12000 }, { 0x007c, 12100 }, { 0x007a, 12200 },
  166. { 0x0077, 12300 }, { 0x0074, 12400 }, { 0x0072, 12500 },
  167. { 0x006f, 12600 }, { 0x006d, 12700 }, { 0x006b, 12800 },
  168. { 0x0068, 12900 }, { 0x0066, 13000 }, { 0x0064, 13100 },
  169. { 0x0061, 13200 }, { 0x005f, 13300 }, { 0x005d, 13400 },
  170. { 0x005b, 13500 }, { 0x0059, 13600 }, { 0x0057, 13700 },
  171. { 0x0055, 13800 }, { 0x0053, 13900 }, { 0x0051, 14000 },
  172. { 0x004f, 14100 }, { 0x004e, 14200 }, { 0x004c, 14300 },
  173. { 0x004a, 14400 }, { 0x0049, 14500 }, { 0x0047, 14600 },
  174. { 0x0045, 14700 }, { 0x0044, 14800 }, { 0x0042, 14900 },
  175. { 0x0041, 15000 }, { 0x003f, 15100 }, { 0x003e, 15200 },
  176. { 0x003c, 15300 }, { 0x003b, 15400 }, { 0x003a, 15500 },
  177. { 0x0038, 15600 }, { 0x0037, 15700 }, { 0x0036, 15800 },
  178. { 0x0034, 15900 }, { 0x0033, 16000 }, { 0x0032, 16100 },
  179. { 0x0031, 16200 }, { 0x0030, 16300 }, { 0x002f, 16400 },
  180. { 0x002e, 16500 }, { 0x002d, 16600 }, { 0x002c, 16700 },
  181. { 0x002b, 16800 }, { 0x002a, 16900 }, { 0x0029, 17000 },
  182. { 0x0028, 17100 }, { 0x0027, 17200 }, { 0x0026, 17300 },
  183. { 0x0025, 17400 }, { 0x0024, 17500 }, { 0x0023, 17600 },
  184. { 0x0022, 17800 }, { 0x0021, 17900 }, { 0x0020, 18000 },
  185. { 0x001f, 18200 }, { 0x001e, 18300 }, { 0x001d, 18500 },
  186. { 0x001c, 18700 }, { 0x001b, 18900 }, { 0x001a, 19000 },
  187. { 0x0019, 19200 }, { 0x0018, 19300 }, { 0x0017, 19500 },
  188. { 0x0016, 19700 }, { 0x0015, 19900 }, { 0x0014, 20000 },
  189. };
  190. static int cxd2841er_freeze_regs(struct cxd2841er_priv *priv);
  191. static int cxd2841er_unfreeze_regs(struct cxd2841er_priv *priv);
  192. static void cxd2841er_i2c_debug(struct cxd2841er_priv *priv,
  193. u8 addr, u8 reg, u8 write,
  194. const u8 *data, u32 len)
  195. {
  196. dev_dbg(&priv->i2c->dev,
  197. "cxd2841er: I2C %s addr %02x reg 0x%02x size %d data %*ph\n",
  198. (write == 0 ? "read" : "write"), addr, reg, len, len, data);
  199. }
  200. static int cxd2841er_write_regs(struct cxd2841er_priv *priv,
  201. u8 addr, u8 reg, const u8 *data, u32 len)
  202. {
  203. int ret;
  204. u8 buf[MAX_WRITE_REGSIZE + 1];
  205. u8 i2c_addr = (addr == I2C_SLVX ?
  206. priv->i2c_addr_slvx : priv->i2c_addr_slvt);
  207. struct i2c_msg msg[1] = {
  208. {
  209. .addr = i2c_addr,
  210. .flags = 0,
  211. .len = len + 1,
  212. .buf = buf,
  213. }
  214. };
  215. if (len + 1 >= sizeof(buf)) {
  216. dev_warn(&priv->i2c->dev, "wr reg=%04x: len=%d is too big!\n",
  217. reg, len + 1);
  218. return -E2BIG;
  219. }
  220. cxd2841er_i2c_debug(priv, i2c_addr, reg, 1, data, len);
  221. buf[0] = reg;
  222. memcpy(&buf[1], data, len);
  223. ret = i2c_transfer(priv->i2c, msg, 1);
  224. if (ret >= 0 && ret != 1)
  225. ret = -EIO;
  226. if (ret < 0) {
  227. dev_warn(&priv->i2c->dev,
  228. "%s: i2c wr failed=%d addr=%02x reg=%02x len=%d\n",
  229. KBUILD_MODNAME, ret, i2c_addr, reg, len);
  230. return ret;
  231. }
  232. return 0;
  233. }
  234. static int cxd2841er_write_reg(struct cxd2841er_priv *priv,
  235. u8 addr, u8 reg, u8 val)
  236. {
  237. u8 tmp = val; /* see gcc.gnu.org/bugzilla/show_bug.cgi?id=81715 */
  238. return cxd2841er_write_regs(priv, addr, reg, &tmp, 1);
  239. }
  240. static int cxd2841er_read_regs(struct cxd2841er_priv *priv,
  241. u8 addr, u8 reg, u8 *val, u32 len)
  242. {
  243. int ret;
  244. u8 i2c_addr = (addr == I2C_SLVX ?
  245. priv->i2c_addr_slvx : priv->i2c_addr_slvt);
  246. struct i2c_msg msg[2] = {
  247. {
  248. .addr = i2c_addr,
  249. .flags = 0,
  250. .len = 1,
  251. .buf = &reg,
  252. }, {
  253. .addr = i2c_addr,
  254. .flags = I2C_M_RD,
  255. .len = len,
  256. .buf = val,
  257. }
  258. };
  259. ret = i2c_transfer(priv->i2c, msg, 2);
  260. if (ret >= 0 && ret != 2)
  261. ret = -EIO;
  262. if (ret < 0) {
  263. dev_warn(&priv->i2c->dev,
  264. "%s: i2c rd failed=%d addr=%02x reg=%02x\n",
  265. KBUILD_MODNAME, ret, i2c_addr, reg);
  266. return ret;
  267. }
  268. cxd2841er_i2c_debug(priv, i2c_addr, reg, 0, val, len);
  269. return 0;
  270. }
  271. static int cxd2841er_read_reg(struct cxd2841er_priv *priv,
  272. u8 addr, u8 reg, u8 *val)
  273. {
  274. return cxd2841er_read_regs(priv, addr, reg, val, 1);
  275. }
  276. static int cxd2841er_set_reg_bits(struct cxd2841er_priv *priv,
  277. u8 addr, u8 reg, u8 data, u8 mask)
  278. {
  279. int res;
  280. u8 rdata;
  281. if (mask != 0xff) {
  282. res = cxd2841er_read_reg(priv, addr, reg, &rdata);
  283. if (res)
  284. return res;
  285. data = ((data & mask) | (rdata & (mask ^ 0xFF)));
  286. }
  287. return cxd2841er_write_reg(priv, addr, reg, data);
  288. }
  289. static u32 cxd2841er_calc_iffreq_xtal(enum cxd2841er_xtal xtal, u32 ifhz)
  290. {
  291. u64 tmp;
  292. tmp = (u64) ifhz * 16777216;
  293. do_div(tmp, ((xtal == SONY_XTAL_24000) ? 48000000 : 41000000));
  294. return (u32) tmp;
  295. }
  296. static u32 cxd2841er_calc_iffreq(u32 ifhz)
  297. {
  298. return cxd2841er_calc_iffreq_xtal(SONY_XTAL_20500, ifhz);
  299. }
  300. static int cxd2841er_get_if_hz(struct cxd2841er_priv *priv, u32 def_hz)
  301. {
  302. u32 hz;
  303. if (priv->frontend.ops.tuner_ops.get_if_frequency
  304. && (priv->flags & CXD2841ER_AUTO_IFHZ))
  305. priv->frontend.ops.tuner_ops.get_if_frequency(
  306. &priv->frontend, &hz);
  307. else
  308. hz = def_hz;
  309. return hz;
  310. }
  311. static int cxd2841er_tuner_set(struct dvb_frontend *fe)
  312. {
  313. struct cxd2841er_priv *priv = fe->demodulator_priv;
  314. if ((priv->flags & CXD2841ER_USE_GATECTRL) && fe->ops.i2c_gate_ctrl)
  315. fe->ops.i2c_gate_ctrl(fe, 1);
  316. if (fe->ops.tuner_ops.set_params)
  317. fe->ops.tuner_ops.set_params(fe);
  318. if ((priv->flags & CXD2841ER_USE_GATECTRL) && fe->ops.i2c_gate_ctrl)
  319. fe->ops.i2c_gate_ctrl(fe, 0);
  320. return 0;
  321. }
  322. static int cxd2841er_dvbs2_set_symbol_rate(struct cxd2841er_priv *priv,
  323. u32 symbol_rate)
  324. {
  325. u32 reg_value = 0;
  326. u8 data[3] = {0, 0, 0};
  327. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  328. /*
  329. * regValue = (symbolRateKSps * 2^14 / 1000) + 0.5
  330. * = ((symbolRateKSps * 2^14) + 500) / 1000
  331. * = ((symbolRateKSps * 16384) + 500) / 1000
  332. */
  333. reg_value = DIV_ROUND_CLOSEST(symbol_rate * 16384, 1000);
  334. if ((reg_value == 0) || (reg_value > 0xFFFFF)) {
  335. dev_err(&priv->i2c->dev,
  336. "%s(): reg_value is out of range\n", __func__);
  337. return -EINVAL;
  338. }
  339. data[0] = (u8)((reg_value >> 16) & 0x0F);
  340. data[1] = (u8)((reg_value >> 8) & 0xFF);
  341. data[2] = (u8)(reg_value & 0xFF);
  342. /* Set SLV-T Bank : 0xAE */
  343. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xae);
  344. cxd2841er_write_regs(priv, I2C_SLVT, 0x20, data, 3);
  345. return 0;
  346. }
  347. static void cxd2841er_set_ts_clock_mode(struct cxd2841er_priv *priv,
  348. u8 system);
  349. static int cxd2841er_sleep_s_to_active_s(struct cxd2841er_priv *priv,
  350. u8 system, u32 symbol_rate)
  351. {
  352. int ret;
  353. u8 data[4] = { 0, 0, 0, 0 };
  354. if (priv->state != STATE_SLEEP_S) {
  355. dev_err(&priv->i2c->dev, "%s(): invalid state %d\n",
  356. __func__, (int)priv->state);
  357. return -EINVAL;
  358. }
  359. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  360. cxd2841er_set_ts_clock_mode(priv, SYS_DVBS);
  361. /* Set demod mode */
  362. if (system == SYS_DVBS) {
  363. data[0] = 0x0A;
  364. } else if (system == SYS_DVBS2) {
  365. data[0] = 0x0B;
  366. } else {
  367. dev_err(&priv->i2c->dev, "%s(): invalid delsys %d\n",
  368. __func__, system);
  369. return -EINVAL;
  370. }
  371. /* Set SLV-X Bank : 0x00 */
  372. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  373. cxd2841er_write_reg(priv, I2C_SLVX, 0x17, data[0]);
  374. /* DVB-S/S2 */
  375. data[0] = 0x00;
  376. /* Set SLV-T Bank : 0x00 */
  377. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  378. /* Enable S/S2 auto detection 1 */
  379. cxd2841er_write_reg(priv, I2C_SLVT, 0x2d, data[0]);
  380. /* Set SLV-T Bank : 0xAE */
  381. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xae);
  382. /* Enable S/S2 auto detection 2 */
  383. cxd2841er_write_reg(priv, I2C_SLVT, 0x30, data[0]);
  384. /* Set SLV-T Bank : 0x00 */
  385. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  386. /* Enable demod clock */
  387. cxd2841er_write_reg(priv, I2C_SLVT, 0x2c, 0x01);
  388. /* Enable ADC clock */
  389. cxd2841er_write_reg(priv, I2C_SLVT, 0x31, 0x01);
  390. /* Enable ADC 1 */
  391. cxd2841er_write_reg(priv, I2C_SLVT, 0x63, 0x16);
  392. /* Enable ADC 2 */
  393. cxd2841er_write_reg(priv, I2C_SLVT, 0x65, 0x3f);
  394. /* Set SLV-X Bank : 0x00 */
  395. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  396. /* Enable ADC 3 */
  397. cxd2841er_write_reg(priv, I2C_SLVX, 0x18, 0x00);
  398. /* Set SLV-T Bank : 0xA3 */
  399. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xa3);
  400. cxd2841er_write_reg(priv, I2C_SLVT, 0xac, 0x00);
  401. data[0] = 0x07;
  402. data[1] = 0x3B;
  403. data[2] = 0x08;
  404. data[3] = 0xC5;
  405. /* Set SLV-T Bank : 0xAB */
  406. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xab);
  407. cxd2841er_write_regs(priv, I2C_SLVT, 0x98, data, 4);
  408. data[0] = 0x05;
  409. data[1] = 0x80;
  410. data[2] = 0x0A;
  411. data[3] = 0x80;
  412. cxd2841er_write_regs(priv, I2C_SLVT, 0xa8, data, 4);
  413. data[0] = 0x0C;
  414. data[1] = 0xCC;
  415. cxd2841er_write_regs(priv, I2C_SLVT, 0xc3, data, 2);
  416. /* Set demod parameter */
  417. ret = cxd2841er_dvbs2_set_symbol_rate(priv, symbol_rate);
  418. if (ret != 0)
  419. return ret;
  420. /* Set SLV-T Bank : 0x00 */
  421. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  422. /* disable Hi-Z setting 1 */
  423. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x10);
  424. /* disable Hi-Z setting 2 */
  425. cxd2841er_write_reg(priv, I2C_SLVT, 0x81, 0x00);
  426. priv->state = STATE_ACTIVE_S;
  427. return 0;
  428. }
  429. static int cxd2841er_sleep_tc_to_active_t_band(struct cxd2841er_priv *priv,
  430. u32 bandwidth);
  431. static int cxd2841er_sleep_tc_to_active_t2_band(struct cxd2841er_priv *priv,
  432. u32 bandwidth);
  433. static int cxd2841er_sleep_tc_to_active_c_band(struct cxd2841er_priv *priv,
  434. u32 bandwidth);
  435. static int cxd2841er_sleep_tc_to_active_i(struct cxd2841er_priv *priv,
  436. u32 bandwidth);
  437. static int cxd2841er_active_i_to_sleep_tc(struct cxd2841er_priv *priv);
  438. static int cxd2841er_sleep_tc_to_shutdown(struct cxd2841er_priv *priv);
  439. static int cxd2841er_shutdown_to_sleep_tc(struct cxd2841er_priv *priv);
  440. static int cxd2841er_sleep_tc(struct dvb_frontend *fe);
  441. static int cxd2841er_retune_active(struct cxd2841er_priv *priv,
  442. struct dtv_frontend_properties *p)
  443. {
  444. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  445. if (priv->state != STATE_ACTIVE_S &&
  446. priv->state != STATE_ACTIVE_TC) {
  447. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  448. __func__, priv->state);
  449. return -EINVAL;
  450. }
  451. /* Set SLV-T Bank : 0x00 */
  452. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  453. /* disable TS output */
  454. cxd2841er_write_reg(priv, I2C_SLVT, 0xc3, 0x01);
  455. if (priv->state == STATE_ACTIVE_S)
  456. return cxd2841er_dvbs2_set_symbol_rate(
  457. priv, p->symbol_rate / 1000);
  458. else if (priv->state == STATE_ACTIVE_TC) {
  459. switch (priv->system) {
  460. case SYS_DVBT:
  461. return cxd2841er_sleep_tc_to_active_t_band(
  462. priv, p->bandwidth_hz);
  463. case SYS_DVBT2:
  464. return cxd2841er_sleep_tc_to_active_t2_band(
  465. priv, p->bandwidth_hz);
  466. case SYS_DVBC_ANNEX_A:
  467. return cxd2841er_sleep_tc_to_active_c_band(
  468. priv, p->bandwidth_hz);
  469. case SYS_ISDBT:
  470. cxd2841er_active_i_to_sleep_tc(priv);
  471. cxd2841er_sleep_tc_to_shutdown(priv);
  472. cxd2841er_shutdown_to_sleep_tc(priv);
  473. return cxd2841er_sleep_tc_to_active_i(
  474. priv, p->bandwidth_hz);
  475. }
  476. }
  477. dev_dbg(&priv->i2c->dev, "%s(): invalid delivery system %d\n",
  478. __func__, priv->system);
  479. return -EINVAL;
  480. }
  481. static int cxd2841er_active_s_to_sleep_s(struct cxd2841er_priv *priv)
  482. {
  483. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  484. if (priv->state != STATE_ACTIVE_S) {
  485. dev_err(&priv->i2c->dev, "%s(): invalid state %d\n",
  486. __func__, priv->state);
  487. return -EINVAL;
  488. }
  489. /* Set SLV-T Bank : 0x00 */
  490. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  491. /* disable TS output */
  492. cxd2841er_write_reg(priv, I2C_SLVT, 0xc3, 0x01);
  493. /* enable Hi-Z setting 1 */
  494. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x1f);
  495. /* enable Hi-Z setting 2 */
  496. cxd2841er_write_reg(priv, I2C_SLVT, 0x81, 0xff);
  497. /* Set SLV-X Bank : 0x00 */
  498. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  499. /* disable ADC 1 */
  500. cxd2841er_write_reg(priv, I2C_SLVX, 0x18, 0x01);
  501. /* Set SLV-T Bank : 0x00 */
  502. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  503. /* disable ADC clock */
  504. cxd2841er_write_reg(priv, I2C_SLVT, 0x31, 0x00);
  505. /* disable ADC 2 */
  506. cxd2841er_write_reg(priv, I2C_SLVT, 0x63, 0x16);
  507. /* disable ADC 3 */
  508. cxd2841er_write_reg(priv, I2C_SLVT, 0x65, 0x27);
  509. /* SADC Bias ON */
  510. cxd2841er_write_reg(priv, I2C_SLVT, 0x69, 0x06);
  511. /* disable demod clock */
  512. cxd2841er_write_reg(priv, I2C_SLVT, 0x2c, 0x00);
  513. /* Set SLV-T Bank : 0xAE */
  514. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xae);
  515. /* disable S/S2 auto detection1 */
  516. cxd2841er_write_reg(priv, I2C_SLVT, 0x30, 0x00);
  517. /* Set SLV-T Bank : 0x00 */
  518. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  519. /* disable S/S2 auto detection2 */
  520. cxd2841er_write_reg(priv, I2C_SLVT, 0x2d, 0x00);
  521. priv->state = STATE_SLEEP_S;
  522. return 0;
  523. }
  524. static int cxd2841er_sleep_s_to_shutdown(struct cxd2841er_priv *priv)
  525. {
  526. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  527. if (priv->state != STATE_SLEEP_S) {
  528. dev_dbg(&priv->i2c->dev, "%s(): invalid demod state %d\n",
  529. __func__, priv->state);
  530. return -EINVAL;
  531. }
  532. /* Set SLV-T Bank : 0x00 */
  533. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  534. /* Disable DSQOUT */
  535. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x3f);
  536. /* Disable DSQIN */
  537. cxd2841er_write_reg(priv, I2C_SLVT, 0x9c, 0x00);
  538. /* Set SLV-X Bank : 0x00 */
  539. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  540. /* Disable oscillator */
  541. cxd2841er_write_reg(priv, I2C_SLVX, 0x15, 0x01);
  542. /* Set demod mode */
  543. cxd2841er_write_reg(priv, I2C_SLVX, 0x17, 0x01);
  544. priv->state = STATE_SHUTDOWN;
  545. return 0;
  546. }
  547. static int cxd2841er_sleep_tc_to_shutdown(struct cxd2841er_priv *priv)
  548. {
  549. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  550. if (priv->state != STATE_SLEEP_TC) {
  551. dev_dbg(&priv->i2c->dev, "%s(): invalid demod state %d\n",
  552. __func__, priv->state);
  553. return -EINVAL;
  554. }
  555. /* Set SLV-X Bank : 0x00 */
  556. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  557. /* Disable oscillator */
  558. cxd2841er_write_reg(priv, I2C_SLVX, 0x15, 0x01);
  559. /* Set demod mode */
  560. cxd2841er_write_reg(priv, I2C_SLVX, 0x17, 0x01);
  561. priv->state = STATE_SHUTDOWN;
  562. return 0;
  563. }
  564. static int cxd2841er_active_t_to_sleep_tc(struct cxd2841er_priv *priv)
  565. {
  566. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  567. if (priv->state != STATE_ACTIVE_TC) {
  568. dev_err(&priv->i2c->dev, "%s(): invalid state %d\n",
  569. __func__, priv->state);
  570. return -EINVAL;
  571. }
  572. /* Set SLV-T Bank : 0x00 */
  573. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  574. /* disable TS output */
  575. cxd2841er_write_reg(priv, I2C_SLVT, 0xc3, 0x01);
  576. /* enable Hi-Z setting 1 */
  577. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x3f);
  578. /* enable Hi-Z setting 2 */
  579. cxd2841er_write_reg(priv, I2C_SLVT, 0x81, 0xff);
  580. /* Set SLV-X Bank : 0x00 */
  581. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  582. /* disable ADC 1 */
  583. cxd2841er_write_reg(priv, I2C_SLVX, 0x18, 0x01);
  584. /* Set SLV-T Bank : 0x00 */
  585. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  586. /* Disable ADC 2 */
  587. cxd2841er_write_reg(priv, I2C_SLVT, 0x43, 0x0a);
  588. /* Disable ADC 3 */
  589. cxd2841er_write_reg(priv, I2C_SLVT, 0x41, 0x0a);
  590. /* Disable ADC clock */
  591. cxd2841er_write_reg(priv, I2C_SLVT, 0x30, 0x00);
  592. /* Disable RF level monitor */
  593. cxd2841er_write_reg(priv, I2C_SLVT, 0x2f, 0x00);
  594. /* Disable demod clock */
  595. cxd2841er_write_reg(priv, I2C_SLVT, 0x2c, 0x00);
  596. priv->state = STATE_SLEEP_TC;
  597. return 0;
  598. }
  599. static int cxd2841er_active_t2_to_sleep_tc(struct cxd2841er_priv *priv)
  600. {
  601. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  602. if (priv->state != STATE_ACTIVE_TC) {
  603. dev_err(&priv->i2c->dev, "%s(): invalid state %d\n",
  604. __func__, priv->state);
  605. return -EINVAL;
  606. }
  607. /* Set SLV-T Bank : 0x00 */
  608. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  609. /* disable TS output */
  610. cxd2841er_write_reg(priv, I2C_SLVT, 0xc3, 0x01);
  611. /* enable Hi-Z setting 1 */
  612. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x3f);
  613. /* enable Hi-Z setting 2 */
  614. cxd2841er_write_reg(priv, I2C_SLVT, 0x81, 0xff);
  615. /* Cancel DVB-T2 setting */
  616. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x13);
  617. cxd2841er_write_reg(priv, I2C_SLVT, 0x83, 0x40);
  618. cxd2841er_write_reg(priv, I2C_SLVT, 0x86, 0x21);
  619. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x9e, 0x09, 0x0f);
  620. cxd2841er_write_reg(priv, I2C_SLVT, 0x9f, 0xfb);
  621. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x2a);
  622. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x38, 0x00, 0x0f);
  623. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x2b);
  624. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x11, 0x00, 0x3f);
  625. /* Set SLV-X Bank : 0x00 */
  626. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  627. /* disable ADC 1 */
  628. cxd2841er_write_reg(priv, I2C_SLVX, 0x18, 0x01);
  629. /* Set SLV-T Bank : 0x00 */
  630. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  631. /* Disable ADC 2 */
  632. cxd2841er_write_reg(priv, I2C_SLVT, 0x43, 0x0a);
  633. /* Disable ADC 3 */
  634. cxd2841er_write_reg(priv, I2C_SLVT, 0x41, 0x0a);
  635. /* Disable ADC clock */
  636. cxd2841er_write_reg(priv, I2C_SLVT, 0x30, 0x00);
  637. /* Disable RF level monitor */
  638. cxd2841er_write_reg(priv, I2C_SLVT, 0x2f, 0x00);
  639. /* Disable demod clock */
  640. cxd2841er_write_reg(priv, I2C_SLVT, 0x2c, 0x00);
  641. priv->state = STATE_SLEEP_TC;
  642. return 0;
  643. }
  644. static int cxd2841er_active_c_to_sleep_tc(struct cxd2841er_priv *priv)
  645. {
  646. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  647. if (priv->state != STATE_ACTIVE_TC) {
  648. dev_err(&priv->i2c->dev, "%s(): invalid state %d\n",
  649. __func__, priv->state);
  650. return -EINVAL;
  651. }
  652. /* Set SLV-T Bank : 0x00 */
  653. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  654. /* disable TS output */
  655. cxd2841er_write_reg(priv, I2C_SLVT, 0xc3, 0x01);
  656. /* enable Hi-Z setting 1 */
  657. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x3f);
  658. /* enable Hi-Z setting 2 */
  659. cxd2841er_write_reg(priv, I2C_SLVT, 0x81, 0xff);
  660. /* Cancel DVB-C setting */
  661. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x11);
  662. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xa3, 0x00, 0x1f);
  663. /* Set SLV-X Bank : 0x00 */
  664. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  665. /* disable ADC 1 */
  666. cxd2841er_write_reg(priv, I2C_SLVX, 0x18, 0x01);
  667. /* Set SLV-T Bank : 0x00 */
  668. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  669. /* Disable ADC 2 */
  670. cxd2841er_write_reg(priv, I2C_SLVT, 0x43, 0x0a);
  671. /* Disable ADC 3 */
  672. cxd2841er_write_reg(priv, I2C_SLVT, 0x41, 0x0a);
  673. /* Disable ADC clock */
  674. cxd2841er_write_reg(priv, I2C_SLVT, 0x30, 0x00);
  675. /* Disable RF level monitor */
  676. cxd2841er_write_reg(priv, I2C_SLVT, 0x2f, 0x00);
  677. /* Disable demod clock */
  678. cxd2841er_write_reg(priv, I2C_SLVT, 0x2c, 0x00);
  679. priv->state = STATE_SLEEP_TC;
  680. return 0;
  681. }
  682. static int cxd2841er_active_i_to_sleep_tc(struct cxd2841er_priv *priv)
  683. {
  684. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  685. if (priv->state != STATE_ACTIVE_TC) {
  686. dev_err(&priv->i2c->dev, "%s(): invalid state %d\n",
  687. __func__, priv->state);
  688. return -EINVAL;
  689. }
  690. /* Set SLV-T Bank : 0x00 */
  691. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  692. /* disable TS output */
  693. cxd2841er_write_reg(priv, I2C_SLVT, 0xc3, 0x01);
  694. /* enable Hi-Z setting 1 */
  695. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x3f);
  696. /* enable Hi-Z setting 2 */
  697. cxd2841er_write_reg(priv, I2C_SLVT, 0x81, 0xff);
  698. /* TODO: Cancel demod parameter */
  699. /* Set SLV-X Bank : 0x00 */
  700. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  701. /* disable ADC 1 */
  702. cxd2841er_write_reg(priv, I2C_SLVX, 0x18, 0x01);
  703. /* Set SLV-T Bank : 0x00 */
  704. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  705. /* Disable ADC 2 */
  706. cxd2841er_write_reg(priv, I2C_SLVT, 0x43, 0x0a);
  707. /* Disable ADC 3 */
  708. cxd2841er_write_reg(priv, I2C_SLVT, 0x41, 0x0a);
  709. /* Disable ADC clock */
  710. cxd2841er_write_reg(priv, I2C_SLVT, 0x30, 0x00);
  711. /* Disable RF level monitor */
  712. cxd2841er_write_reg(priv, I2C_SLVT, 0x2f, 0x00);
  713. /* Disable demod clock */
  714. cxd2841er_write_reg(priv, I2C_SLVT, 0x2c, 0x00);
  715. priv->state = STATE_SLEEP_TC;
  716. return 0;
  717. }
  718. static int cxd2841er_shutdown_to_sleep_s(struct cxd2841er_priv *priv)
  719. {
  720. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  721. if (priv->state != STATE_SHUTDOWN) {
  722. dev_dbg(&priv->i2c->dev, "%s(): invalid demod state %d\n",
  723. __func__, priv->state);
  724. return -EINVAL;
  725. }
  726. /* Set SLV-X Bank : 0x00 */
  727. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  728. /* Clear all demodulator registers */
  729. cxd2841er_write_reg(priv, I2C_SLVX, 0x02, 0x00);
  730. usleep_range(3000, 5000);
  731. /* Set SLV-X Bank : 0x00 */
  732. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  733. /* Set demod SW reset */
  734. cxd2841er_write_reg(priv, I2C_SLVX, 0x10, 0x01);
  735. switch (priv->xtal) {
  736. case SONY_XTAL_20500:
  737. cxd2841er_write_reg(priv, I2C_SLVX, 0x14, 0x00);
  738. break;
  739. case SONY_XTAL_24000:
  740. /* Select demod frequency */
  741. cxd2841er_write_reg(priv, I2C_SLVX, 0x12, 0x00);
  742. cxd2841er_write_reg(priv, I2C_SLVX, 0x14, 0x03);
  743. break;
  744. case SONY_XTAL_41000:
  745. cxd2841er_write_reg(priv, I2C_SLVX, 0x14, 0x01);
  746. break;
  747. default:
  748. dev_dbg(&priv->i2c->dev, "%s(): invalid demod xtal %d\n",
  749. __func__, priv->xtal);
  750. return -EINVAL;
  751. }
  752. /* Set demod mode */
  753. cxd2841er_write_reg(priv, I2C_SLVX, 0x17, 0x0a);
  754. /* Clear demod SW reset */
  755. cxd2841er_write_reg(priv, I2C_SLVX, 0x10, 0x00);
  756. usleep_range(1000, 2000);
  757. /* Set SLV-T Bank : 0x00 */
  758. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  759. /* enable DSQOUT */
  760. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x1F);
  761. /* enable DSQIN */
  762. cxd2841er_write_reg(priv, I2C_SLVT, 0x9C, 0x40);
  763. /* TADC Bias On */
  764. cxd2841er_write_reg(priv, I2C_SLVT, 0x43, 0x0a);
  765. cxd2841er_write_reg(priv, I2C_SLVT, 0x41, 0x0a);
  766. /* SADC Bias On */
  767. cxd2841er_write_reg(priv, I2C_SLVT, 0x63, 0x16);
  768. cxd2841er_write_reg(priv, I2C_SLVT, 0x65, 0x27);
  769. cxd2841er_write_reg(priv, I2C_SLVT, 0x69, 0x06);
  770. priv->state = STATE_SLEEP_S;
  771. return 0;
  772. }
  773. static int cxd2841er_shutdown_to_sleep_tc(struct cxd2841er_priv *priv)
  774. {
  775. u8 data = 0;
  776. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  777. if (priv->state != STATE_SHUTDOWN) {
  778. dev_dbg(&priv->i2c->dev, "%s(): invalid demod state %d\n",
  779. __func__, priv->state);
  780. return -EINVAL;
  781. }
  782. /* Set SLV-X Bank : 0x00 */
  783. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  784. /* Clear all demodulator registers */
  785. cxd2841er_write_reg(priv, I2C_SLVX, 0x02, 0x00);
  786. usleep_range(3000, 5000);
  787. /* Set SLV-X Bank : 0x00 */
  788. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  789. /* Set demod SW reset */
  790. cxd2841er_write_reg(priv, I2C_SLVX, 0x10, 0x01);
  791. /* Select ADC clock mode */
  792. cxd2841er_write_reg(priv, I2C_SLVX, 0x13, 0x00);
  793. switch (priv->xtal) {
  794. case SONY_XTAL_20500:
  795. data = 0x0;
  796. break;
  797. case SONY_XTAL_24000:
  798. /* Select demod frequency */
  799. cxd2841er_write_reg(priv, I2C_SLVX, 0x12, 0x00);
  800. data = 0x3;
  801. break;
  802. case SONY_XTAL_41000:
  803. cxd2841er_write_reg(priv, I2C_SLVX, 0x12, 0x00);
  804. data = 0x1;
  805. break;
  806. }
  807. cxd2841er_write_reg(priv, I2C_SLVX, 0x14, data);
  808. /* Clear demod SW reset */
  809. cxd2841er_write_reg(priv, I2C_SLVX, 0x10, 0x00);
  810. usleep_range(1000, 2000);
  811. /* Set SLV-T Bank : 0x00 */
  812. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  813. /* TADC Bias On */
  814. cxd2841er_write_reg(priv, I2C_SLVT, 0x43, 0x0a);
  815. cxd2841er_write_reg(priv, I2C_SLVT, 0x41, 0x0a);
  816. /* SADC Bias On */
  817. cxd2841er_write_reg(priv, I2C_SLVT, 0x63, 0x16);
  818. cxd2841er_write_reg(priv, I2C_SLVT, 0x65, 0x27);
  819. cxd2841er_write_reg(priv, I2C_SLVT, 0x69, 0x06);
  820. priv->state = STATE_SLEEP_TC;
  821. return 0;
  822. }
  823. static int cxd2841er_tune_done(struct cxd2841er_priv *priv)
  824. {
  825. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  826. /* Set SLV-T Bank : 0x00 */
  827. cxd2841er_write_reg(priv, I2C_SLVT, 0, 0);
  828. /* SW Reset */
  829. cxd2841er_write_reg(priv, I2C_SLVT, 0xfe, 0x01);
  830. /* Enable TS output */
  831. cxd2841er_write_reg(priv, I2C_SLVT, 0xc3, 0x00);
  832. return 0;
  833. }
  834. /* Set TS parallel mode */
  835. static void cxd2841er_set_ts_clock_mode(struct cxd2841er_priv *priv,
  836. u8 system)
  837. {
  838. u8 serial_ts, ts_rate_ctrl_off, ts_in_off;
  839. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  840. /* Set SLV-T Bank : 0x00 */
  841. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  842. cxd2841er_read_reg(priv, I2C_SLVT, 0xc4, &serial_ts);
  843. cxd2841er_read_reg(priv, I2C_SLVT, 0xd3, &ts_rate_ctrl_off);
  844. cxd2841er_read_reg(priv, I2C_SLVT, 0xde, &ts_in_off);
  845. dev_dbg(&priv->i2c->dev, "%s(): ser_ts=0x%02x rate_ctrl_off=0x%02x in_off=0x%02x\n",
  846. __func__, serial_ts, ts_rate_ctrl_off, ts_in_off);
  847. /*
  848. * slave Bank Addr Bit default Name
  849. * <SLV-T> 00h C4h [1:0] 2'b?? OSERCKMODE
  850. */
  851. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xc4,
  852. ((priv->flags & CXD2841ER_TS_SERIAL) ? 0x01 : 0x00), 0x03);
  853. /*
  854. * slave Bank Addr Bit default Name
  855. * <SLV-T> 00h D1h [1:0] 2'b?? OSERDUTYMODE
  856. */
  857. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xd1,
  858. ((priv->flags & CXD2841ER_TS_SERIAL) ? 0x01 : 0x00), 0x03);
  859. /*
  860. * slave Bank Addr Bit default Name
  861. * <SLV-T> 00h D9h [7:0] 8'h08 OTSCKPERIOD
  862. */
  863. cxd2841er_write_reg(priv, I2C_SLVT, 0xd9, 0x08);
  864. /*
  865. * Disable TS IF Clock
  866. * slave Bank Addr Bit default Name
  867. * <SLV-T> 00h 32h [0] 1'b1 OREG_CK_TSIF_EN
  868. */
  869. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x32, 0x00, 0x01);
  870. /*
  871. * slave Bank Addr Bit default Name
  872. * <SLV-T> 00h 33h [1:0] 2'b01 OREG_CKSEL_TSIF
  873. */
  874. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x33,
  875. ((priv->flags & CXD2841ER_TS_SERIAL) ? 0x01 : 0x00), 0x03);
  876. /*
  877. * Enable TS IF Clock
  878. * slave Bank Addr Bit default Name
  879. * <SLV-T> 00h 32h [0] 1'b1 OREG_CK_TSIF_EN
  880. */
  881. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x32, 0x01, 0x01);
  882. if (system == SYS_DVBT) {
  883. /* Enable parity period for DVB-T */
  884. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  885. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x66, 0x01, 0x01);
  886. } else if (system == SYS_DVBC_ANNEX_A) {
  887. /* Enable parity period for DVB-C */
  888. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x40);
  889. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x66, 0x01, 0x01);
  890. }
  891. }
  892. static u8 cxd2841er_chip_id(struct cxd2841er_priv *priv)
  893. {
  894. u8 chip_id = 0;
  895. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  896. if (cxd2841er_write_reg(priv, I2C_SLVT, 0, 0) == 0)
  897. cxd2841er_read_reg(priv, I2C_SLVT, 0xfd, &chip_id);
  898. else if (cxd2841er_write_reg(priv, I2C_SLVX, 0, 0) == 0)
  899. cxd2841er_read_reg(priv, I2C_SLVX, 0xfd, &chip_id);
  900. return chip_id;
  901. }
  902. static int cxd2841er_read_status_s(struct dvb_frontend *fe,
  903. enum fe_status *status)
  904. {
  905. u8 reg = 0;
  906. struct cxd2841er_priv *priv = fe->demodulator_priv;
  907. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  908. *status = 0;
  909. if (priv->state != STATE_ACTIVE_S) {
  910. dev_err(&priv->i2c->dev, "%s(): invalid state %d\n",
  911. __func__, priv->state);
  912. return -EINVAL;
  913. }
  914. /* Set SLV-T Bank : 0xA0 */
  915. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xa0);
  916. /*
  917. * slave Bank Addr Bit Signal name
  918. * <SLV-T> A0h 11h [2] ITSLOCK
  919. */
  920. cxd2841er_read_reg(priv, I2C_SLVT, 0x11, &reg);
  921. if (reg & 0x04) {
  922. *status = FE_HAS_SIGNAL
  923. | FE_HAS_CARRIER
  924. | FE_HAS_VITERBI
  925. | FE_HAS_SYNC
  926. | FE_HAS_LOCK;
  927. }
  928. dev_dbg(&priv->i2c->dev, "%s(): result 0x%x\n", __func__, *status);
  929. return 0;
  930. }
  931. static int cxd2841er_read_status_t_t2(struct cxd2841er_priv *priv,
  932. u8 *sync, u8 *tslock, u8 *unlock)
  933. {
  934. u8 data = 0;
  935. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  936. if (priv->state != STATE_ACTIVE_TC)
  937. return -EINVAL;
  938. if (priv->system == SYS_DVBT) {
  939. /* Set SLV-T Bank : 0x10 */
  940. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  941. } else {
  942. /* Set SLV-T Bank : 0x20 */
  943. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x20);
  944. }
  945. cxd2841er_read_reg(priv, I2C_SLVT, 0x10, &data);
  946. if ((data & 0x07) == 0x07) {
  947. dev_dbg(&priv->i2c->dev,
  948. "%s(): invalid hardware state detected\n", __func__);
  949. *sync = 0;
  950. *tslock = 0;
  951. *unlock = 0;
  952. } else {
  953. *sync = ((data & 0x07) == 0x6 ? 1 : 0);
  954. *tslock = ((data & 0x20) ? 1 : 0);
  955. *unlock = ((data & 0x10) ? 1 : 0);
  956. }
  957. return 0;
  958. }
  959. static int cxd2841er_read_status_c(struct cxd2841er_priv *priv, u8 *tslock)
  960. {
  961. u8 data;
  962. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  963. if (priv->state != STATE_ACTIVE_TC)
  964. return -EINVAL;
  965. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x40);
  966. cxd2841er_read_reg(priv, I2C_SLVT, 0x88, &data);
  967. if ((data & 0x01) == 0) {
  968. *tslock = 0;
  969. } else {
  970. cxd2841er_read_reg(priv, I2C_SLVT, 0x10, &data);
  971. *tslock = ((data & 0x20) ? 1 : 0);
  972. }
  973. return 0;
  974. }
  975. static int cxd2841er_read_status_i(struct cxd2841er_priv *priv,
  976. u8 *sync, u8 *tslock, u8 *unlock)
  977. {
  978. u8 data = 0;
  979. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  980. if (priv->state != STATE_ACTIVE_TC)
  981. return -EINVAL;
  982. /* Set SLV-T Bank : 0x60 */
  983. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x60);
  984. cxd2841er_read_reg(priv, I2C_SLVT, 0x10, &data);
  985. dev_dbg(&priv->i2c->dev,
  986. "%s(): lock=0x%x\n", __func__, data);
  987. *sync = ((data & 0x02) ? 1 : 0);
  988. *tslock = ((data & 0x01) ? 1 : 0);
  989. *unlock = ((data & 0x10) ? 1 : 0);
  990. return 0;
  991. }
  992. static int cxd2841er_read_status_tc(struct dvb_frontend *fe,
  993. enum fe_status *status)
  994. {
  995. int ret = 0;
  996. u8 sync = 0;
  997. u8 tslock = 0;
  998. u8 unlock = 0;
  999. struct cxd2841er_priv *priv = fe->demodulator_priv;
  1000. *status = 0;
  1001. if (priv->state == STATE_ACTIVE_TC) {
  1002. if (priv->system == SYS_DVBT || priv->system == SYS_DVBT2) {
  1003. ret = cxd2841er_read_status_t_t2(
  1004. priv, &sync, &tslock, &unlock);
  1005. if (ret)
  1006. goto done;
  1007. if (unlock)
  1008. goto done;
  1009. if (sync)
  1010. *status = FE_HAS_SIGNAL |
  1011. FE_HAS_CARRIER |
  1012. FE_HAS_VITERBI |
  1013. FE_HAS_SYNC;
  1014. if (tslock)
  1015. *status |= FE_HAS_LOCK;
  1016. } else if (priv->system == SYS_ISDBT) {
  1017. ret = cxd2841er_read_status_i(
  1018. priv, &sync, &tslock, &unlock);
  1019. if (ret)
  1020. goto done;
  1021. if (unlock)
  1022. goto done;
  1023. if (sync)
  1024. *status = FE_HAS_SIGNAL |
  1025. FE_HAS_CARRIER |
  1026. FE_HAS_VITERBI |
  1027. FE_HAS_SYNC;
  1028. if (tslock)
  1029. *status |= FE_HAS_LOCK;
  1030. } else if (priv->system == SYS_DVBC_ANNEX_A) {
  1031. ret = cxd2841er_read_status_c(priv, &tslock);
  1032. if (ret)
  1033. goto done;
  1034. if (tslock)
  1035. *status = FE_HAS_SIGNAL |
  1036. FE_HAS_CARRIER |
  1037. FE_HAS_VITERBI |
  1038. FE_HAS_SYNC |
  1039. FE_HAS_LOCK;
  1040. }
  1041. }
  1042. done:
  1043. dev_dbg(&priv->i2c->dev, "%s(): status 0x%x\n", __func__, *status);
  1044. return ret;
  1045. }
  1046. static int cxd2841er_get_carrier_offset_s_s2(struct cxd2841er_priv *priv,
  1047. int *offset)
  1048. {
  1049. u8 data[3];
  1050. u8 is_hs_mode;
  1051. s32 cfrl_ctrlval;
  1052. s32 temp_div, temp_q, temp_r;
  1053. if (priv->state != STATE_ACTIVE_S) {
  1054. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  1055. __func__, priv->state);
  1056. return -EINVAL;
  1057. }
  1058. /*
  1059. * Get High Sampling Rate mode
  1060. * slave Bank Addr Bit Signal name
  1061. * <SLV-T> A0h 10h [0] ITRL_LOCK
  1062. */
  1063. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xa0);
  1064. cxd2841er_read_reg(priv, I2C_SLVT, 0x10, &data[0]);
  1065. if (data[0] & 0x01) {
  1066. /*
  1067. * slave Bank Addr Bit Signal name
  1068. * <SLV-T> A0h 50h [4] IHSMODE
  1069. */
  1070. cxd2841er_read_reg(priv, I2C_SLVT, 0x50, &data[0]);
  1071. is_hs_mode = (data[0] & 0x10 ? 1 : 0);
  1072. } else {
  1073. dev_dbg(&priv->i2c->dev,
  1074. "%s(): unable to detect sampling rate mode\n",
  1075. __func__);
  1076. return -EINVAL;
  1077. }
  1078. /*
  1079. * slave Bank Addr Bit Signal name
  1080. * <SLV-T> A0h 45h [4:0] ICFRL_CTRLVAL[20:16]
  1081. * <SLV-T> A0h 46h [7:0] ICFRL_CTRLVAL[15:8]
  1082. * <SLV-T> A0h 47h [7:0] ICFRL_CTRLVAL[7:0]
  1083. */
  1084. cxd2841er_read_regs(priv, I2C_SLVT, 0x45, data, 3);
  1085. cfrl_ctrlval = sign_extend32((((u32)data[0] & 0x1F) << 16) |
  1086. (((u32)data[1] & 0xFF) << 8) |
  1087. ((u32)data[2] & 0xFF), 20);
  1088. temp_div = (is_hs_mode ? 1048576 : 1572864);
  1089. if (cfrl_ctrlval > 0) {
  1090. temp_q = div_s64_rem(97375LL * cfrl_ctrlval,
  1091. temp_div, &temp_r);
  1092. } else {
  1093. temp_q = div_s64_rem(-97375LL * cfrl_ctrlval,
  1094. temp_div, &temp_r);
  1095. }
  1096. if (temp_r >= temp_div / 2)
  1097. temp_q++;
  1098. if (cfrl_ctrlval > 0)
  1099. temp_q *= -1;
  1100. *offset = temp_q;
  1101. return 0;
  1102. }
  1103. static int cxd2841er_get_carrier_offset_i(struct cxd2841er_priv *priv,
  1104. u32 bandwidth, int *offset)
  1105. {
  1106. u8 data[4];
  1107. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1108. if (priv->state != STATE_ACTIVE_TC) {
  1109. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  1110. __func__, priv->state);
  1111. return -EINVAL;
  1112. }
  1113. if (priv->system != SYS_ISDBT) {
  1114. dev_dbg(&priv->i2c->dev, "%s(): invalid delivery system %d\n",
  1115. __func__, priv->system);
  1116. return -EINVAL;
  1117. }
  1118. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x60);
  1119. cxd2841er_read_regs(priv, I2C_SLVT, 0x4c, data, sizeof(data));
  1120. *offset = -1 * sign_extend32(
  1121. ((u32)(data[0] & 0x1F) << 24) | ((u32)data[1] << 16) |
  1122. ((u32)data[2] << 8) | (u32)data[3], 29);
  1123. switch (bandwidth) {
  1124. case 6000000:
  1125. *offset = -1 * ((*offset) * 8/264);
  1126. break;
  1127. case 7000000:
  1128. *offset = -1 * ((*offset) * 8/231);
  1129. break;
  1130. case 8000000:
  1131. *offset = -1 * ((*offset) * 8/198);
  1132. break;
  1133. default:
  1134. dev_dbg(&priv->i2c->dev, "%s(): invalid bandwidth %d\n",
  1135. __func__, bandwidth);
  1136. return -EINVAL;
  1137. }
  1138. dev_dbg(&priv->i2c->dev, "%s(): bandwidth %d offset %d\n",
  1139. __func__, bandwidth, *offset);
  1140. return 0;
  1141. }
  1142. static int cxd2841er_get_carrier_offset_t(struct cxd2841er_priv *priv,
  1143. u32 bandwidth, int *offset)
  1144. {
  1145. u8 data[4];
  1146. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1147. if (priv->state != STATE_ACTIVE_TC) {
  1148. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  1149. __func__, priv->state);
  1150. return -EINVAL;
  1151. }
  1152. if (priv->system != SYS_DVBT) {
  1153. dev_dbg(&priv->i2c->dev, "%s(): invalid delivery system %d\n",
  1154. __func__, priv->system);
  1155. return -EINVAL;
  1156. }
  1157. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  1158. cxd2841er_read_regs(priv, I2C_SLVT, 0x4c, data, sizeof(data));
  1159. *offset = -1 * sign_extend32(
  1160. ((u32)(data[0] & 0x1F) << 24) | ((u32)data[1] << 16) |
  1161. ((u32)data[2] << 8) | (u32)data[3], 29);
  1162. *offset *= (bandwidth / 1000000);
  1163. *offset /= 235;
  1164. return 0;
  1165. }
  1166. static int cxd2841er_get_carrier_offset_t2(struct cxd2841er_priv *priv,
  1167. u32 bandwidth, int *offset)
  1168. {
  1169. u8 data[4];
  1170. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1171. if (priv->state != STATE_ACTIVE_TC) {
  1172. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  1173. __func__, priv->state);
  1174. return -EINVAL;
  1175. }
  1176. if (priv->system != SYS_DVBT2) {
  1177. dev_dbg(&priv->i2c->dev, "%s(): invalid delivery system %d\n",
  1178. __func__, priv->system);
  1179. return -EINVAL;
  1180. }
  1181. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x20);
  1182. cxd2841er_read_regs(priv, I2C_SLVT, 0x4c, data, sizeof(data));
  1183. *offset = -1 * sign_extend32(
  1184. ((u32)(data[0] & 0x0F) << 24) | ((u32)data[1] << 16) |
  1185. ((u32)data[2] << 8) | (u32)data[3], 27);
  1186. switch (bandwidth) {
  1187. case 1712000:
  1188. *offset /= 582;
  1189. break;
  1190. case 5000000:
  1191. case 6000000:
  1192. case 7000000:
  1193. case 8000000:
  1194. *offset *= (bandwidth / 1000000);
  1195. *offset /= 940;
  1196. break;
  1197. default:
  1198. dev_dbg(&priv->i2c->dev, "%s(): invalid bandwidth %d\n",
  1199. __func__, bandwidth);
  1200. return -EINVAL;
  1201. }
  1202. return 0;
  1203. }
  1204. static int cxd2841er_get_carrier_offset_c(struct cxd2841er_priv *priv,
  1205. int *offset)
  1206. {
  1207. u8 data[2];
  1208. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1209. if (priv->state != STATE_ACTIVE_TC) {
  1210. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  1211. __func__, priv->state);
  1212. return -EINVAL;
  1213. }
  1214. if (priv->system != SYS_DVBC_ANNEX_A) {
  1215. dev_dbg(&priv->i2c->dev, "%s(): invalid delivery system %d\n",
  1216. __func__, priv->system);
  1217. return -EINVAL;
  1218. }
  1219. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x40);
  1220. cxd2841er_read_regs(priv, I2C_SLVT, 0x15, data, sizeof(data));
  1221. *offset = div_s64(41000LL * sign_extend32((((u32)data[0] & 0x3f) << 8)
  1222. | (u32)data[1], 13), 16384);
  1223. return 0;
  1224. }
  1225. static int cxd2841er_read_packet_errors_c(
  1226. struct cxd2841er_priv *priv, u32 *penum)
  1227. {
  1228. u8 data[3];
  1229. *penum = 0;
  1230. if (priv->state != STATE_ACTIVE_TC) {
  1231. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  1232. __func__, priv->state);
  1233. return -EINVAL;
  1234. }
  1235. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x40);
  1236. cxd2841er_read_regs(priv, I2C_SLVT, 0xea, data, sizeof(data));
  1237. if (data[2] & 0x01)
  1238. *penum = ((u32)data[0] << 8) | (u32)data[1];
  1239. return 0;
  1240. }
  1241. static int cxd2841er_read_packet_errors_t(
  1242. struct cxd2841er_priv *priv, u32 *penum)
  1243. {
  1244. u8 data[3];
  1245. *penum = 0;
  1246. if (priv->state != STATE_ACTIVE_TC) {
  1247. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  1248. __func__, priv->state);
  1249. return -EINVAL;
  1250. }
  1251. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  1252. cxd2841er_read_regs(priv, I2C_SLVT, 0xea, data, sizeof(data));
  1253. if (data[2] & 0x01)
  1254. *penum = ((u32)data[0] << 8) | (u32)data[1];
  1255. return 0;
  1256. }
  1257. static int cxd2841er_read_packet_errors_t2(
  1258. struct cxd2841er_priv *priv, u32 *penum)
  1259. {
  1260. u8 data[3];
  1261. *penum = 0;
  1262. if (priv->state != STATE_ACTIVE_TC) {
  1263. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  1264. __func__, priv->state);
  1265. return -EINVAL;
  1266. }
  1267. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x24);
  1268. cxd2841er_read_regs(priv, I2C_SLVT, 0xfd, data, sizeof(data));
  1269. if (data[0] & 0x01)
  1270. *penum = ((u32)data[1] << 8) | (u32)data[2];
  1271. return 0;
  1272. }
  1273. static int cxd2841er_read_packet_errors_i(
  1274. struct cxd2841er_priv *priv, u32 *penum)
  1275. {
  1276. u8 data[2];
  1277. *penum = 0;
  1278. if (priv->state != STATE_ACTIVE_TC) {
  1279. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  1280. __func__, priv->state);
  1281. return -EINVAL;
  1282. }
  1283. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x60);
  1284. cxd2841er_read_regs(priv, I2C_SLVT, 0xA1, data, 1);
  1285. if (!(data[0] & 0x01))
  1286. return 0;
  1287. /* Layer A */
  1288. cxd2841er_read_regs(priv, I2C_SLVT, 0xA2, data, sizeof(data));
  1289. *penum = ((u32)data[0] << 8) | (u32)data[1];
  1290. /* Layer B */
  1291. cxd2841er_read_regs(priv, I2C_SLVT, 0xA4, data, sizeof(data));
  1292. *penum += ((u32)data[0] << 8) | (u32)data[1];
  1293. /* Layer C */
  1294. cxd2841er_read_regs(priv, I2C_SLVT, 0xA6, data, sizeof(data));
  1295. *penum += ((u32)data[0] << 8) | (u32)data[1];
  1296. return 0;
  1297. }
  1298. static int cxd2841er_read_ber_c(struct cxd2841er_priv *priv,
  1299. u32 *bit_error, u32 *bit_count)
  1300. {
  1301. u8 data[3];
  1302. u32 bit_err, period_exp;
  1303. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1304. if (priv->state != STATE_ACTIVE_TC) {
  1305. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  1306. __func__, priv->state);
  1307. return -EINVAL;
  1308. }
  1309. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x40);
  1310. cxd2841er_read_regs(priv, I2C_SLVT, 0x62, data, sizeof(data));
  1311. if (!(data[0] & 0x80)) {
  1312. dev_dbg(&priv->i2c->dev,
  1313. "%s(): no valid BER data\n", __func__);
  1314. return -EINVAL;
  1315. }
  1316. bit_err = ((u32)(data[0] & 0x3f) << 16) |
  1317. ((u32)data[1] << 8) |
  1318. (u32)data[2];
  1319. cxd2841er_read_reg(priv, I2C_SLVT, 0x60, data);
  1320. period_exp = data[0] & 0x1f;
  1321. if ((period_exp <= 11) && (bit_err > (1 << period_exp) * 204 * 8)) {
  1322. dev_dbg(&priv->i2c->dev,
  1323. "%s(): period_exp(%u) or bit_err(%u) not in range. no valid BER data\n",
  1324. __func__, period_exp, bit_err);
  1325. return -EINVAL;
  1326. }
  1327. dev_dbg(&priv->i2c->dev,
  1328. "%s(): period_exp(%u) or bit_err(%u) count=%d\n",
  1329. __func__, period_exp, bit_err,
  1330. ((1 << period_exp) * 204 * 8));
  1331. *bit_error = bit_err;
  1332. *bit_count = ((1 << period_exp) * 204 * 8);
  1333. return 0;
  1334. }
  1335. static int cxd2841er_read_ber_i(struct cxd2841er_priv *priv,
  1336. u32 *bit_error, u32 *bit_count)
  1337. {
  1338. u8 data[3];
  1339. u8 pktnum[2];
  1340. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1341. if (priv->state != STATE_ACTIVE_TC) {
  1342. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  1343. __func__, priv->state);
  1344. return -EINVAL;
  1345. }
  1346. cxd2841er_freeze_regs(priv);
  1347. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x60);
  1348. cxd2841er_read_regs(priv, I2C_SLVT, 0x5B, pktnum, sizeof(pktnum));
  1349. cxd2841er_read_regs(priv, I2C_SLVT, 0x16, data, sizeof(data));
  1350. cxd2841er_unfreeze_regs(priv);
  1351. if (!pktnum[0] && !pktnum[1]) {
  1352. dev_dbg(&priv->i2c->dev,
  1353. "%s(): no valid BER data\n", __func__);
  1354. return -EINVAL;
  1355. }
  1356. *bit_error = ((u32)(data[0] & 0x7F) << 16) |
  1357. ((u32)data[1] << 8) | data[2];
  1358. *bit_count = ((((u32)pktnum[0] << 8) | pktnum[1]) * 204 * 8);
  1359. dev_dbg(&priv->i2c->dev, "%s(): bit_error=%u bit_count=%u\n",
  1360. __func__, *bit_error, *bit_count);
  1361. return 0;
  1362. }
  1363. static int cxd2841er_mon_read_ber_s(struct cxd2841er_priv *priv,
  1364. u32 *bit_error, u32 *bit_count)
  1365. {
  1366. u8 data[11];
  1367. /* Set SLV-T Bank : 0xA0 */
  1368. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xa0);
  1369. /*
  1370. * slave Bank Addr Bit Signal name
  1371. * <SLV-T> A0h 35h [0] IFVBER_VALID
  1372. * <SLV-T> A0h 36h [5:0] IFVBER_BITERR[21:16]
  1373. * <SLV-T> A0h 37h [7:0] IFVBER_BITERR[15:8]
  1374. * <SLV-T> A0h 38h [7:0] IFVBER_BITERR[7:0]
  1375. * <SLV-T> A0h 3Dh [5:0] IFVBER_BITNUM[21:16]
  1376. * <SLV-T> A0h 3Eh [7:0] IFVBER_BITNUM[15:8]
  1377. * <SLV-T> A0h 3Fh [7:0] IFVBER_BITNUM[7:0]
  1378. */
  1379. cxd2841er_read_regs(priv, I2C_SLVT, 0x35, data, 11);
  1380. if (data[0] & 0x01) {
  1381. *bit_error = ((u32)(data[1] & 0x3F) << 16) |
  1382. ((u32)(data[2] & 0xFF) << 8) |
  1383. (u32)(data[3] & 0xFF);
  1384. *bit_count = ((u32)(data[8] & 0x3F) << 16) |
  1385. ((u32)(data[9] & 0xFF) << 8) |
  1386. (u32)(data[10] & 0xFF);
  1387. if ((*bit_count == 0) || (*bit_error > *bit_count)) {
  1388. dev_dbg(&priv->i2c->dev,
  1389. "%s(): invalid bit_error %d, bit_count %d\n",
  1390. __func__, *bit_error, *bit_count);
  1391. return -EINVAL;
  1392. }
  1393. return 0;
  1394. }
  1395. dev_dbg(&priv->i2c->dev, "%s(): no data available\n", __func__);
  1396. return -EINVAL;
  1397. }
  1398. static int cxd2841er_mon_read_ber_s2(struct cxd2841er_priv *priv,
  1399. u32 *bit_error, u32 *bit_count)
  1400. {
  1401. u8 data[5];
  1402. u32 period;
  1403. /* Set SLV-T Bank : 0xB2 */
  1404. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xb2);
  1405. /*
  1406. * slave Bank Addr Bit Signal name
  1407. * <SLV-T> B2h 30h [0] IFLBER_VALID
  1408. * <SLV-T> B2h 31h [3:0] IFLBER_BITERR[27:24]
  1409. * <SLV-T> B2h 32h [7:0] IFLBER_BITERR[23:16]
  1410. * <SLV-T> B2h 33h [7:0] IFLBER_BITERR[15:8]
  1411. * <SLV-T> B2h 34h [7:0] IFLBER_BITERR[7:0]
  1412. */
  1413. cxd2841er_read_regs(priv, I2C_SLVT, 0x30, data, 5);
  1414. if (data[0] & 0x01) {
  1415. /* Bit error count */
  1416. *bit_error = ((u32)(data[1] & 0x0F) << 24) |
  1417. ((u32)(data[2] & 0xFF) << 16) |
  1418. ((u32)(data[3] & 0xFF) << 8) |
  1419. (u32)(data[4] & 0xFF);
  1420. /* Set SLV-T Bank : 0xA0 */
  1421. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xa0);
  1422. cxd2841er_read_reg(priv, I2C_SLVT, 0x7a, data);
  1423. /* Measurement period */
  1424. period = (u32)(1 << (data[0] & 0x0F));
  1425. if (period == 0) {
  1426. dev_dbg(&priv->i2c->dev,
  1427. "%s(): period is 0\n", __func__);
  1428. return -EINVAL;
  1429. }
  1430. if (*bit_error > (period * 64800)) {
  1431. dev_dbg(&priv->i2c->dev,
  1432. "%s(): invalid bit_err 0x%x period 0x%x\n",
  1433. __func__, *bit_error, period);
  1434. return -EINVAL;
  1435. }
  1436. *bit_count = period * 64800;
  1437. return 0;
  1438. } else {
  1439. dev_dbg(&priv->i2c->dev,
  1440. "%s(): no data available\n", __func__);
  1441. }
  1442. return -EINVAL;
  1443. }
  1444. static int cxd2841er_read_ber_t2(struct cxd2841er_priv *priv,
  1445. u32 *bit_error, u32 *bit_count)
  1446. {
  1447. u8 data[4];
  1448. u32 period_exp, n_ldpc;
  1449. if (priv->state != STATE_ACTIVE_TC) {
  1450. dev_dbg(&priv->i2c->dev,
  1451. "%s(): invalid state %d\n", __func__, priv->state);
  1452. return -EINVAL;
  1453. }
  1454. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x20);
  1455. cxd2841er_read_regs(priv, I2C_SLVT, 0x39, data, sizeof(data));
  1456. if (!(data[0] & 0x10)) {
  1457. dev_dbg(&priv->i2c->dev,
  1458. "%s(): no valid BER data\n", __func__);
  1459. return -EINVAL;
  1460. }
  1461. *bit_error = ((u32)(data[0] & 0x0f) << 24) |
  1462. ((u32)data[1] << 16) |
  1463. ((u32)data[2] << 8) |
  1464. (u32)data[3];
  1465. cxd2841er_read_reg(priv, I2C_SLVT, 0x6f, data);
  1466. period_exp = data[0] & 0x0f;
  1467. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x22);
  1468. cxd2841er_read_reg(priv, I2C_SLVT, 0x5e, data);
  1469. n_ldpc = ((data[0] & 0x03) == 0 ? 16200 : 64800);
  1470. if (*bit_error > ((1U << period_exp) * n_ldpc)) {
  1471. dev_dbg(&priv->i2c->dev,
  1472. "%s(): invalid BER value\n", __func__);
  1473. return -EINVAL;
  1474. }
  1475. /*
  1476. * FIXME: the right thing would be to return bit_error untouched,
  1477. * but, as we don't know the scale returned by the counters, let's
  1478. * at least preserver BER = bit_error/bit_count.
  1479. */
  1480. if (period_exp >= 4) {
  1481. *bit_count = (1U << (period_exp - 4)) * (n_ldpc / 200);
  1482. *bit_error *= 3125ULL;
  1483. } else {
  1484. *bit_count = (1U << period_exp) * (n_ldpc / 200);
  1485. *bit_error *= 50000ULL;
  1486. }
  1487. return 0;
  1488. }
  1489. static int cxd2841er_read_ber_t(struct cxd2841er_priv *priv,
  1490. u32 *bit_error, u32 *bit_count)
  1491. {
  1492. u8 data[2];
  1493. u32 period;
  1494. if (priv->state != STATE_ACTIVE_TC) {
  1495. dev_dbg(&priv->i2c->dev,
  1496. "%s(): invalid state %d\n", __func__, priv->state);
  1497. return -EINVAL;
  1498. }
  1499. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  1500. cxd2841er_read_reg(priv, I2C_SLVT, 0x39, data);
  1501. if (!(data[0] & 0x01)) {
  1502. dev_dbg(&priv->i2c->dev,
  1503. "%s(): no valid BER data\n", __func__);
  1504. return 0;
  1505. }
  1506. cxd2841er_read_regs(priv, I2C_SLVT, 0x22, data, sizeof(data));
  1507. *bit_error = ((u32)data[0] << 8) | (u32)data[1];
  1508. cxd2841er_read_reg(priv, I2C_SLVT, 0x6f, data);
  1509. period = ((data[0] & 0x07) == 0) ? 256 : (4096 << (data[0] & 0x07));
  1510. /*
  1511. * FIXME: the right thing would be to return bit_error untouched,
  1512. * but, as we don't know the scale returned by the counters, let's
  1513. * at least preserver BER = bit_error/bit_count.
  1514. */
  1515. *bit_count = period / 128;
  1516. *bit_error *= 78125ULL;
  1517. return 0;
  1518. }
  1519. static int cxd2841er_freeze_regs(struct cxd2841er_priv *priv)
  1520. {
  1521. /*
  1522. * Freeze registers: ensure multiple separate register reads
  1523. * are from the same snapshot
  1524. */
  1525. cxd2841er_write_reg(priv, I2C_SLVT, 0x01, 0x01);
  1526. return 0;
  1527. }
  1528. static int cxd2841er_unfreeze_regs(struct cxd2841er_priv *priv)
  1529. {
  1530. /*
  1531. * un-freeze registers
  1532. */
  1533. cxd2841er_write_reg(priv, I2C_SLVT, 0x01, 0x00);
  1534. return 0;
  1535. }
  1536. static u32 cxd2841er_dvbs_read_snr(struct cxd2841er_priv *priv,
  1537. u8 delsys, u32 *snr)
  1538. {
  1539. u8 data[3];
  1540. u32 res = 0, value;
  1541. int min_index, max_index, index;
  1542. static const struct cxd2841er_cnr_data *cn_data;
  1543. cxd2841er_freeze_regs(priv);
  1544. /* Set SLV-T Bank : 0xA1 */
  1545. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xa1);
  1546. /*
  1547. * slave Bank Addr Bit Signal name
  1548. * <SLV-T> A1h 10h [0] ICPM_QUICKRDY
  1549. * <SLV-T> A1h 11h [4:0] ICPM_QUICKCNDT[12:8]
  1550. * <SLV-T> A1h 12h [7:0] ICPM_QUICKCNDT[7:0]
  1551. */
  1552. cxd2841er_read_regs(priv, I2C_SLVT, 0x10, data, 3);
  1553. cxd2841er_unfreeze_regs(priv);
  1554. if (data[0] & 0x01) {
  1555. value = ((u32)(data[1] & 0x1F) << 8) | (u32)(data[2] & 0xFF);
  1556. min_index = 0;
  1557. if (delsys == SYS_DVBS) {
  1558. cn_data = s_cn_data;
  1559. max_index = ARRAY_SIZE(s_cn_data) - 1;
  1560. } else {
  1561. cn_data = s2_cn_data;
  1562. max_index = ARRAY_SIZE(s2_cn_data) - 1;
  1563. }
  1564. if (value >= cn_data[min_index].value) {
  1565. res = cn_data[min_index].cnr_x1000;
  1566. goto done;
  1567. }
  1568. if (value <= cn_data[max_index].value) {
  1569. res = cn_data[max_index].cnr_x1000;
  1570. goto done;
  1571. }
  1572. while ((max_index - min_index) > 1) {
  1573. index = (max_index + min_index) / 2;
  1574. if (value == cn_data[index].value) {
  1575. res = cn_data[index].cnr_x1000;
  1576. goto done;
  1577. } else if (value > cn_data[index].value)
  1578. max_index = index;
  1579. else
  1580. min_index = index;
  1581. if ((max_index - min_index) <= 1) {
  1582. if (value == cn_data[max_index].value) {
  1583. res = cn_data[max_index].cnr_x1000;
  1584. goto done;
  1585. } else {
  1586. res = cn_data[min_index].cnr_x1000;
  1587. goto done;
  1588. }
  1589. }
  1590. }
  1591. } else {
  1592. dev_dbg(&priv->i2c->dev,
  1593. "%s(): no data available\n", __func__);
  1594. return -EINVAL;
  1595. }
  1596. done:
  1597. *snr = res;
  1598. return 0;
  1599. }
  1600. static uint32_t sony_log(uint32_t x)
  1601. {
  1602. return (((10000>>8)*(intlog2(x)>>16) + LOG2_E_100X/2)/LOG2_E_100X);
  1603. }
  1604. static int cxd2841er_read_snr_c(struct cxd2841er_priv *priv, u32 *snr)
  1605. {
  1606. u32 reg;
  1607. u8 data[2];
  1608. enum sony_dvbc_constellation_t qam = SONY_DVBC_CONSTELLATION_16QAM;
  1609. *snr = 0;
  1610. if (priv->state != STATE_ACTIVE_TC) {
  1611. dev_dbg(&priv->i2c->dev,
  1612. "%s(): invalid state %d\n",
  1613. __func__, priv->state);
  1614. return -EINVAL;
  1615. }
  1616. cxd2841er_freeze_regs(priv);
  1617. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x40);
  1618. cxd2841er_read_regs(priv, I2C_SLVT, 0x19, data, 1);
  1619. qam = (enum sony_dvbc_constellation_t) (data[0] & 0x07);
  1620. cxd2841er_read_regs(priv, I2C_SLVT, 0x4C, data, 2);
  1621. cxd2841er_unfreeze_regs(priv);
  1622. reg = ((u32)(data[0]&0x1f) << 8) | (u32)data[1];
  1623. if (reg == 0) {
  1624. dev_dbg(&priv->i2c->dev,
  1625. "%s(): reg value out of range\n", __func__);
  1626. return 0;
  1627. }
  1628. switch (qam) {
  1629. case SONY_DVBC_CONSTELLATION_16QAM:
  1630. case SONY_DVBC_CONSTELLATION_64QAM:
  1631. case SONY_DVBC_CONSTELLATION_256QAM:
  1632. /* SNR(dB) = -9.50 * ln(IREG_SNR_ESTIMATE / (24320)) */
  1633. if (reg < 126)
  1634. reg = 126;
  1635. *snr = -95 * (int32_t)sony_log(reg) + 95941;
  1636. break;
  1637. case SONY_DVBC_CONSTELLATION_32QAM:
  1638. case SONY_DVBC_CONSTELLATION_128QAM:
  1639. /* SNR(dB) = -8.75 * ln(IREG_SNR_ESTIMATE / (20800)) */
  1640. if (reg < 69)
  1641. reg = 69;
  1642. *snr = -88 * (int32_t)sony_log(reg) + 86999;
  1643. break;
  1644. default:
  1645. return -EINVAL;
  1646. }
  1647. return 0;
  1648. }
  1649. static int cxd2841er_read_snr_t(struct cxd2841er_priv *priv, u32 *snr)
  1650. {
  1651. u32 reg;
  1652. u8 data[2];
  1653. *snr = 0;
  1654. if (priv->state != STATE_ACTIVE_TC) {
  1655. dev_dbg(&priv->i2c->dev,
  1656. "%s(): invalid state %d\n", __func__, priv->state);
  1657. return -EINVAL;
  1658. }
  1659. cxd2841er_freeze_regs(priv);
  1660. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  1661. cxd2841er_read_regs(priv, I2C_SLVT, 0x28, data, sizeof(data));
  1662. cxd2841er_unfreeze_regs(priv);
  1663. reg = ((u32)data[0] << 8) | (u32)data[1];
  1664. if (reg == 0) {
  1665. dev_dbg(&priv->i2c->dev,
  1666. "%s(): reg value out of range\n", __func__);
  1667. return 0;
  1668. }
  1669. if (reg > 4996)
  1670. reg = 4996;
  1671. *snr = 100 * ((INTLOG10X100(reg) - INTLOG10X100(5350 - reg)) + 285);
  1672. return 0;
  1673. }
  1674. static int cxd2841er_read_snr_t2(struct cxd2841er_priv *priv, u32 *snr)
  1675. {
  1676. u32 reg;
  1677. u8 data[2];
  1678. *snr = 0;
  1679. if (priv->state != STATE_ACTIVE_TC) {
  1680. dev_dbg(&priv->i2c->dev,
  1681. "%s(): invalid state %d\n", __func__, priv->state);
  1682. return -EINVAL;
  1683. }
  1684. cxd2841er_freeze_regs(priv);
  1685. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x20);
  1686. cxd2841er_read_regs(priv, I2C_SLVT, 0x28, data, sizeof(data));
  1687. cxd2841er_unfreeze_regs(priv);
  1688. reg = ((u32)data[0] << 8) | (u32)data[1];
  1689. if (reg == 0) {
  1690. dev_dbg(&priv->i2c->dev,
  1691. "%s(): reg value out of range\n", __func__);
  1692. return 0;
  1693. }
  1694. if (reg > 10876)
  1695. reg = 10876;
  1696. *snr = 100 * ((INTLOG10X100(reg) - INTLOG10X100(12600 - reg)) + 320);
  1697. return 0;
  1698. }
  1699. static int cxd2841er_read_snr_i(struct cxd2841er_priv *priv, u32 *snr)
  1700. {
  1701. u32 reg;
  1702. u8 data[2];
  1703. *snr = 0;
  1704. if (priv->state != STATE_ACTIVE_TC) {
  1705. dev_dbg(&priv->i2c->dev,
  1706. "%s(): invalid state %d\n", __func__,
  1707. priv->state);
  1708. return -EINVAL;
  1709. }
  1710. cxd2841er_freeze_regs(priv);
  1711. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x60);
  1712. cxd2841er_read_regs(priv, I2C_SLVT, 0x28, data, sizeof(data));
  1713. cxd2841er_unfreeze_regs(priv);
  1714. reg = ((u32)data[0] << 8) | (u32)data[1];
  1715. if (reg == 0) {
  1716. dev_dbg(&priv->i2c->dev,
  1717. "%s(): reg value out of range\n", __func__);
  1718. return 0;
  1719. }
  1720. *snr = 10000 * (intlog10(reg) >> 24) - 9031;
  1721. return 0;
  1722. }
  1723. static u16 cxd2841er_read_agc_gain_c(struct cxd2841er_priv *priv,
  1724. u8 delsys)
  1725. {
  1726. u8 data[2];
  1727. cxd2841er_write_reg(
  1728. priv, I2C_SLVT, 0x00, 0x40);
  1729. cxd2841er_read_regs(priv, I2C_SLVT, 0x49, data, 2);
  1730. dev_dbg(&priv->i2c->dev,
  1731. "%s(): AGC value=%u\n",
  1732. __func__, (((u16)data[0] & 0x0F) << 8) |
  1733. (u16)(data[1] & 0xFF));
  1734. return ((((u16)data[0] & 0x0F) << 8) | (u16)(data[1] & 0xFF)) << 4;
  1735. }
  1736. static u16 cxd2841er_read_agc_gain_t_t2(struct cxd2841er_priv *priv,
  1737. u8 delsys)
  1738. {
  1739. u8 data[2];
  1740. cxd2841er_write_reg(
  1741. priv, I2C_SLVT, 0x00, (delsys == SYS_DVBT ? 0x10 : 0x20));
  1742. cxd2841er_read_regs(priv, I2C_SLVT, 0x26, data, 2);
  1743. dev_dbg(&priv->i2c->dev,
  1744. "%s(): AGC value=%u\n",
  1745. __func__, (((u16)data[0] & 0x0F) << 8) |
  1746. (u16)(data[1] & 0xFF));
  1747. return ((((u16)data[0] & 0x0F) << 8) | (u16)(data[1] & 0xFF)) << 4;
  1748. }
  1749. static u16 cxd2841er_read_agc_gain_i(struct cxd2841er_priv *priv,
  1750. u8 delsys)
  1751. {
  1752. u8 data[2];
  1753. cxd2841er_write_reg(
  1754. priv, I2C_SLVT, 0x00, 0x60);
  1755. cxd2841er_read_regs(priv, I2C_SLVT, 0x26, data, 2);
  1756. dev_dbg(&priv->i2c->dev,
  1757. "%s(): AGC value=%u\n",
  1758. __func__, (((u16)data[0] & 0x0F) << 8) |
  1759. (u16)(data[1] & 0xFF));
  1760. return ((((u16)data[0] & 0x0F) << 8) | (u16)(data[1] & 0xFF)) << 4;
  1761. }
  1762. static u16 cxd2841er_read_agc_gain_s(struct cxd2841er_priv *priv)
  1763. {
  1764. u8 data[2];
  1765. /* Set SLV-T Bank : 0xA0 */
  1766. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xa0);
  1767. /*
  1768. * slave Bank Addr Bit Signal name
  1769. * <SLV-T> A0h 1Fh [4:0] IRFAGC_GAIN[12:8]
  1770. * <SLV-T> A0h 20h [7:0] IRFAGC_GAIN[7:0]
  1771. */
  1772. cxd2841er_read_regs(priv, I2C_SLVT, 0x1f, data, 2);
  1773. return ((((u16)data[0] & 0x1F) << 8) | (u16)(data[1] & 0xFF)) << 3;
  1774. }
  1775. static void cxd2841er_read_ber(struct dvb_frontend *fe)
  1776. {
  1777. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  1778. struct cxd2841er_priv *priv = fe->demodulator_priv;
  1779. u32 ret, bit_error = 0, bit_count = 0;
  1780. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1781. switch (p->delivery_system) {
  1782. case SYS_DVBC_ANNEX_A:
  1783. case SYS_DVBC_ANNEX_B:
  1784. case SYS_DVBC_ANNEX_C:
  1785. ret = cxd2841er_read_ber_c(priv, &bit_error, &bit_count);
  1786. break;
  1787. case SYS_ISDBT:
  1788. ret = cxd2841er_read_ber_i(priv, &bit_error, &bit_count);
  1789. break;
  1790. case SYS_DVBS:
  1791. ret = cxd2841er_mon_read_ber_s(priv, &bit_error, &bit_count);
  1792. break;
  1793. case SYS_DVBS2:
  1794. ret = cxd2841er_mon_read_ber_s2(priv, &bit_error, &bit_count);
  1795. break;
  1796. case SYS_DVBT:
  1797. ret = cxd2841er_read_ber_t(priv, &bit_error, &bit_count);
  1798. break;
  1799. case SYS_DVBT2:
  1800. ret = cxd2841er_read_ber_t2(priv, &bit_error, &bit_count);
  1801. break;
  1802. default:
  1803. p->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  1804. p->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  1805. return;
  1806. }
  1807. if (!ret) {
  1808. p->post_bit_error.stat[0].scale = FE_SCALE_COUNTER;
  1809. p->post_bit_error.stat[0].uvalue += bit_error;
  1810. p->post_bit_count.stat[0].scale = FE_SCALE_COUNTER;
  1811. p->post_bit_count.stat[0].uvalue += bit_count;
  1812. } else {
  1813. p->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  1814. p->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  1815. }
  1816. }
  1817. static void cxd2841er_read_signal_strength(struct dvb_frontend *fe)
  1818. {
  1819. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  1820. struct cxd2841er_priv *priv = fe->demodulator_priv;
  1821. s32 strength;
  1822. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1823. switch (p->delivery_system) {
  1824. case SYS_DVBT:
  1825. case SYS_DVBT2:
  1826. strength = cxd2841er_read_agc_gain_t_t2(priv,
  1827. p->delivery_system);
  1828. p->strength.stat[0].scale = FE_SCALE_DECIBEL;
  1829. /* Formula was empirically determinated @ 410 MHz */
  1830. p->strength.stat[0].uvalue = strength * 366 / 100 - 89520;
  1831. break; /* Code moved out of the function */
  1832. case SYS_DVBC_ANNEX_A:
  1833. case SYS_DVBC_ANNEX_B:
  1834. case SYS_DVBC_ANNEX_C:
  1835. strength = cxd2841er_read_agc_gain_c(priv,
  1836. p->delivery_system);
  1837. p->strength.stat[0].scale = FE_SCALE_DECIBEL;
  1838. /*
  1839. * Formula was empirically determinated via linear regression,
  1840. * using frequencies: 175 MHz, 410 MHz and 800 MHz, and a
  1841. * stream modulated with QAM64
  1842. */
  1843. p->strength.stat[0].uvalue = strength * 4045 / 1000 - 85224;
  1844. break;
  1845. case SYS_ISDBT:
  1846. strength = cxd2841er_read_agc_gain_i(priv, p->delivery_system);
  1847. p->strength.stat[0].scale = FE_SCALE_DECIBEL;
  1848. /*
  1849. * Formula was empirically determinated via linear regression,
  1850. * using frequencies: 175 MHz, 410 MHz and 800 MHz.
  1851. */
  1852. p->strength.stat[0].uvalue = strength * 3775 / 1000 - 90185;
  1853. break;
  1854. case SYS_DVBS:
  1855. case SYS_DVBS2:
  1856. strength = 65535 - cxd2841er_read_agc_gain_s(priv);
  1857. p->strength.stat[0].scale = FE_SCALE_RELATIVE;
  1858. p->strength.stat[0].uvalue = strength;
  1859. break;
  1860. default:
  1861. p->strength.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  1862. break;
  1863. }
  1864. }
  1865. static void cxd2841er_read_snr(struct dvb_frontend *fe)
  1866. {
  1867. u32 tmp = 0;
  1868. int ret = 0;
  1869. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  1870. struct cxd2841er_priv *priv = fe->demodulator_priv;
  1871. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1872. switch (p->delivery_system) {
  1873. case SYS_DVBC_ANNEX_A:
  1874. case SYS_DVBC_ANNEX_B:
  1875. case SYS_DVBC_ANNEX_C:
  1876. ret = cxd2841er_read_snr_c(priv, &tmp);
  1877. break;
  1878. case SYS_DVBT:
  1879. ret = cxd2841er_read_snr_t(priv, &tmp);
  1880. break;
  1881. case SYS_DVBT2:
  1882. ret = cxd2841er_read_snr_t2(priv, &tmp);
  1883. break;
  1884. case SYS_ISDBT:
  1885. ret = cxd2841er_read_snr_i(priv, &tmp);
  1886. break;
  1887. case SYS_DVBS:
  1888. case SYS_DVBS2:
  1889. ret = cxd2841er_dvbs_read_snr(priv, p->delivery_system, &tmp);
  1890. break;
  1891. default:
  1892. dev_dbg(&priv->i2c->dev, "%s(): unknown delivery system %d\n",
  1893. __func__, p->delivery_system);
  1894. p->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  1895. return;
  1896. }
  1897. dev_dbg(&priv->i2c->dev, "%s(): snr=%d\n",
  1898. __func__, (int32_t)tmp);
  1899. if (!ret) {
  1900. p->cnr.stat[0].scale = FE_SCALE_DECIBEL;
  1901. p->cnr.stat[0].svalue = tmp;
  1902. } else {
  1903. p->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  1904. }
  1905. }
  1906. static void cxd2841er_read_ucblocks(struct dvb_frontend *fe)
  1907. {
  1908. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  1909. struct cxd2841er_priv *priv = fe->demodulator_priv;
  1910. u32 ucblocks = 0;
  1911. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1912. switch (p->delivery_system) {
  1913. case SYS_DVBC_ANNEX_A:
  1914. case SYS_DVBC_ANNEX_B:
  1915. case SYS_DVBC_ANNEX_C:
  1916. cxd2841er_read_packet_errors_c(priv, &ucblocks);
  1917. break;
  1918. case SYS_DVBT:
  1919. cxd2841er_read_packet_errors_t(priv, &ucblocks);
  1920. break;
  1921. case SYS_DVBT2:
  1922. cxd2841er_read_packet_errors_t2(priv, &ucblocks);
  1923. break;
  1924. case SYS_ISDBT:
  1925. cxd2841er_read_packet_errors_i(priv, &ucblocks);
  1926. break;
  1927. default:
  1928. p->block_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  1929. return;
  1930. }
  1931. dev_dbg(&priv->i2c->dev, "%s() ucblocks=%u\n", __func__, ucblocks);
  1932. p->block_error.stat[0].scale = FE_SCALE_COUNTER;
  1933. p->block_error.stat[0].uvalue = ucblocks;
  1934. }
  1935. static int cxd2841er_dvbt2_set_profile(
  1936. struct cxd2841er_priv *priv, enum cxd2841er_dvbt2_profile_t profile)
  1937. {
  1938. u8 tune_mode;
  1939. u8 seq_not2d_time;
  1940. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1941. switch (profile) {
  1942. case DVBT2_PROFILE_BASE:
  1943. tune_mode = 0x01;
  1944. /* Set early unlock time */
  1945. seq_not2d_time = (priv->xtal == SONY_XTAL_24000)?0x0E:0x0C;
  1946. break;
  1947. case DVBT2_PROFILE_LITE:
  1948. tune_mode = 0x05;
  1949. /* Set early unlock time */
  1950. seq_not2d_time = (priv->xtal == SONY_XTAL_24000)?0x2E:0x28;
  1951. break;
  1952. case DVBT2_PROFILE_ANY:
  1953. tune_mode = 0x00;
  1954. /* Set early unlock time */
  1955. seq_not2d_time = (priv->xtal == SONY_XTAL_24000)?0x2E:0x28;
  1956. break;
  1957. default:
  1958. return -EINVAL;
  1959. }
  1960. /* Set SLV-T Bank : 0x2E */
  1961. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x2e);
  1962. /* Set profile and tune mode */
  1963. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x10, tune_mode, 0x07);
  1964. /* Set SLV-T Bank : 0x2B */
  1965. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x2b);
  1966. /* Set early unlock detection time */
  1967. cxd2841er_write_reg(priv, I2C_SLVT, 0x9d, seq_not2d_time);
  1968. return 0;
  1969. }
  1970. static int cxd2841er_dvbt2_set_plp_config(struct cxd2841er_priv *priv,
  1971. u8 is_auto, u8 plp_id)
  1972. {
  1973. if (is_auto) {
  1974. dev_dbg(&priv->i2c->dev,
  1975. "%s() using auto PLP selection\n", __func__);
  1976. } else {
  1977. dev_dbg(&priv->i2c->dev,
  1978. "%s() using manual PLP selection, ID %d\n",
  1979. __func__, plp_id);
  1980. }
  1981. /* Set SLV-T Bank : 0x23 */
  1982. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x23);
  1983. if (!is_auto) {
  1984. /* Manual PLP selection mode. Set the data PLP Id. */
  1985. cxd2841er_write_reg(priv, I2C_SLVT, 0xaf, plp_id);
  1986. }
  1987. /* Auto PLP select (Scanning mode = 0x00). Data PLP select = 0x01. */
  1988. cxd2841er_write_reg(priv, I2C_SLVT, 0xad, (is_auto ? 0x00 : 0x01));
  1989. return 0;
  1990. }
  1991. static int cxd2841er_sleep_tc_to_active_t2_band(struct cxd2841er_priv *priv,
  1992. u32 bandwidth)
  1993. {
  1994. u32 iffreq, ifhz;
  1995. u8 data[MAX_WRITE_REGSIZE];
  1996. static const uint8_t nominalRate8bw[3][5] = {
  1997. /* TRCG Nominal Rate [37:0] */
  1998. {0x11, 0xF0, 0x00, 0x00, 0x00}, /* 20.5MHz XTal */
  1999. {0x15, 0x00, 0x00, 0x00, 0x00}, /* 24MHz XTal */
  2000. {0x11, 0xF0, 0x00, 0x00, 0x00} /* 41MHz XTal */
  2001. };
  2002. static const uint8_t nominalRate7bw[3][5] = {
  2003. /* TRCG Nominal Rate [37:0] */
  2004. {0x14, 0x80, 0x00, 0x00, 0x00}, /* 20.5MHz XTal */
  2005. {0x18, 0x00, 0x00, 0x00, 0x00}, /* 24MHz XTal */
  2006. {0x14, 0x80, 0x00, 0x00, 0x00} /* 41MHz XTal */
  2007. };
  2008. static const uint8_t nominalRate6bw[3][5] = {
  2009. /* TRCG Nominal Rate [37:0] */
  2010. {0x17, 0xEA, 0xAA, 0xAA, 0xAA}, /* 20.5MHz XTal */
  2011. {0x1C, 0x00, 0x00, 0x00, 0x00}, /* 24MHz XTal */
  2012. {0x17, 0xEA, 0xAA, 0xAA, 0xAA} /* 41MHz XTal */
  2013. };
  2014. static const uint8_t nominalRate5bw[3][5] = {
  2015. /* TRCG Nominal Rate [37:0] */
  2016. {0x1C, 0xB3, 0x33, 0x33, 0x33}, /* 20.5MHz XTal */
  2017. {0x21, 0x99, 0x99, 0x99, 0x99}, /* 24MHz XTal */
  2018. {0x1C, 0xB3, 0x33, 0x33, 0x33} /* 41MHz XTal */
  2019. };
  2020. static const uint8_t nominalRate17bw[3][5] = {
  2021. /* TRCG Nominal Rate [37:0] */
  2022. {0x58, 0xE2, 0xAF, 0xE0, 0xBC}, /* 20.5MHz XTal */
  2023. {0x68, 0x0F, 0xA2, 0x32, 0xD0}, /* 24MHz XTal */
  2024. {0x58, 0xE2, 0xAF, 0xE0, 0xBC} /* 41MHz XTal */
  2025. };
  2026. static const uint8_t itbCoef8bw[3][14] = {
  2027. {0x26, 0xAF, 0x06, 0xCD, 0x13, 0xBB, 0x28, 0xBA,
  2028. 0x23, 0xA9, 0x1F, 0xA8, 0x2C, 0xC8}, /* 20.5MHz XTal */
  2029. {0x2F, 0xBA, 0x28, 0x9B, 0x28, 0x9D, 0x28, 0xA1,
  2030. 0x29, 0xA5, 0x2A, 0xAC, 0x29, 0xB5}, /* 24MHz XTal */
  2031. {0x26, 0xAF, 0x06, 0xCD, 0x13, 0xBB, 0x28, 0xBA,
  2032. 0x23, 0xA9, 0x1F, 0xA8, 0x2C, 0xC8} /* 41MHz XTal */
  2033. };
  2034. static const uint8_t itbCoef7bw[3][14] = {
  2035. {0x2C, 0xBD, 0x02, 0xCF, 0x04, 0xF8, 0x23, 0xA6,
  2036. 0x29, 0xB0, 0x26, 0xA9, 0x21, 0xA5}, /* 20.5MHz XTal */
  2037. {0x30, 0xB1, 0x29, 0x9A, 0x28, 0x9C, 0x28, 0xA0,
  2038. 0x29, 0xA2, 0x2B, 0xA6, 0x2B, 0xAD}, /* 24MHz XTal */
  2039. {0x2C, 0xBD, 0x02, 0xCF, 0x04, 0xF8, 0x23, 0xA6,
  2040. 0x29, 0xB0, 0x26, 0xA9, 0x21, 0xA5} /* 41MHz XTal */
  2041. };
  2042. static const uint8_t itbCoef6bw[3][14] = {
  2043. {0x27, 0xA7, 0x28, 0xB3, 0x02, 0xF0, 0x01, 0xE8,
  2044. 0x00, 0xCF, 0x00, 0xE6, 0x23, 0xA4}, /* 20.5MHz XTal */
  2045. {0x31, 0xA8, 0x29, 0x9B, 0x27, 0x9C, 0x28, 0x9E,
  2046. 0x29, 0xA4, 0x29, 0xA2, 0x29, 0xA8}, /* 24MHz XTal */
  2047. {0x27, 0xA7, 0x28, 0xB3, 0x02, 0xF0, 0x01, 0xE8,
  2048. 0x00, 0xCF, 0x00, 0xE6, 0x23, 0xA4} /* 41MHz XTal */
  2049. };
  2050. static const uint8_t itbCoef5bw[3][14] = {
  2051. {0x27, 0xA7, 0x28, 0xB3, 0x02, 0xF0, 0x01, 0xE8,
  2052. 0x00, 0xCF, 0x00, 0xE6, 0x23, 0xA4}, /* 20.5MHz XTal */
  2053. {0x31, 0xA8, 0x29, 0x9B, 0x27, 0x9C, 0x28, 0x9E,
  2054. 0x29, 0xA4, 0x29, 0xA2, 0x29, 0xA8}, /* 24MHz XTal */
  2055. {0x27, 0xA7, 0x28, 0xB3, 0x02, 0xF0, 0x01, 0xE8,
  2056. 0x00, 0xCF, 0x00, 0xE6, 0x23, 0xA4} /* 41MHz XTal */
  2057. };
  2058. static const uint8_t itbCoef17bw[3][14] = {
  2059. {0x25, 0xA0, 0x36, 0x8D, 0x2E, 0x94, 0x28, 0x9B,
  2060. 0x32, 0x90, 0x2C, 0x9D, 0x29, 0x99}, /* 20.5MHz XTal */
  2061. {0x33, 0x8E, 0x2B, 0x97, 0x2D, 0x95, 0x37, 0x8B,
  2062. 0x30, 0x97, 0x2D, 0x9A, 0x21, 0xA4}, /* 24MHz XTal */
  2063. {0x25, 0xA0, 0x36, 0x8D, 0x2E, 0x94, 0x28, 0x9B,
  2064. 0x32, 0x90, 0x2C, 0x9D, 0x29, 0x99} /* 41MHz XTal */
  2065. };
  2066. /* Set SLV-T Bank : 0x20 */
  2067. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x20);
  2068. switch (bandwidth) {
  2069. case 8000000:
  2070. /* <Timing Recovery setting> */
  2071. cxd2841er_write_regs(priv, I2C_SLVT,
  2072. 0x9F, nominalRate8bw[priv->xtal], 5);
  2073. /* Set SLV-T Bank : 0x27 */
  2074. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x27);
  2075. cxd2841er_set_reg_bits(priv, I2C_SLVT,
  2076. 0x7a, 0x00, 0x0f);
  2077. /* Set SLV-T Bank : 0x10 */
  2078. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2079. /* Group delay equaliser settings for
  2080. * ASCOT2D, ASCOT2E and ASCOT3 tuners
  2081. */
  2082. if (priv->flags & CXD2841ER_ASCOT)
  2083. cxd2841er_write_regs(priv, I2C_SLVT,
  2084. 0xA6, itbCoef8bw[priv->xtal], 14);
  2085. /* <IF freq setting> */
  2086. ifhz = cxd2841er_get_if_hz(priv, 4800000);
  2087. iffreq = cxd2841er_calc_iffreq_xtal(priv->xtal, ifhz);
  2088. data[0] = (u8) ((iffreq >> 16) & 0xff);
  2089. data[1] = (u8)((iffreq >> 8) & 0xff);
  2090. data[2] = (u8)(iffreq & 0xff);
  2091. cxd2841er_write_regs(priv, I2C_SLVT, 0xB6, data, 3);
  2092. /* System bandwidth setting */
  2093. cxd2841er_set_reg_bits(
  2094. priv, I2C_SLVT, 0xD7, 0x00, 0x07);
  2095. break;
  2096. case 7000000:
  2097. /* <Timing Recovery setting> */
  2098. cxd2841er_write_regs(priv, I2C_SLVT,
  2099. 0x9F, nominalRate7bw[priv->xtal], 5);
  2100. /* Set SLV-T Bank : 0x27 */
  2101. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x27);
  2102. cxd2841er_set_reg_bits(priv, I2C_SLVT,
  2103. 0x7a, 0x00, 0x0f);
  2104. /* Set SLV-T Bank : 0x10 */
  2105. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2106. /* Group delay equaliser settings for
  2107. * ASCOT2D, ASCOT2E and ASCOT3 tuners
  2108. */
  2109. if (priv->flags & CXD2841ER_ASCOT)
  2110. cxd2841er_write_regs(priv, I2C_SLVT,
  2111. 0xA6, itbCoef7bw[priv->xtal], 14);
  2112. /* <IF freq setting> */
  2113. ifhz = cxd2841er_get_if_hz(priv, 4200000);
  2114. iffreq = cxd2841er_calc_iffreq_xtal(priv->xtal, ifhz);
  2115. data[0] = (u8) ((iffreq >> 16) & 0xff);
  2116. data[1] = (u8)((iffreq >> 8) & 0xff);
  2117. data[2] = (u8)(iffreq & 0xff);
  2118. cxd2841er_write_regs(priv, I2C_SLVT, 0xB6, data, 3);
  2119. /* System bandwidth setting */
  2120. cxd2841er_set_reg_bits(
  2121. priv, I2C_SLVT, 0xD7, 0x02, 0x07);
  2122. break;
  2123. case 6000000:
  2124. /* <Timing Recovery setting> */
  2125. cxd2841er_write_regs(priv, I2C_SLVT,
  2126. 0x9F, nominalRate6bw[priv->xtal], 5);
  2127. /* Set SLV-T Bank : 0x27 */
  2128. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x27);
  2129. cxd2841er_set_reg_bits(priv, I2C_SLVT,
  2130. 0x7a, 0x00, 0x0f);
  2131. /* Set SLV-T Bank : 0x10 */
  2132. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2133. /* Group delay equaliser settings for
  2134. * ASCOT2D, ASCOT2E and ASCOT3 tuners
  2135. */
  2136. if (priv->flags & CXD2841ER_ASCOT)
  2137. cxd2841er_write_regs(priv, I2C_SLVT,
  2138. 0xA6, itbCoef6bw[priv->xtal], 14);
  2139. /* <IF freq setting> */
  2140. ifhz = cxd2841er_get_if_hz(priv, 3600000);
  2141. iffreq = cxd2841er_calc_iffreq_xtal(priv->xtal, ifhz);
  2142. data[0] = (u8) ((iffreq >> 16) & 0xff);
  2143. data[1] = (u8)((iffreq >> 8) & 0xff);
  2144. data[2] = (u8)(iffreq & 0xff);
  2145. cxd2841er_write_regs(priv, I2C_SLVT, 0xB6, data, 3);
  2146. /* System bandwidth setting */
  2147. cxd2841er_set_reg_bits(
  2148. priv, I2C_SLVT, 0xD7, 0x04, 0x07);
  2149. break;
  2150. case 5000000:
  2151. /* <Timing Recovery setting> */
  2152. cxd2841er_write_regs(priv, I2C_SLVT,
  2153. 0x9F, nominalRate5bw[priv->xtal], 5);
  2154. /* Set SLV-T Bank : 0x27 */
  2155. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x27);
  2156. cxd2841er_set_reg_bits(priv, I2C_SLVT,
  2157. 0x7a, 0x00, 0x0f);
  2158. /* Set SLV-T Bank : 0x10 */
  2159. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2160. /* Group delay equaliser settings for
  2161. * ASCOT2D, ASCOT2E and ASCOT3 tuners
  2162. */
  2163. if (priv->flags & CXD2841ER_ASCOT)
  2164. cxd2841er_write_regs(priv, I2C_SLVT,
  2165. 0xA6, itbCoef5bw[priv->xtal], 14);
  2166. /* <IF freq setting> */
  2167. ifhz = cxd2841er_get_if_hz(priv, 3600000);
  2168. iffreq = cxd2841er_calc_iffreq_xtal(priv->xtal, ifhz);
  2169. data[0] = (u8) ((iffreq >> 16) & 0xff);
  2170. data[1] = (u8)((iffreq >> 8) & 0xff);
  2171. data[2] = (u8)(iffreq & 0xff);
  2172. cxd2841er_write_regs(priv, I2C_SLVT, 0xB6, data, 3);
  2173. /* System bandwidth setting */
  2174. cxd2841er_set_reg_bits(
  2175. priv, I2C_SLVT, 0xD7, 0x06, 0x07);
  2176. break;
  2177. case 1712000:
  2178. /* <Timing Recovery setting> */
  2179. cxd2841er_write_regs(priv, I2C_SLVT,
  2180. 0x9F, nominalRate17bw[priv->xtal], 5);
  2181. /* Set SLV-T Bank : 0x27 */
  2182. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x27);
  2183. cxd2841er_set_reg_bits(priv, I2C_SLVT,
  2184. 0x7a, 0x03, 0x0f);
  2185. /* Set SLV-T Bank : 0x10 */
  2186. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2187. /* Group delay equaliser settings for
  2188. * ASCOT2D, ASCOT2E and ASCOT3 tuners
  2189. */
  2190. if (priv->flags & CXD2841ER_ASCOT)
  2191. cxd2841er_write_regs(priv, I2C_SLVT,
  2192. 0xA6, itbCoef17bw[priv->xtal], 14);
  2193. /* <IF freq setting> */
  2194. ifhz = cxd2841er_get_if_hz(priv, 3500000);
  2195. iffreq = cxd2841er_calc_iffreq_xtal(priv->xtal, ifhz);
  2196. data[0] = (u8) ((iffreq >> 16) & 0xff);
  2197. data[1] = (u8)((iffreq >> 8) & 0xff);
  2198. data[2] = (u8)(iffreq & 0xff);
  2199. cxd2841er_write_regs(priv, I2C_SLVT, 0xB6, data, 3);
  2200. /* System bandwidth setting */
  2201. cxd2841er_set_reg_bits(
  2202. priv, I2C_SLVT, 0xD7, 0x03, 0x07);
  2203. break;
  2204. default:
  2205. return -EINVAL;
  2206. }
  2207. return 0;
  2208. }
  2209. static int cxd2841er_sleep_tc_to_active_t_band(
  2210. struct cxd2841er_priv *priv, u32 bandwidth)
  2211. {
  2212. u8 data[MAX_WRITE_REGSIZE];
  2213. u32 iffreq, ifhz;
  2214. static const u8 nominalRate8bw[3][5] = {
  2215. /* TRCG Nominal Rate [37:0] */
  2216. {0x11, 0xF0, 0x00, 0x00, 0x00}, /* 20.5MHz XTal */
  2217. {0x15, 0x00, 0x00, 0x00, 0x00}, /* 24MHz XTal */
  2218. {0x11, 0xF0, 0x00, 0x00, 0x00} /* 41MHz XTal */
  2219. };
  2220. static const u8 nominalRate7bw[3][5] = {
  2221. /* TRCG Nominal Rate [37:0] */
  2222. {0x14, 0x80, 0x00, 0x00, 0x00}, /* 20.5MHz XTal */
  2223. {0x18, 0x00, 0x00, 0x00, 0x00}, /* 24MHz XTal */
  2224. {0x14, 0x80, 0x00, 0x00, 0x00} /* 41MHz XTal */
  2225. };
  2226. static const u8 nominalRate6bw[3][5] = {
  2227. /* TRCG Nominal Rate [37:0] */
  2228. {0x17, 0xEA, 0xAA, 0xAA, 0xAA}, /* 20.5MHz XTal */
  2229. {0x1C, 0x00, 0x00, 0x00, 0x00}, /* 24MHz XTal */
  2230. {0x17, 0xEA, 0xAA, 0xAA, 0xAA} /* 41MHz XTal */
  2231. };
  2232. static const u8 nominalRate5bw[3][5] = {
  2233. /* TRCG Nominal Rate [37:0] */
  2234. {0x1C, 0xB3, 0x33, 0x33, 0x33}, /* 20.5MHz XTal */
  2235. {0x21, 0x99, 0x99, 0x99, 0x99}, /* 24MHz XTal */
  2236. {0x1C, 0xB3, 0x33, 0x33, 0x33} /* 41MHz XTal */
  2237. };
  2238. static const u8 itbCoef8bw[3][14] = {
  2239. {0x26, 0xAF, 0x06, 0xCD, 0x13, 0xBB, 0x28, 0xBA, 0x23, 0xA9,
  2240. 0x1F, 0xA8, 0x2C, 0xC8}, /* 20.5MHz XTal */
  2241. {0x2F, 0xBA, 0x28, 0x9B, 0x28, 0x9D, 0x28, 0xA1, 0x29, 0xA5,
  2242. 0x2A, 0xAC, 0x29, 0xB5}, /* 24MHz XTal */
  2243. {0x26, 0xAF, 0x06, 0xCD, 0x13, 0xBB, 0x28, 0xBA, 0x23, 0xA9,
  2244. 0x1F, 0xA8, 0x2C, 0xC8} /* 41MHz XTal */
  2245. };
  2246. static const u8 itbCoef7bw[3][14] = {
  2247. {0x2C, 0xBD, 0x02, 0xCF, 0x04, 0xF8, 0x23, 0xA6, 0x29, 0xB0,
  2248. 0x26, 0xA9, 0x21, 0xA5}, /* 20.5MHz XTal */
  2249. {0x30, 0xB1, 0x29, 0x9A, 0x28, 0x9C, 0x28, 0xA0, 0x29, 0xA2,
  2250. 0x2B, 0xA6, 0x2B, 0xAD}, /* 24MHz XTal */
  2251. {0x2C, 0xBD, 0x02, 0xCF, 0x04, 0xF8, 0x23, 0xA6, 0x29, 0xB0,
  2252. 0x26, 0xA9, 0x21, 0xA5} /* 41MHz XTal */
  2253. };
  2254. static const u8 itbCoef6bw[3][14] = {
  2255. {0x27, 0xA7, 0x28, 0xB3, 0x02, 0xF0, 0x01, 0xE8, 0x00, 0xCF,
  2256. 0x00, 0xE6, 0x23, 0xA4}, /* 20.5MHz XTal */
  2257. {0x31, 0xA8, 0x29, 0x9B, 0x27, 0x9C, 0x28, 0x9E, 0x29, 0xA4,
  2258. 0x29, 0xA2, 0x29, 0xA8}, /* 24MHz XTal */
  2259. {0x27, 0xA7, 0x28, 0xB3, 0x02, 0xF0, 0x01, 0xE8, 0x00, 0xCF,
  2260. 0x00, 0xE6, 0x23, 0xA4} /* 41MHz XTal */
  2261. };
  2262. static const u8 itbCoef5bw[3][14] = {
  2263. {0x27, 0xA7, 0x28, 0xB3, 0x02, 0xF0, 0x01, 0xE8, 0x00, 0xCF,
  2264. 0x00, 0xE6, 0x23, 0xA4}, /* 20.5MHz XTal */
  2265. {0x31, 0xA8, 0x29, 0x9B, 0x27, 0x9C, 0x28, 0x9E, 0x29, 0xA4,
  2266. 0x29, 0xA2, 0x29, 0xA8}, /* 24MHz XTal */
  2267. {0x27, 0xA7, 0x28, 0xB3, 0x02, 0xF0, 0x01, 0xE8, 0x00, 0xCF,
  2268. 0x00, 0xE6, 0x23, 0xA4} /* 41MHz XTal */
  2269. };
  2270. /* Set SLV-T Bank : 0x13 */
  2271. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x13);
  2272. /* Echo performance optimization setting */
  2273. data[0] = 0x01;
  2274. data[1] = 0x14;
  2275. cxd2841er_write_regs(priv, I2C_SLVT, 0x9C, data, 2);
  2276. /* Set SLV-T Bank : 0x10 */
  2277. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2278. switch (bandwidth) {
  2279. case 8000000:
  2280. /* <Timing Recovery setting> */
  2281. cxd2841er_write_regs(priv, I2C_SLVT,
  2282. 0x9F, nominalRate8bw[priv->xtal], 5);
  2283. /* Group delay equaliser settings for
  2284. * ASCOT2D, ASCOT2E and ASCOT3 tuners
  2285. */
  2286. if (priv->flags & CXD2841ER_ASCOT)
  2287. cxd2841er_write_regs(priv, I2C_SLVT,
  2288. 0xA6, itbCoef8bw[priv->xtal], 14);
  2289. /* <IF freq setting> */
  2290. ifhz = cxd2841er_get_if_hz(priv, 4800000);
  2291. iffreq = cxd2841er_calc_iffreq_xtal(priv->xtal, ifhz);
  2292. data[0] = (u8) ((iffreq >> 16) & 0xff);
  2293. data[1] = (u8)((iffreq >> 8) & 0xff);
  2294. data[2] = (u8)(iffreq & 0xff);
  2295. cxd2841er_write_regs(priv, I2C_SLVT, 0xB6, data, 3);
  2296. /* System bandwidth setting */
  2297. cxd2841er_set_reg_bits(
  2298. priv, I2C_SLVT, 0xD7, 0x00, 0x07);
  2299. /* Demod core latency setting */
  2300. if (priv->xtal == SONY_XTAL_24000) {
  2301. data[0] = 0x15;
  2302. data[1] = 0x28;
  2303. } else {
  2304. data[0] = 0x01;
  2305. data[1] = 0xE0;
  2306. }
  2307. cxd2841er_write_regs(priv, I2C_SLVT, 0xD9, data, 2);
  2308. /* Notch filter setting */
  2309. data[0] = 0x01;
  2310. data[1] = 0x02;
  2311. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x17);
  2312. cxd2841er_write_regs(priv, I2C_SLVT, 0x38, data, 2);
  2313. break;
  2314. case 7000000:
  2315. /* <Timing Recovery setting> */
  2316. cxd2841er_write_regs(priv, I2C_SLVT,
  2317. 0x9F, nominalRate7bw[priv->xtal], 5);
  2318. /* Group delay equaliser settings for
  2319. * ASCOT2D, ASCOT2E and ASCOT3 tuners
  2320. */
  2321. if (priv->flags & CXD2841ER_ASCOT)
  2322. cxd2841er_write_regs(priv, I2C_SLVT,
  2323. 0xA6, itbCoef7bw[priv->xtal], 14);
  2324. /* <IF freq setting> */
  2325. ifhz = cxd2841er_get_if_hz(priv, 4200000);
  2326. iffreq = cxd2841er_calc_iffreq_xtal(priv->xtal, ifhz);
  2327. data[0] = (u8) ((iffreq >> 16) & 0xff);
  2328. data[1] = (u8)((iffreq >> 8) & 0xff);
  2329. data[2] = (u8)(iffreq & 0xff);
  2330. cxd2841er_write_regs(priv, I2C_SLVT, 0xB6, data, 3);
  2331. /* System bandwidth setting */
  2332. cxd2841er_set_reg_bits(
  2333. priv, I2C_SLVT, 0xD7, 0x02, 0x07);
  2334. /* Demod core latency setting */
  2335. if (priv->xtal == SONY_XTAL_24000) {
  2336. data[0] = 0x1F;
  2337. data[1] = 0xF8;
  2338. } else {
  2339. data[0] = 0x12;
  2340. data[1] = 0xF8;
  2341. }
  2342. cxd2841er_write_regs(priv, I2C_SLVT, 0xD9, data, 2);
  2343. /* Notch filter setting */
  2344. data[0] = 0x00;
  2345. data[1] = 0x03;
  2346. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x17);
  2347. cxd2841er_write_regs(priv, I2C_SLVT, 0x38, data, 2);
  2348. break;
  2349. case 6000000:
  2350. /* <Timing Recovery setting> */
  2351. cxd2841er_write_regs(priv, I2C_SLVT,
  2352. 0x9F, nominalRate6bw[priv->xtal], 5);
  2353. /* Group delay equaliser settings for
  2354. * ASCOT2D, ASCOT2E and ASCOT3 tuners
  2355. */
  2356. if (priv->flags & CXD2841ER_ASCOT)
  2357. cxd2841er_write_regs(priv, I2C_SLVT,
  2358. 0xA6, itbCoef6bw[priv->xtal], 14);
  2359. /* <IF freq setting> */
  2360. ifhz = cxd2841er_get_if_hz(priv, 3600000);
  2361. iffreq = cxd2841er_calc_iffreq_xtal(priv->xtal, ifhz);
  2362. data[0] = (u8) ((iffreq >> 16) & 0xff);
  2363. data[1] = (u8)((iffreq >> 8) & 0xff);
  2364. data[2] = (u8)(iffreq & 0xff);
  2365. cxd2841er_write_regs(priv, I2C_SLVT, 0xB6, data, 3);
  2366. /* System bandwidth setting */
  2367. cxd2841er_set_reg_bits(
  2368. priv, I2C_SLVT, 0xD7, 0x04, 0x07);
  2369. /* Demod core latency setting */
  2370. if (priv->xtal == SONY_XTAL_24000) {
  2371. data[0] = 0x25;
  2372. data[1] = 0x4C;
  2373. } else {
  2374. data[0] = 0x1F;
  2375. data[1] = 0xDC;
  2376. }
  2377. cxd2841er_write_regs(priv, I2C_SLVT, 0xD9, data, 2);
  2378. /* Notch filter setting */
  2379. data[0] = 0x00;
  2380. data[1] = 0x03;
  2381. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x17);
  2382. cxd2841er_write_regs(priv, I2C_SLVT, 0x38, data, 2);
  2383. break;
  2384. case 5000000:
  2385. /* <Timing Recovery setting> */
  2386. cxd2841er_write_regs(priv, I2C_SLVT,
  2387. 0x9F, nominalRate5bw[priv->xtal], 5);
  2388. /* Group delay equaliser settings for
  2389. * ASCOT2D, ASCOT2E and ASCOT3 tuners
  2390. */
  2391. if (priv->flags & CXD2841ER_ASCOT)
  2392. cxd2841er_write_regs(priv, I2C_SLVT,
  2393. 0xA6, itbCoef5bw[priv->xtal], 14);
  2394. /* <IF freq setting> */
  2395. ifhz = cxd2841er_get_if_hz(priv, 3600000);
  2396. iffreq = cxd2841er_calc_iffreq_xtal(priv->xtal, ifhz);
  2397. data[0] = (u8) ((iffreq >> 16) & 0xff);
  2398. data[1] = (u8)((iffreq >> 8) & 0xff);
  2399. data[2] = (u8)(iffreq & 0xff);
  2400. cxd2841er_write_regs(priv, I2C_SLVT, 0xB6, data, 3);
  2401. /* System bandwidth setting */
  2402. cxd2841er_set_reg_bits(
  2403. priv, I2C_SLVT, 0xD7, 0x06, 0x07);
  2404. /* Demod core latency setting */
  2405. if (priv->xtal == SONY_XTAL_24000) {
  2406. data[0] = 0x2C;
  2407. data[1] = 0xC2;
  2408. } else {
  2409. data[0] = 0x26;
  2410. data[1] = 0x3C;
  2411. }
  2412. cxd2841er_write_regs(priv, I2C_SLVT, 0xD9, data, 2);
  2413. /* Notch filter setting */
  2414. data[0] = 0x00;
  2415. data[1] = 0x03;
  2416. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x17);
  2417. cxd2841er_write_regs(priv, I2C_SLVT, 0x38, data, 2);
  2418. break;
  2419. }
  2420. return 0;
  2421. }
  2422. static int cxd2841er_sleep_tc_to_active_i_band(
  2423. struct cxd2841er_priv *priv, u32 bandwidth)
  2424. {
  2425. u32 iffreq, ifhz;
  2426. u8 data[3];
  2427. /* TRCG Nominal Rate */
  2428. static const u8 nominalRate8bw[3][5] = {
  2429. {0x00, 0x00, 0x00, 0x00, 0x00}, /* 20.5MHz XTal */
  2430. {0x11, 0xB8, 0x00, 0x00, 0x00}, /* 24MHz XTal */
  2431. {0x00, 0x00, 0x00, 0x00, 0x00} /* 41MHz XTal */
  2432. };
  2433. static const u8 nominalRate7bw[3][5] = {
  2434. {0x00, 0x00, 0x00, 0x00, 0x00}, /* 20.5MHz XTal */
  2435. {0x14, 0x40, 0x00, 0x00, 0x00}, /* 24MHz XTal */
  2436. {0x00, 0x00, 0x00, 0x00, 0x00} /* 41MHz XTal */
  2437. };
  2438. static const u8 nominalRate6bw[3][5] = {
  2439. {0x14, 0x2E, 0x00, 0x00, 0x00}, /* 20.5MHz XTal */
  2440. {0x17, 0xA0, 0x00, 0x00, 0x00}, /* 24MHz XTal */
  2441. {0x14, 0x2E, 0x00, 0x00, 0x00} /* 41MHz XTal */
  2442. };
  2443. static const u8 itbCoef8bw[3][14] = {
  2444. {0x00}, /* 20.5MHz XTal */
  2445. {0x2F, 0xBA, 0x28, 0x9B, 0x28, 0x9D, 0x28, 0xA1, 0x29,
  2446. 0xA5, 0x2A, 0xAC, 0x29, 0xB5}, /* 24MHz Xtal */
  2447. {0x0}, /* 41MHz XTal */
  2448. };
  2449. static const u8 itbCoef7bw[3][14] = {
  2450. {0x00}, /* 20.5MHz XTal */
  2451. {0x30, 0xB1, 0x29, 0x9A, 0x28, 0x9C, 0x28, 0xA0, 0x29,
  2452. 0xA2, 0x2B, 0xA6, 0x2B, 0xAD}, /* 24MHz Xtal */
  2453. {0x00}, /* 41MHz XTal */
  2454. };
  2455. static const u8 itbCoef6bw[3][14] = {
  2456. {0x27, 0xA7, 0x28, 0xB3, 0x02, 0xF0, 0x01, 0xE8, 0x00,
  2457. 0xCF, 0x00, 0xE6, 0x23, 0xA4}, /* 20.5MHz XTal */
  2458. {0x31, 0xA8, 0x29, 0x9B, 0x27, 0x9C, 0x28, 0x9E, 0x29,
  2459. 0xA4, 0x29, 0xA2, 0x29, 0xA8}, /* 24MHz Xtal */
  2460. {0x27, 0xA7, 0x28, 0xB3, 0x02, 0xF0, 0x01, 0xE8, 0x00,
  2461. 0xCF, 0x00, 0xE6, 0x23, 0xA4}, /* 41MHz XTal */
  2462. };
  2463. dev_dbg(&priv->i2c->dev, "%s() bandwidth=%u\n", __func__, bandwidth);
  2464. /* Set SLV-T Bank : 0x10 */
  2465. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2466. /* 20.5/41MHz Xtal support is not available
  2467. * on ISDB-T 7MHzBW and 8MHzBW
  2468. */
  2469. if (priv->xtal != SONY_XTAL_24000 && bandwidth > 6000000) {
  2470. dev_err(&priv->i2c->dev,
  2471. "%s(): bandwidth %d supported only for 24MHz xtal\n",
  2472. __func__, bandwidth);
  2473. return -EINVAL;
  2474. }
  2475. switch (bandwidth) {
  2476. case 8000000:
  2477. /* TRCG Nominal Rate */
  2478. cxd2841er_write_regs(priv, I2C_SLVT,
  2479. 0x9F, nominalRate8bw[priv->xtal], 5);
  2480. /* Group delay equaliser settings for ASCOT tuners optimized */
  2481. if (priv->flags & CXD2841ER_ASCOT)
  2482. cxd2841er_write_regs(priv, I2C_SLVT,
  2483. 0xA6, itbCoef8bw[priv->xtal], 14);
  2484. /* IF freq setting */
  2485. ifhz = cxd2841er_get_if_hz(priv, 4750000);
  2486. iffreq = cxd2841er_calc_iffreq_xtal(priv->xtal, ifhz);
  2487. data[0] = (u8) ((iffreq >> 16) & 0xff);
  2488. data[1] = (u8)((iffreq >> 8) & 0xff);
  2489. data[2] = (u8)(iffreq & 0xff);
  2490. cxd2841er_write_regs(priv, I2C_SLVT, 0xB6, data, 3);
  2491. /* System bandwidth setting */
  2492. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xd7, 0x0, 0x7);
  2493. /* Demod core latency setting */
  2494. data[0] = 0x13;
  2495. data[1] = 0xFC;
  2496. cxd2841er_write_regs(priv, I2C_SLVT, 0xD9, data, 2);
  2497. /* Acquisition optimization setting */
  2498. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x12);
  2499. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x71, 0x03, 0x07);
  2500. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x15);
  2501. cxd2841er_write_reg(priv, I2C_SLVT, 0xBE, 0x03);
  2502. break;
  2503. case 7000000:
  2504. /* TRCG Nominal Rate */
  2505. cxd2841er_write_regs(priv, I2C_SLVT,
  2506. 0x9F, nominalRate7bw[priv->xtal], 5);
  2507. /* Group delay equaliser settings for ASCOT tuners optimized */
  2508. if (priv->flags & CXD2841ER_ASCOT)
  2509. cxd2841er_write_regs(priv, I2C_SLVT,
  2510. 0xA6, itbCoef7bw[priv->xtal], 14);
  2511. /* IF freq setting */
  2512. ifhz = cxd2841er_get_if_hz(priv, 4150000);
  2513. iffreq = cxd2841er_calc_iffreq_xtal(priv->xtal, ifhz);
  2514. data[0] = (u8) ((iffreq >> 16) & 0xff);
  2515. data[1] = (u8)((iffreq >> 8) & 0xff);
  2516. data[2] = (u8)(iffreq & 0xff);
  2517. cxd2841er_write_regs(priv, I2C_SLVT, 0xB6, data, 3);
  2518. /* System bandwidth setting */
  2519. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xd7, 0x02, 0x7);
  2520. /* Demod core latency setting */
  2521. data[0] = 0x1A;
  2522. data[1] = 0xFA;
  2523. cxd2841er_write_regs(priv, I2C_SLVT, 0xD9, data, 2);
  2524. /* Acquisition optimization setting */
  2525. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x12);
  2526. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x71, 0x03, 0x07);
  2527. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x15);
  2528. cxd2841er_write_reg(priv, I2C_SLVT, 0xBE, 0x02);
  2529. break;
  2530. case 6000000:
  2531. /* TRCG Nominal Rate */
  2532. cxd2841er_write_regs(priv, I2C_SLVT,
  2533. 0x9F, nominalRate6bw[priv->xtal], 5);
  2534. /* Group delay equaliser settings for ASCOT tuners optimized */
  2535. if (priv->flags & CXD2841ER_ASCOT)
  2536. cxd2841er_write_regs(priv, I2C_SLVT,
  2537. 0xA6, itbCoef6bw[priv->xtal], 14);
  2538. /* IF freq setting */
  2539. ifhz = cxd2841er_get_if_hz(priv, 3550000);
  2540. iffreq = cxd2841er_calc_iffreq_xtal(priv->xtal, ifhz);
  2541. data[0] = (u8) ((iffreq >> 16) & 0xff);
  2542. data[1] = (u8)((iffreq >> 8) & 0xff);
  2543. data[2] = (u8)(iffreq & 0xff);
  2544. cxd2841er_write_regs(priv, I2C_SLVT, 0xB6, data, 3);
  2545. /* System bandwidth setting */
  2546. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xd7, 0x04, 0x7);
  2547. /* Demod core latency setting */
  2548. if (priv->xtal == SONY_XTAL_24000) {
  2549. data[0] = 0x1F;
  2550. data[1] = 0x79;
  2551. } else {
  2552. data[0] = 0x1A;
  2553. data[1] = 0xE2;
  2554. }
  2555. cxd2841er_write_regs(priv, I2C_SLVT, 0xD9, data, 2);
  2556. /* Acquisition optimization setting */
  2557. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x12);
  2558. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x71, 0x07, 0x07);
  2559. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x15);
  2560. cxd2841er_write_reg(priv, I2C_SLVT, 0xBE, 0x02);
  2561. break;
  2562. default:
  2563. dev_dbg(&priv->i2c->dev, "%s(): invalid bandwidth %d\n",
  2564. __func__, bandwidth);
  2565. return -EINVAL;
  2566. }
  2567. return 0;
  2568. }
  2569. static int cxd2841er_sleep_tc_to_active_c_band(struct cxd2841er_priv *priv,
  2570. u32 bandwidth)
  2571. {
  2572. u8 bw7_8mhz_b10_a6[] = {
  2573. 0x2D, 0xC7, 0x04, 0xF4, 0x07, 0xC5, 0x2A, 0xB8,
  2574. 0x27, 0x9E, 0x27, 0xA4, 0x29, 0xAB };
  2575. u8 bw6mhz_b10_a6[] = {
  2576. 0x27, 0xA7, 0x28, 0xB3, 0x02, 0xF0, 0x01, 0xE8,
  2577. 0x00, 0xCF, 0x00, 0xE6, 0x23, 0xA4 };
  2578. u8 b10_b6[3];
  2579. u32 iffreq, ifhz;
  2580. if (bandwidth != 6000000 &&
  2581. bandwidth != 7000000 &&
  2582. bandwidth != 8000000) {
  2583. dev_info(&priv->i2c->dev, "%s(): unsupported bandwidth %d. Forcing 8Mhz!\n",
  2584. __func__, bandwidth);
  2585. bandwidth = 8000000;
  2586. }
  2587. dev_dbg(&priv->i2c->dev, "%s() bw=%d\n", __func__, bandwidth);
  2588. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2589. switch (bandwidth) {
  2590. case 8000000:
  2591. case 7000000:
  2592. if (priv->flags & CXD2841ER_ASCOT)
  2593. cxd2841er_write_regs(
  2594. priv, I2C_SLVT, 0xa6,
  2595. bw7_8mhz_b10_a6, sizeof(bw7_8mhz_b10_a6));
  2596. ifhz = cxd2841er_get_if_hz(priv, 4900000);
  2597. iffreq = cxd2841er_calc_iffreq(ifhz);
  2598. break;
  2599. case 6000000:
  2600. if (priv->flags & CXD2841ER_ASCOT)
  2601. cxd2841er_write_regs(
  2602. priv, I2C_SLVT, 0xa6,
  2603. bw6mhz_b10_a6, sizeof(bw6mhz_b10_a6));
  2604. ifhz = cxd2841er_get_if_hz(priv, 3700000);
  2605. iffreq = cxd2841er_calc_iffreq(ifhz);
  2606. break;
  2607. default:
  2608. dev_err(&priv->i2c->dev, "%s(): unsupported bandwidth %d\n",
  2609. __func__, bandwidth);
  2610. return -EINVAL;
  2611. }
  2612. /* <IF freq setting> */
  2613. b10_b6[0] = (u8) ((iffreq >> 16) & 0xff);
  2614. b10_b6[1] = (u8)((iffreq >> 8) & 0xff);
  2615. b10_b6[2] = (u8)(iffreq & 0xff);
  2616. cxd2841er_write_regs(priv, I2C_SLVT, 0xb6, b10_b6, sizeof(b10_b6));
  2617. /* Set SLV-T Bank : 0x11 */
  2618. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x11);
  2619. switch (bandwidth) {
  2620. case 8000000:
  2621. case 7000000:
  2622. cxd2841er_set_reg_bits(
  2623. priv, I2C_SLVT, 0xa3, 0x00, 0x1f);
  2624. break;
  2625. case 6000000:
  2626. cxd2841er_set_reg_bits(
  2627. priv, I2C_SLVT, 0xa3, 0x14, 0x1f);
  2628. break;
  2629. }
  2630. /* Set SLV-T Bank : 0x40 */
  2631. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x40);
  2632. switch (bandwidth) {
  2633. case 8000000:
  2634. cxd2841er_set_reg_bits(
  2635. priv, I2C_SLVT, 0x26, 0x0b, 0x0f);
  2636. cxd2841er_write_reg(priv, I2C_SLVT, 0x27, 0x3e);
  2637. break;
  2638. case 7000000:
  2639. cxd2841er_set_reg_bits(
  2640. priv, I2C_SLVT, 0x26, 0x09, 0x0f);
  2641. cxd2841er_write_reg(priv, I2C_SLVT, 0x27, 0xd6);
  2642. break;
  2643. case 6000000:
  2644. cxd2841er_set_reg_bits(
  2645. priv, I2C_SLVT, 0x26, 0x08, 0x0f);
  2646. cxd2841er_write_reg(priv, I2C_SLVT, 0x27, 0x6e);
  2647. break;
  2648. }
  2649. return 0;
  2650. }
  2651. static int cxd2841er_sleep_tc_to_active_t(struct cxd2841er_priv *priv,
  2652. u32 bandwidth)
  2653. {
  2654. u8 data[2] = { 0x09, 0x54 };
  2655. u8 data24m[3] = {0xDC, 0x6C, 0x00};
  2656. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  2657. cxd2841er_set_ts_clock_mode(priv, SYS_DVBT);
  2658. /* Set SLV-X Bank : 0x00 */
  2659. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  2660. /* Set demod mode */
  2661. cxd2841er_write_reg(priv, I2C_SLVX, 0x17, 0x01);
  2662. /* Set SLV-T Bank : 0x00 */
  2663. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  2664. /* Enable demod clock */
  2665. cxd2841er_write_reg(priv, I2C_SLVT, 0x2c, 0x01);
  2666. /* Disable RF level monitor */
  2667. cxd2841er_write_reg(priv, I2C_SLVT, 0x2f, 0x00);
  2668. /* Enable ADC clock */
  2669. cxd2841er_write_reg(priv, I2C_SLVT, 0x30, 0x00);
  2670. /* Enable ADC 1 */
  2671. cxd2841er_write_reg(priv, I2C_SLVT, 0x41, 0x1a);
  2672. /* Enable ADC 2 & 3 */
  2673. if (priv->xtal == SONY_XTAL_41000) {
  2674. data[0] = 0x0A;
  2675. data[1] = 0xD4;
  2676. }
  2677. cxd2841er_write_regs(priv, I2C_SLVT, 0x43, data, 2);
  2678. /* Enable ADC 4 */
  2679. cxd2841er_write_reg(priv, I2C_SLVX, 0x18, 0x00);
  2680. /* Set SLV-T Bank : 0x10 */
  2681. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2682. /* IFAGC gain settings */
  2683. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xd2, 0x0c, 0x1f);
  2684. /* Set SLV-T Bank : 0x11 */
  2685. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x11);
  2686. /* BBAGC TARGET level setting */
  2687. cxd2841er_write_reg(priv, I2C_SLVT, 0x6a, 0x50);
  2688. /* Set SLV-T Bank : 0x10 */
  2689. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2690. /* ASCOT setting */
  2691. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xa5,
  2692. ((priv->flags & CXD2841ER_ASCOT) ? 0x01 : 0x00), 0x01);
  2693. /* Set SLV-T Bank : 0x18 */
  2694. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x18);
  2695. /* Pre-RS BER monitor setting */
  2696. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x36, 0x40, 0x07);
  2697. /* FEC Auto Recovery setting */
  2698. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x30, 0x01, 0x01);
  2699. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x31, 0x01, 0x01);
  2700. /* Set SLV-T Bank : 0x00 */
  2701. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  2702. /* TSIF setting */
  2703. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xce, 0x01, 0x01);
  2704. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xcf, 0x01, 0x01);
  2705. if (priv->xtal == SONY_XTAL_24000) {
  2706. /* Set SLV-T Bank : 0x10 */
  2707. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2708. cxd2841er_write_reg(priv, I2C_SLVT, 0xBF, 0x60);
  2709. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x18);
  2710. cxd2841er_write_regs(priv, I2C_SLVT, 0x24, data24m, 3);
  2711. }
  2712. cxd2841er_sleep_tc_to_active_t_band(priv, bandwidth);
  2713. /* Set SLV-T Bank : 0x00 */
  2714. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  2715. /* Disable HiZ Setting 1 */
  2716. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x28);
  2717. /* Disable HiZ Setting 2 */
  2718. cxd2841er_write_reg(priv, I2C_SLVT, 0x81, 0x00);
  2719. priv->state = STATE_ACTIVE_TC;
  2720. return 0;
  2721. }
  2722. static int cxd2841er_sleep_tc_to_active_t2(struct cxd2841er_priv *priv,
  2723. u32 bandwidth)
  2724. {
  2725. u8 data[MAX_WRITE_REGSIZE];
  2726. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  2727. cxd2841er_set_ts_clock_mode(priv, SYS_DVBT2);
  2728. /* Set SLV-X Bank : 0x00 */
  2729. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  2730. /* Set demod mode */
  2731. cxd2841er_write_reg(priv, I2C_SLVX, 0x17, 0x02);
  2732. /* Set SLV-T Bank : 0x00 */
  2733. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  2734. /* Enable demod clock */
  2735. cxd2841er_write_reg(priv, I2C_SLVT, 0x2c, 0x01);
  2736. /* Disable RF level monitor */
  2737. cxd2841er_write_reg(priv, I2C_SLVT, 0x59, 0x00);
  2738. cxd2841er_write_reg(priv, I2C_SLVT, 0x2f, 0x00);
  2739. /* Enable ADC clock */
  2740. cxd2841er_write_reg(priv, I2C_SLVT, 0x30, 0x00);
  2741. /* Enable ADC 1 */
  2742. cxd2841er_write_reg(priv, I2C_SLVT, 0x41, 0x1a);
  2743. if (priv->xtal == SONY_XTAL_41000) {
  2744. data[0] = 0x0A;
  2745. data[1] = 0xD4;
  2746. } else {
  2747. data[0] = 0x09;
  2748. data[1] = 0x54;
  2749. }
  2750. cxd2841er_write_regs(priv, I2C_SLVT, 0x43, data, 2);
  2751. /* Enable ADC 4 */
  2752. cxd2841er_write_reg(priv, I2C_SLVX, 0x18, 0x00);
  2753. /* Set SLV-T Bank : 0x10 */
  2754. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2755. /* IFAGC gain settings */
  2756. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xd2, 0x0c, 0x1f);
  2757. /* Set SLV-T Bank : 0x11 */
  2758. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x11);
  2759. /* BBAGC TARGET level setting */
  2760. cxd2841er_write_reg(priv, I2C_SLVT, 0x6a, 0x50);
  2761. /* Set SLV-T Bank : 0x10 */
  2762. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2763. /* ASCOT setting */
  2764. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xa5,
  2765. ((priv->flags & CXD2841ER_ASCOT) ? 0x01 : 0x00), 0x01);
  2766. /* Set SLV-T Bank : 0x20 */
  2767. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x20);
  2768. /* Acquisition optimization setting */
  2769. cxd2841er_write_reg(priv, I2C_SLVT, 0x8b, 0x3c);
  2770. /* Set SLV-T Bank : 0x2b */
  2771. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x2b);
  2772. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x76, 0x20, 0x70);
  2773. /* Set SLV-T Bank : 0x23 */
  2774. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x23);
  2775. /* L1 Control setting */
  2776. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xE6, 0x00, 0x03);
  2777. /* Set SLV-T Bank : 0x00 */
  2778. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  2779. /* TSIF setting */
  2780. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xce, 0x01, 0x01);
  2781. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xcf, 0x01, 0x01);
  2782. /* DVB-T2 initial setting */
  2783. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x13);
  2784. cxd2841er_write_reg(priv, I2C_SLVT, 0x83, 0x10);
  2785. cxd2841er_write_reg(priv, I2C_SLVT, 0x86, 0x34);
  2786. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x9e, 0x09, 0x0f);
  2787. cxd2841er_write_reg(priv, I2C_SLVT, 0x9f, 0xd8);
  2788. /* Set SLV-T Bank : 0x2a */
  2789. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x2a);
  2790. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x38, 0x04, 0x0f);
  2791. /* Set SLV-T Bank : 0x2b */
  2792. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x2b);
  2793. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x11, 0x20, 0x3f);
  2794. /* 24MHz Xtal setting */
  2795. if (priv->xtal == SONY_XTAL_24000) {
  2796. /* Set SLV-T Bank : 0x11 */
  2797. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x11);
  2798. data[0] = 0xEB;
  2799. data[1] = 0x03;
  2800. data[2] = 0x3B;
  2801. cxd2841er_write_regs(priv, I2C_SLVT, 0x33, data, 3);
  2802. /* Set SLV-T Bank : 0x20 */
  2803. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x20);
  2804. data[0] = 0x5E;
  2805. data[1] = 0x5E;
  2806. data[2] = 0x47;
  2807. cxd2841er_write_regs(priv, I2C_SLVT, 0x95, data, 3);
  2808. cxd2841er_write_reg(priv, I2C_SLVT, 0x99, 0x18);
  2809. data[0] = 0x3F;
  2810. data[1] = 0xFF;
  2811. cxd2841er_write_regs(priv, I2C_SLVT, 0xD9, data, 2);
  2812. /* Set SLV-T Bank : 0x24 */
  2813. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x24);
  2814. data[0] = 0x0B;
  2815. data[1] = 0x72;
  2816. cxd2841er_write_regs(priv, I2C_SLVT, 0x34, data, 2);
  2817. data[0] = 0x93;
  2818. data[1] = 0xF3;
  2819. data[2] = 0x00;
  2820. cxd2841er_write_regs(priv, I2C_SLVT, 0xD2, data, 3);
  2821. data[0] = 0x05;
  2822. data[1] = 0xB8;
  2823. data[2] = 0xD8;
  2824. cxd2841er_write_regs(priv, I2C_SLVT, 0xDD, data, 3);
  2825. cxd2841er_write_reg(priv, I2C_SLVT, 0xE0, 0x00);
  2826. /* Set SLV-T Bank : 0x25 */
  2827. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x25);
  2828. cxd2841er_write_reg(priv, I2C_SLVT, 0xED, 0x60);
  2829. /* Set SLV-T Bank : 0x27 */
  2830. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x27);
  2831. cxd2841er_write_reg(priv, I2C_SLVT, 0xFA, 0x34);
  2832. /* Set SLV-T Bank : 0x2B */
  2833. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x2B);
  2834. cxd2841er_write_reg(priv, I2C_SLVT, 0x4B, 0x2F);
  2835. cxd2841er_write_reg(priv, I2C_SLVT, 0x9E, 0x0E);
  2836. /* Set SLV-T Bank : 0x2D */
  2837. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x2D);
  2838. data[0] = 0x89;
  2839. data[1] = 0x89;
  2840. cxd2841er_write_regs(priv, I2C_SLVT, 0x24, data, 2);
  2841. /* Set SLV-T Bank : 0x5E */
  2842. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x5E);
  2843. data[0] = 0x24;
  2844. data[1] = 0x95;
  2845. cxd2841er_write_regs(priv, I2C_SLVT, 0x8C, data, 2);
  2846. }
  2847. cxd2841er_sleep_tc_to_active_t2_band(priv, bandwidth);
  2848. /* Set SLV-T Bank : 0x00 */
  2849. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  2850. /* Disable HiZ Setting 1 */
  2851. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x28);
  2852. /* Disable HiZ Setting 2 */
  2853. cxd2841er_write_reg(priv, I2C_SLVT, 0x81, 0x00);
  2854. priv->state = STATE_ACTIVE_TC;
  2855. return 0;
  2856. }
  2857. /* ISDB-Tb part */
  2858. static int cxd2841er_sleep_tc_to_active_i(struct cxd2841er_priv *priv,
  2859. u32 bandwidth)
  2860. {
  2861. u8 data[2] = { 0x09, 0x54 };
  2862. u8 data24m[2] = {0x60, 0x00};
  2863. u8 data24m2[3] = {0xB7, 0x1B, 0x00};
  2864. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  2865. cxd2841er_set_ts_clock_mode(priv, SYS_DVBT);
  2866. /* Set SLV-X Bank : 0x00 */
  2867. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  2868. /* Set demod mode */
  2869. cxd2841er_write_reg(priv, I2C_SLVX, 0x17, 0x06);
  2870. /* Set SLV-T Bank : 0x00 */
  2871. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  2872. /* Enable demod clock */
  2873. cxd2841er_write_reg(priv, I2C_SLVT, 0x2c, 0x01);
  2874. /* Enable RF level monitor */
  2875. cxd2841er_write_reg(priv, I2C_SLVT, 0x2f, 0x01);
  2876. cxd2841er_write_reg(priv, I2C_SLVT, 0x59, 0x01);
  2877. /* Enable ADC clock */
  2878. cxd2841er_write_reg(priv, I2C_SLVT, 0x30, 0x00);
  2879. /* Enable ADC 1 */
  2880. cxd2841er_write_reg(priv, I2C_SLVT, 0x41, 0x1a);
  2881. /* xtal freq 20.5MHz or 24M */
  2882. cxd2841er_write_regs(priv, I2C_SLVT, 0x43, data, 2);
  2883. /* Enable ADC 4 */
  2884. cxd2841er_write_reg(priv, I2C_SLVX, 0x18, 0x00);
  2885. /* ASCOT setting */
  2886. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xa5,
  2887. ((priv->flags & CXD2841ER_ASCOT) ? 0x01 : 0x00), 0x01);
  2888. /* FEC Auto Recovery setting */
  2889. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x30, 0x01, 0x01);
  2890. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x31, 0x00, 0x01);
  2891. /* ISDB-T initial setting */
  2892. /* Set SLV-T Bank : 0x00 */
  2893. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  2894. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xce, 0x00, 0x01);
  2895. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xcf, 0x00, 0x01);
  2896. /* Set SLV-T Bank : 0x10 */
  2897. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2898. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x69, 0x04, 0x07);
  2899. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x6B, 0x03, 0x07);
  2900. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x9D, 0x50, 0xFF);
  2901. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xD3, 0x06, 0x1F);
  2902. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xED, 0x00, 0x01);
  2903. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xE2, 0xCE, 0x80);
  2904. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xF2, 0x13, 0x10);
  2905. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xDE, 0x2E, 0x3F);
  2906. /* Set SLV-T Bank : 0x15 */
  2907. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x15);
  2908. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xDE, 0x02, 0x03);
  2909. /* Set SLV-T Bank : 0x1E */
  2910. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x1E);
  2911. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x73, 0x68, 0xFF);
  2912. /* Set SLV-T Bank : 0x63 */
  2913. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x63);
  2914. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x81, 0x00, 0x01);
  2915. /* for xtal 24MHz */
  2916. /* Set SLV-T Bank : 0x10 */
  2917. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2918. cxd2841er_write_regs(priv, I2C_SLVT, 0xBF, data24m, 2);
  2919. /* Set SLV-T Bank : 0x60 */
  2920. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x60);
  2921. cxd2841er_write_regs(priv, I2C_SLVT, 0xA8, data24m2, 3);
  2922. cxd2841er_sleep_tc_to_active_i_band(priv, bandwidth);
  2923. /* Set SLV-T Bank : 0x00 */
  2924. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  2925. /* Disable HiZ Setting 1 */
  2926. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x28);
  2927. /* Disable HiZ Setting 2 */
  2928. cxd2841er_write_reg(priv, I2C_SLVT, 0x81, 0x00);
  2929. priv->state = STATE_ACTIVE_TC;
  2930. return 0;
  2931. }
  2932. static int cxd2841er_sleep_tc_to_active_c(struct cxd2841er_priv *priv,
  2933. u32 bandwidth)
  2934. {
  2935. u8 data[2] = { 0x09, 0x54 };
  2936. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  2937. cxd2841er_set_ts_clock_mode(priv, SYS_DVBC_ANNEX_A);
  2938. /* Set SLV-X Bank : 0x00 */
  2939. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  2940. /* Set demod mode */
  2941. cxd2841er_write_reg(priv, I2C_SLVX, 0x17, 0x04);
  2942. /* Set SLV-T Bank : 0x00 */
  2943. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  2944. /* Enable demod clock */
  2945. cxd2841er_write_reg(priv, I2C_SLVT, 0x2c, 0x01);
  2946. /* Disable RF level monitor */
  2947. cxd2841er_write_reg(priv, I2C_SLVT, 0x59, 0x00);
  2948. cxd2841er_write_reg(priv, I2C_SLVT, 0x2f, 0x00);
  2949. /* Enable ADC clock */
  2950. cxd2841er_write_reg(priv, I2C_SLVT, 0x30, 0x00);
  2951. /* Enable ADC 1 */
  2952. cxd2841er_write_reg(priv, I2C_SLVT, 0x41, 0x1a);
  2953. /* xtal freq 20.5MHz */
  2954. cxd2841er_write_regs(priv, I2C_SLVT, 0x43, data, 2);
  2955. /* Enable ADC 4 */
  2956. cxd2841er_write_reg(priv, I2C_SLVX, 0x18, 0x00);
  2957. /* Set SLV-T Bank : 0x10 */
  2958. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2959. /* IFAGC gain settings */
  2960. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xd2, 0x09, 0x1f);
  2961. /* Set SLV-T Bank : 0x11 */
  2962. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x11);
  2963. /* BBAGC TARGET level setting */
  2964. cxd2841er_write_reg(priv, I2C_SLVT, 0x6a, 0x48);
  2965. /* Set SLV-T Bank : 0x10 */
  2966. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2967. /* ASCOT setting */
  2968. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xa5,
  2969. ((priv->flags & CXD2841ER_ASCOT) ? 0x01 : 0x00), 0x01);
  2970. /* Set SLV-T Bank : 0x40 */
  2971. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x40);
  2972. /* Demod setting */
  2973. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xc3, 0x00, 0x04);
  2974. /* Set SLV-T Bank : 0x00 */
  2975. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  2976. /* TSIF setting */
  2977. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xce, 0x01, 0x01);
  2978. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xcf, 0x01, 0x01);
  2979. cxd2841er_sleep_tc_to_active_c_band(priv, bandwidth);
  2980. /* Set SLV-T Bank : 0x00 */
  2981. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  2982. /* Disable HiZ Setting 1 */
  2983. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x28);
  2984. /* Disable HiZ Setting 2 */
  2985. cxd2841er_write_reg(priv, I2C_SLVT, 0x81, 0x00);
  2986. priv->state = STATE_ACTIVE_TC;
  2987. return 0;
  2988. }
  2989. static int cxd2841er_get_frontend(struct dvb_frontend *fe,
  2990. struct dtv_frontend_properties *p)
  2991. {
  2992. enum fe_status status = 0;
  2993. struct cxd2841er_priv *priv = fe->demodulator_priv;
  2994. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  2995. if (priv->state == STATE_ACTIVE_S)
  2996. cxd2841er_read_status_s(fe, &status);
  2997. else if (priv->state == STATE_ACTIVE_TC)
  2998. cxd2841er_read_status_tc(fe, &status);
  2999. if (priv->state == STATE_ACTIVE_TC || priv->state == STATE_ACTIVE_S)
  3000. cxd2841er_read_signal_strength(fe);
  3001. else
  3002. p->strength.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  3003. if (status & FE_HAS_LOCK) {
  3004. if (priv->stats_time &&
  3005. (!time_after(jiffies, priv->stats_time)))
  3006. return 0;
  3007. /* Prevent retrieving stats faster than once per second */
  3008. priv->stats_time = jiffies + msecs_to_jiffies(1000);
  3009. cxd2841er_read_snr(fe);
  3010. cxd2841er_read_ucblocks(fe);
  3011. cxd2841er_read_ber(fe);
  3012. } else {
  3013. p->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  3014. p->block_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  3015. p->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  3016. p->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  3017. }
  3018. return 0;
  3019. }
  3020. static int cxd2841er_set_frontend_s(struct dvb_frontend *fe)
  3021. {
  3022. int ret = 0, i, timeout, carr_offset;
  3023. enum fe_status status;
  3024. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3025. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  3026. u32 symbol_rate = p->symbol_rate/1000;
  3027. dev_dbg(&priv->i2c->dev, "%s(): %s frequency=%d symbol_rate=%d xtal=%d\n",
  3028. __func__,
  3029. (p->delivery_system == SYS_DVBS ? "DVB-S" : "DVB-S2"),
  3030. p->frequency, symbol_rate, priv->xtal);
  3031. if (priv->flags & CXD2841ER_EARLY_TUNE)
  3032. cxd2841er_tuner_set(fe);
  3033. switch (priv->state) {
  3034. case STATE_SLEEP_S:
  3035. ret = cxd2841er_sleep_s_to_active_s(
  3036. priv, p->delivery_system, symbol_rate);
  3037. break;
  3038. case STATE_ACTIVE_S:
  3039. ret = cxd2841er_retune_active(priv, p);
  3040. break;
  3041. default:
  3042. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  3043. __func__, priv->state);
  3044. ret = -EINVAL;
  3045. goto done;
  3046. }
  3047. if (ret) {
  3048. dev_dbg(&priv->i2c->dev, "%s(): tune failed\n", __func__);
  3049. goto done;
  3050. }
  3051. if (!(priv->flags & CXD2841ER_EARLY_TUNE))
  3052. cxd2841er_tuner_set(fe);
  3053. cxd2841er_tune_done(priv);
  3054. timeout = DIV_ROUND_UP(3000000, symbol_rate) + 150;
  3055. i = 0;
  3056. do {
  3057. usleep_range(CXD2841ER_DVBS_POLLING_INVL*1000,
  3058. (CXD2841ER_DVBS_POLLING_INVL + 2) * 1000);
  3059. cxd2841er_read_status_s(fe, &status);
  3060. if (status & FE_HAS_LOCK)
  3061. break;
  3062. i++;
  3063. } while (i < timeout / CXD2841ER_DVBS_POLLING_INVL);
  3064. if (status & FE_HAS_LOCK) {
  3065. if (cxd2841er_get_carrier_offset_s_s2(
  3066. priv, &carr_offset)) {
  3067. ret = -EINVAL;
  3068. goto done;
  3069. }
  3070. dev_dbg(&priv->i2c->dev, "%s(): carrier_offset=%d\n",
  3071. __func__, carr_offset);
  3072. }
  3073. done:
  3074. /* Reset stats */
  3075. p->strength.stat[0].scale = FE_SCALE_RELATIVE;
  3076. p->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  3077. p->block_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  3078. p->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  3079. p->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  3080. /* Reset the wait for jiffies logic */
  3081. priv->stats_time = 0;
  3082. return ret;
  3083. }
  3084. static int cxd2841er_set_frontend_tc(struct dvb_frontend *fe)
  3085. {
  3086. int ret = 0, timeout;
  3087. enum fe_status status;
  3088. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3089. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  3090. dev_dbg(&priv->i2c->dev, "%s() delivery_system=%d bandwidth_hz=%d\n",
  3091. __func__, p->delivery_system, p->bandwidth_hz);
  3092. if (priv->flags & CXD2841ER_EARLY_TUNE)
  3093. cxd2841er_tuner_set(fe);
  3094. /* deconfigure/put demod to sleep on delsys switch if active */
  3095. if (priv->state == STATE_ACTIVE_TC &&
  3096. priv->system != p->delivery_system) {
  3097. dev_dbg(&priv->i2c->dev, "%s(): old_delsys=%d, new_delsys=%d -> sleep\n",
  3098. __func__, priv->system, p->delivery_system);
  3099. cxd2841er_sleep_tc(fe);
  3100. }
  3101. if (p->delivery_system == SYS_DVBT) {
  3102. priv->system = SYS_DVBT;
  3103. switch (priv->state) {
  3104. case STATE_SLEEP_TC:
  3105. ret = cxd2841er_sleep_tc_to_active_t(
  3106. priv, p->bandwidth_hz);
  3107. break;
  3108. case STATE_ACTIVE_TC:
  3109. ret = cxd2841er_retune_active(priv, p);
  3110. break;
  3111. default:
  3112. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  3113. __func__, priv->state);
  3114. ret = -EINVAL;
  3115. }
  3116. } else if (p->delivery_system == SYS_DVBT2) {
  3117. priv->system = SYS_DVBT2;
  3118. cxd2841er_dvbt2_set_plp_config(priv,
  3119. (int)(p->stream_id > 255), p->stream_id);
  3120. cxd2841er_dvbt2_set_profile(priv, DVBT2_PROFILE_BASE);
  3121. switch (priv->state) {
  3122. case STATE_SLEEP_TC:
  3123. ret = cxd2841er_sleep_tc_to_active_t2(priv,
  3124. p->bandwidth_hz);
  3125. break;
  3126. case STATE_ACTIVE_TC:
  3127. ret = cxd2841er_retune_active(priv, p);
  3128. break;
  3129. default:
  3130. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  3131. __func__, priv->state);
  3132. ret = -EINVAL;
  3133. }
  3134. } else if (p->delivery_system == SYS_ISDBT) {
  3135. priv->system = SYS_ISDBT;
  3136. switch (priv->state) {
  3137. case STATE_SLEEP_TC:
  3138. ret = cxd2841er_sleep_tc_to_active_i(
  3139. priv, p->bandwidth_hz);
  3140. break;
  3141. case STATE_ACTIVE_TC:
  3142. ret = cxd2841er_retune_active(priv, p);
  3143. break;
  3144. default:
  3145. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  3146. __func__, priv->state);
  3147. ret = -EINVAL;
  3148. }
  3149. } else if (p->delivery_system == SYS_DVBC_ANNEX_A ||
  3150. p->delivery_system == SYS_DVBC_ANNEX_C) {
  3151. priv->system = SYS_DVBC_ANNEX_A;
  3152. /* correct bandwidth */
  3153. if (p->bandwidth_hz != 6000000 &&
  3154. p->bandwidth_hz != 7000000 &&
  3155. p->bandwidth_hz != 8000000) {
  3156. p->bandwidth_hz = 8000000;
  3157. dev_dbg(&priv->i2c->dev, "%s(): forcing bandwidth to %d\n",
  3158. __func__, p->bandwidth_hz);
  3159. }
  3160. switch (priv->state) {
  3161. case STATE_SLEEP_TC:
  3162. ret = cxd2841er_sleep_tc_to_active_c(
  3163. priv, p->bandwidth_hz);
  3164. break;
  3165. case STATE_ACTIVE_TC:
  3166. ret = cxd2841er_retune_active(priv, p);
  3167. break;
  3168. default:
  3169. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  3170. __func__, priv->state);
  3171. ret = -EINVAL;
  3172. }
  3173. } else {
  3174. dev_dbg(&priv->i2c->dev,
  3175. "%s(): invalid delivery system %d\n",
  3176. __func__, p->delivery_system);
  3177. ret = -EINVAL;
  3178. }
  3179. if (ret)
  3180. goto done;
  3181. if (!(priv->flags & CXD2841ER_EARLY_TUNE))
  3182. cxd2841er_tuner_set(fe);
  3183. cxd2841er_tune_done(priv);
  3184. if (priv->flags & CXD2841ER_NO_WAIT_LOCK)
  3185. goto done;
  3186. timeout = 2500;
  3187. while (timeout > 0) {
  3188. ret = cxd2841er_read_status_tc(fe, &status);
  3189. if (ret)
  3190. goto done;
  3191. if (status & FE_HAS_LOCK)
  3192. break;
  3193. msleep(20);
  3194. timeout -= 20;
  3195. }
  3196. if (timeout < 0)
  3197. dev_dbg(&priv->i2c->dev,
  3198. "%s(): LOCK wait timeout\n", __func__);
  3199. done:
  3200. return ret;
  3201. }
  3202. static int cxd2841er_tune_s(struct dvb_frontend *fe,
  3203. bool re_tune,
  3204. unsigned int mode_flags,
  3205. unsigned int *delay,
  3206. enum fe_status *status)
  3207. {
  3208. int ret, carrier_offset;
  3209. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3210. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  3211. dev_dbg(&priv->i2c->dev, "%s() re_tune=%d\n", __func__, re_tune);
  3212. if (re_tune) {
  3213. ret = cxd2841er_set_frontend_s(fe);
  3214. if (ret)
  3215. return ret;
  3216. cxd2841er_read_status_s(fe, status);
  3217. if (*status & FE_HAS_LOCK) {
  3218. if (cxd2841er_get_carrier_offset_s_s2(
  3219. priv, &carrier_offset))
  3220. return -EINVAL;
  3221. p->frequency += carrier_offset;
  3222. ret = cxd2841er_set_frontend_s(fe);
  3223. if (ret)
  3224. return ret;
  3225. }
  3226. }
  3227. *delay = HZ / 5;
  3228. return cxd2841er_read_status_s(fe, status);
  3229. }
  3230. static int cxd2841er_tune_tc(struct dvb_frontend *fe,
  3231. bool re_tune,
  3232. unsigned int mode_flags,
  3233. unsigned int *delay,
  3234. enum fe_status *status)
  3235. {
  3236. int ret, carrier_offset;
  3237. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3238. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  3239. dev_dbg(&priv->i2c->dev, "%s(): re_tune %d bandwidth=%d\n", __func__,
  3240. re_tune, p->bandwidth_hz);
  3241. if (re_tune) {
  3242. ret = cxd2841er_set_frontend_tc(fe);
  3243. if (ret)
  3244. return ret;
  3245. cxd2841er_read_status_tc(fe, status);
  3246. if (*status & FE_HAS_LOCK) {
  3247. switch (priv->system) {
  3248. case SYS_ISDBT:
  3249. ret = cxd2841er_get_carrier_offset_i(
  3250. priv, p->bandwidth_hz,
  3251. &carrier_offset);
  3252. if (ret)
  3253. return ret;
  3254. break;
  3255. case SYS_DVBT:
  3256. ret = cxd2841er_get_carrier_offset_t(
  3257. priv, p->bandwidth_hz,
  3258. &carrier_offset);
  3259. if (ret)
  3260. return ret;
  3261. break;
  3262. case SYS_DVBT2:
  3263. ret = cxd2841er_get_carrier_offset_t2(
  3264. priv, p->bandwidth_hz,
  3265. &carrier_offset);
  3266. if (ret)
  3267. return ret;
  3268. break;
  3269. case SYS_DVBC_ANNEX_A:
  3270. ret = cxd2841er_get_carrier_offset_c(
  3271. priv, &carrier_offset);
  3272. if (ret)
  3273. return ret;
  3274. break;
  3275. default:
  3276. dev_dbg(&priv->i2c->dev,
  3277. "%s(): invalid delivery system %d\n",
  3278. __func__, priv->system);
  3279. return -EINVAL;
  3280. }
  3281. dev_dbg(&priv->i2c->dev, "%s(): carrier offset %d\n",
  3282. __func__, carrier_offset);
  3283. p->frequency += carrier_offset;
  3284. ret = cxd2841er_set_frontend_tc(fe);
  3285. if (ret)
  3286. return ret;
  3287. }
  3288. }
  3289. *delay = HZ / 5;
  3290. return cxd2841er_read_status_tc(fe, status);
  3291. }
  3292. static int cxd2841er_sleep_s(struct dvb_frontend *fe)
  3293. {
  3294. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3295. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  3296. cxd2841er_active_s_to_sleep_s(fe->demodulator_priv);
  3297. cxd2841er_sleep_s_to_shutdown(fe->demodulator_priv);
  3298. return 0;
  3299. }
  3300. static int cxd2841er_sleep_tc(struct dvb_frontend *fe)
  3301. {
  3302. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3303. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  3304. if (priv->state == STATE_ACTIVE_TC) {
  3305. switch (priv->system) {
  3306. case SYS_DVBT:
  3307. cxd2841er_active_t_to_sleep_tc(priv);
  3308. break;
  3309. case SYS_DVBT2:
  3310. cxd2841er_active_t2_to_sleep_tc(priv);
  3311. break;
  3312. case SYS_ISDBT:
  3313. cxd2841er_active_i_to_sleep_tc(priv);
  3314. break;
  3315. case SYS_DVBC_ANNEX_A:
  3316. cxd2841er_active_c_to_sleep_tc(priv);
  3317. break;
  3318. default:
  3319. dev_warn(&priv->i2c->dev,
  3320. "%s(): unknown delivery system %d\n",
  3321. __func__, priv->system);
  3322. }
  3323. }
  3324. if (priv->state != STATE_SLEEP_TC) {
  3325. dev_err(&priv->i2c->dev, "%s(): invalid state %d\n",
  3326. __func__, priv->state);
  3327. return -EINVAL;
  3328. }
  3329. return 0;
  3330. }
  3331. static int cxd2841er_shutdown_tc(struct dvb_frontend *fe)
  3332. {
  3333. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3334. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  3335. if (!cxd2841er_sleep_tc(fe))
  3336. cxd2841er_sleep_tc_to_shutdown(priv);
  3337. return 0;
  3338. }
  3339. static int cxd2841er_send_burst(struct dvb_frontend *fe,
  3340. enum fe_sec_mini_cmd burst)
  3341. {
  3342. u8 data;
  3343. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3344. dev_dbg(&priv->i2c->dev, "%s(): burst mode %s\n", __func__,
  3345. (burst == SEC_MINI_A ? "A" : "B"));
  3346. if (priv->state != STATE_SLEEP_S &&
  3347. priv->state != STATE_ACTIVE_S) {
  3348. dev_err(&priv->i2c->dev, "%s(): invalid demod state %d\n",
  3349. __func__, priv->state);
  3350. return -EINVAL;
  3351. }
  3352. data = (burst == SEC_MINI_A ? 0 : 1);
  3353. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xbb);
  3354. cxd2841er_write_reg(priv, I2C_SLVT, 0x34, 0x01);
  3355. cxd2841er_write_reg(priv, I2C_SLVT, 0x35, data);
  3356. return 0;
  3357. }
  3358. static int cxd2841er_set_tone(struct dvb_frontend *fe,
  3359. enum fe_sec_tone_mode tone)
  3360. {
  3361. u8 data;
  3362. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3363. dev_dbg(&priv->i2c->dev, "%s(): tone %s\n", __func__,
  3364. (tone == SEC_TONE_ON ? "On" : "Off"));
  3365. if (priv->state != STATE_SLEEP_S &&
  3366. priv->state != STATE_ACTIVE_S) {
  3367. dev_err(&priv->i2c->dev, "%s(): invalid demod state %d\n",
  3368. __func__, priv->state);
  3369. return -EINVAL;
  3370. }
  3371. data = (tone == SEC_TONE_ON ? 1 : 0);
  3372. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xbb);
  3373. cxd2841er_write_reg(priv, I2C_SLVT, 0x36, data);
  3374. return 0;
  3375. }
  3376. static int cxd2841er_send_diseqc_msg(struct dvb_frontend *fe,
  3377. struct dvb_diseqc_master_cmd *cmd)
  3378. {
  3379. int i;
  3380. u8 data[12];
  3381. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3382. if (priv->state != STATE_SLEEP_S &&
  3383. priv->state != STATE_ACTIVE_S) {
  3384. dev_err(&priv->i2c->dev, "%s(): invalid demod state %d\n",
  3385. __func__, priv->state);
  3386. return -EINVAL;
  3387. }
  3388. dev_dbg(&priv->i2c->dev,
  3389. "%s(): cmd->len %d\n", __func__, cmd->msg_len);
  3390. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xbb);
  3391. /* DiDEqC enable */
  3392. cxd2841er_write_reg(priv, I2C_SLVT, 0x33, 0x01);
  3393. /* cmd1 length & data */
  3394. cxd2841er_write_reg(priv, I2C_SLVT, 0x3d, cmd->msg_len);
  3395. memset(data, 0, sizeof(data));
  3396. for (i = 0; i < cmd->msg_len && i < sizeof(data); i++)
  3397. data[i] = cmd->msg[i];
  3398. cxd2841er_write_regs(priv, I2C_SLVT, 0x3e, data, sizeof(data));
  3399. /* repeat count for cmd1 */
  3400. cxd2841er_write_reg(priv, I2C_SLVT, 0x37, 1);
  3401. /* repeat count for cmd2: always 0 */
  3402. cxd2841er_write_reg(priv, I2C_SLVT, 0x38, 0);
  3403. /* start transmit */
  3404. cxd2841er_write_reg(priv, I2C_SLVT, 0x32, 0x01);
  3405. /* wait for 1 sec timeout */
  3406. for (i = 0; i < 50; i++) {
  3407. cxd2841er_read_reg(priv, I2C_SLVT, 0x10, data);
  3408. if (!data[0]) {
  3409. dev_dbg(&priv->i2c->dev,
  3410. "%s(): DiSEqC cmd has been sent\n", __func__);
  3411. return 0;
  3412. }
  3413. msleep(20);
  3414. }
  3415. dev_dbg(&priv->i2c->dev,
  3416. "%s(): DiSEqC cmd transmit timeout\n", __func__);
  3417. return -ETIMEDOUT;
  3418. }
  3419. static void cxd2841er_release(struct dvb_frontend *fe)
  3420. {
  3421. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3422. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  3423. kfree(priv);
  3424. }
  3425. static int cxd2841er_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
  3426. {
  3427. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3428. dev_dbg(&priv->i2c->dev, "%s(): enable=%d\n", __func__, enable);
  3429. cxd2841er_set_reg_bits(
  3430. priv, I2C_SLVX, 0x8, (enable ? 0x01 : 0x00), 0x01);
  3431. return 0;
  3432. }
  3433. static enum dvbfe_algo cxd2841er_get_algo(struct dvb_frontend *fe)
  3434. {
  3435. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3436. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  3437. return DVBFE_ALGO_HW;
  3438. }
  3439. static void cxd2841er_init_stats(struct dvb_frontend *fe)
  3440. {
  3441. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  3442. p->strength.len = 1;
  3443. p->strength.stat[0].scale = FE_SCALE_RELATIVE;
  3444. p->cnr.len = 1;
  3445. p->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  3446. p->block_error.len = 1;
  3447. p->block_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  3448. p->post_bit_error.len = 1;
  3449. p->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  3450. p->post_bit_count.len = 1;
  3451. p->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  3452. }
  3453. static int cxd2841er_init_s(struct dvb_frontend *fe)
  3454. {
  3455. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3456. /* sanity. force demod to SHUTDOWN state */
  3457. if (priv->state == STATE_SLEEP_S) {
  3458. dev_dbg(&priv->i2c->dev, "%s() forcing sleep->shutdown\n",
  3459. __func__);
  3460. cxd2841er_sleep_s_to_shutdown(priv);
  3461. } else if (priv->state == STATE_ACTIVE_S) {
  3462. dev_dbg(&priv->i2c->dev, "%s() forcing active->sleep->shutdown\n",
  3463. __func__);
  3464. cxd2841er_active_s_to_sleep_s(priv);
  3465. cxd2841er_sleep_s_to_shutdown(priv);
  3466. }
  3467. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  3468. cxd2841er_shutdown_to_sleep_s(priv);
  3469. /* SONY_DEMOD_CONFIG_SAT_IFAGCNEG set to 1 */
  3470. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xa0);
  3471. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xb9, 0x01, 0x01);
  3472. cxd2841er_init_stats(fe);
  3473. return 0;
  3474. }
  3475. static int cxd2841er_init_tc(struct dvb_frontend *fe)
  3476. {
  3477. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3478. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  3479. dev_dbg(&priv->i2c->dev, "%s() bandwidth_hz=%d\n",
  3480. __func__, p->bandwidth_hz);
  3481. cxd2841er_shutdown_to_sleep_tc(priv);
  3482. /* SONY_DEMOD_CONFIG_IFAGCNEG = 1 (0 for NO_AGCNEG */
  3483. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  3484. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xcb,
  3485. ((priv->flags & CXD2841ER_NO_AGCNEG) ? 0x00 : 0x40), 0x40);
  3486. /* SONY_DEMOD_CONFIG_IFAGC_ADC_FS = 0 */
  3487. cxd2841er_write_reg(priv, I2C_SLVT, 0xcd, 0x50);
  3488. /* SONY_DEMOD_CONFIG_PARALLEL_SEL = 1 */
  3489. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  3490. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xc4,
  3491. ((priv->flags & CXD2841ER_TS_SERIAL) ? 0x80 : 0x00), 0x80);
  3492. /* clear TSCFG bits 3+4 */
  3493. if (priv->flags & CXD2841ER_TSBITS)
  3494. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xc4, 0x00, 0x18);
  3495. cxd2841er_init_stats(fe);
  3496. return 0;
  3497. }
  3498. static const struct dvb_frontend_ops cxd2841er_dvbs_s2_ops;
  3499. static struct dvb_frontend_ops cxd2841er_t_c_ops;
  3500. static struct dvb_frontend *cxd2841er_attach(struct cxd2841er_config *cfg,
  3501. struct i2c_adapter *i2c,
  3502. u8 system)
  3503. {
  3504. u8 chip_id = 0;
  3505. const char *type;
  3506. const char *name;
  3507. struct cxd2841er_priv *priv = NULL;
  3508. /* allocate memory for the internal state */
  3509. priv = kzalloc(sizeof(struct cxd2841er_priv), GFP_KERNEL);
  3510. if (!priv)
  3511. return NULL;
  3512. priv->i2c = i2c;
  3513. priv->config = cfg;
  3514. priv->i2c_addr_slvx = (cfg->i2c_addr + 4) >> 1;
  3515. priv->i2c_addr_slvt = (cfg->i2c_addr) >> 1;
  3516. priv->xtal = cfg->xtal;
  3517. priv->flags = cfg->flags;
  3518. priv->frontend.demodulator_priv = priv;
  3519. dev_info(&priv->i2c->dev,
  3520. "%s(): I2C adapter %p SLVX addr %x SLVT addr %x\n",
  3521. __func__, priv->i2c,
  3522. priv->i2c_addr_slvx, priv->i2c_addr_slvt);
  3523. chip_id = cxd2841er_chip_id(priv);
  3524. switch (chip_id) {
  3525. case CXD2837ER_CHIP_ID:
  3526. snprintf(cxd2841er_t_c_ops.info.name, 128,
  3527. "Sony CXD2837ER DVB-T/T2/C demodulator");
  3528. name = "CXD2837ER";
  3529. type = "C/T/T2";
  3530. break;
  3531. case CXD2838ER_CHIP_ID:
  3532. snprintf(cxd2841er_t_c_ops.info.name, 128,
  3533. "Sony CXD2838ER ISDB-T demodulator");
  3534. cxd2841er_t_c_ops.delsys[0] = SYS_ISDBT;
  3535. cxd2841er_t_c_ops.delsys[1] = SYS_UNDEFINED;
  3536. cxd2841er_t_c_ops.delsys[2] = SYS_UNDEFINED;
  3537. name = "CXD2838ER";
  3538. type = "ISDB-T";
  3539. break;
  3540. case CXD2841ER_CHIP_ID:
  3541. snprintf(cxd2841er_t_c_ops.info.name, 128,
  3542. "Sony CXD2841ER DVB-T/T2/C demodulator");
  3543. name = "CXD2841ER";
  3544. type = "T/T2/C/ISDB-T";
  3545. break;
  3546. case CXD2843ER_CHIP_ID:
  3547. snprintf(cxd2841er_t_c_ops.info.name, 128,
  3548. "Sony CXD2843ER DVB-T/T2/C/C2 demodulator");
  3549. name = "CXD2843ER";
  3550. type = "C/C2/T/T2";
  3551. break;
  3552. case CXD2854ER_CHIP_ID:
  3553. snprintf(cxd2841er_t_c_ops.info.name, 128,
  3554. "Sony CXD2854ER DVB-T/T2/C and ISDB-T demodulator");
  3555. cxd2841er_t_c_ops.delsys[3] = SYS_ISDBT;
  3556. name = "CXD2854ER";
  3557. type = "C/C2/T/T2/ISDB-T";
  3558. break;
  3559. default:
  3560. dev_err(&priv->i2c->dev, "%s(): invalid chip ID 0x%02x\n",
  3561. __func__, chip_id);
  3562. priv->frontend.demodulator_priv = NULL;
  3563. kfree(priv);
  3564. return NULL;
  3565. }
  3566. /* create dvb_frontend */
  3567. if (system == SYS_DVBS) {
  3568. memcpy(&priv->frontend.ops,
  3569. &cxd2841er_dvbs_s2_ops,
  3570. sizeof(struct dvb_frontend_ops));
  3571. type = "S/S2";
  3572. } else {
  3573. memcpy(&priv->frontend.ops,
  3574. &cxd2841er_t_c_ops,
  3575. sizeof(struct dvb_frontend_ops));
  3576. }
  3577. dev_info(&priv->i2c->dev,
  3578. "%s(): attaching %s DVB-%s frontend\n",
  3579. __func__, name, type);
  3580. dev_info(&priv->i2c->dev, "%s(): chip ID 0x%02x OK.\n",
  3581. __func__, chip_id);
  3582. return &priv->frontend;
  3583. }
  3584. struct dvb_frontend *cxd2841er_attach_s(struct cxd2841er_config *cfg,
  3585. struct i2c_adapter *i2c)
  3586. {
  3587. return cxd2841er_attach(cfg, i2c, SYS_DVBS);
  3588. }
  3589. EXPORT_SYMBOL_GPL(cxd2841er_attach_s);
  3590. struct dvb_frontend *cxd2841er_attach_t_c(struct cxd2841er_config *cfg,
  3591. struct i2c_adapter *i2c)
  3592. {
  3593. return cxd2841er_attach(cfg, i2c, 0);
  3594. }
  3595. EXPORT_SYMBOL_GPL(cxd2841er_attach_t_c);
  3596. static const struct dvb_frontend_ops cxd2841er_dvbs_s2_ops = {
  3597. .delsys = { SYS_DVBS, SYS_DVBS2 },
  3598. .info = {
  3599. .name = "Sony CXD2841ER DVB-S/S2 demodulator",
  3600. .frequency_min_hz = 500 * MHz,
  3601. .frequency_max_hz = 2500 * MHz,
  3602. .symbol_rate_min = 1000000,
  3603. .symbol_rate_max = 45000000,
  3604. .symbol_rate_tolerance = 500,
  3605. .caps = FE_CAN_INVERSION_AUTO |
  3606. FE_CAN_FEC_AUTO |
  3607. FE_CAN_QPSK,
  3608. },
  3609. .init = cxd2841er_init_s,
  3610. .sleep = cxd2841er_sleep_s,
  3611. .release = cxd2841er_release,
  3612. .set_frontend = cxd2841er_set_frontend_s,
  3613. .get_frontend = cxd2841er_get_frontend,
  3614. .read_status = cxd2841er_read_status_s,
  3615. .i2c_gate_ctrl = cxd2841er_i2c_gate_ctrl,
  3616. .get_frontend_algo = cxd2841er_get_algo,
  3617. .set_tone = cxd2841er_set_tone,
  3618. .diseqc_send_burst = cxd2841er_send_burst,
  3619. .diseqc_send_master_cmd = cxd2841er_send_diseqc_msg,
  3620. .tune = cxd2841er_tune_s
  3621. };
  3622. static struct dvb_frontend_ops cxd2841er_t_c_ops = {
  3623. .delsys = { SYS_DVBT, SYS_DVBT2, SYS_DVBC_ANNEX_A },
  3624. .info = {
  3625. .name = "", /* will set in attach function */
  3626. .caps = FE_CAN_FEC_1_2 |
  3627. FE_CAN_FEC_2_3 |
  3628. FE_CAN_FEC_3_4 |
  3629. FE_CAN_FEC_5_6 |
  3630. FE_CAN_FEC_7_8 |
  3631. FE_CAN_FEC_AUTO |
  3632. FE_CAN_QPSK |
  3633. FE_CAN_QAM_16 |
  3634. FE_CAN_QAM_32 |
  3635. FE_CAN_QAM_64 |
  3636. FE_CAN_QAM_128 |
  3637. FE_CAN_QAM_256 |
  3638. FE_CAN_QAM_AUTO |
  3639. FE_CAN_TRANSMISSION_MODE_AUTO |
  3640. FE_CAN_GUARD_INTERVAL_AUTO |
  3641. FE_CAN_HIERARCHY_AUTO |
  3642. FE_CAN_MUTE_TS |
  3643. FE_CAN_2G_MODULATION,
  3644. .frequency_min_hz = 42 * MHz,
  3645. .frequency_max_hz = 1002 * MHz,
  3646. .symbol_rate_min = 870000,
  3647. .symbol_rate_max = 11700000
  3648. },
  3649. .init = cxd2841er_init_tc,
  3650. .sleep = cxd2841er_shutdown_tc,
  3651. .release = cxd2841er_release,
  3652. .set_frontend = cxd2841er_set_frontend_tc,
  3653. .get_frontend = cxd2841er_get_frontend,
  3654. .read_status = cxd2841er_read_status_tc,
  3655. .tune = cxd2841er_tune_tc,
  3656. .i2c_gate_ctrl = cxd2841er_i2c_gate_ctrl,
  3657. .get_frontend_algo = cxd2841er_get_algo
  3658. };
  3659. MODULE_DESCRIPTION("Sony CXD2837/38/41/43/54ER DVB-C/C2/T/T2/S/S2 demodulator driver");
  3660. MODULE_AUTHOR("Sergey Kozlov <[email protected]>, Abylay Ospan <[email protected]>");
  3661. MODULE_LICENSE("GPL");