cx24117.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. Conexant cx24117/cx24132 - Dual DVBS/S2 Satellite demod/tuner driver
  4. Copyright (C) 2013 Luis Alves <[email protected]>
  5. July, 6th 2013
  6. First release based on cx24116 driver by:
  7. Steven Toth and Georg Acher, Darron Broad, Igor Liplianin
  8. Cards currently supported:
  9. TBS6980 - Dual DVBS/S2 PCIe card
  10. TBS6981 - Dual DVBS/S2 PCIe card
  11. */
  12. #include <linux/slab.h>
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/moduleparam.h>
  16. #include <linux/init.h>
  17. #include <linux/firmware.h>
  18. #include "tuner-i2c.h"
  19. #include <media/dvb_frontend.h>
  20. #include "cx24117.h"
  21. #define CX24117_DEFAULT_FIRMWARE "dvb-fe-cx24117.fw"
  22. #define CX24117_SEARCH_RANGE_KHZ 5000
  23. /* known registers */
  24. #define CX24117_REG_COMMAND (0x00) /* command buffer */
  25. #define CX24117_REG_EXECUTE (0x1f) /* execute command */
  26. #define CX24117_REG_FREQ3_0 (0x34) /* frequency */
  27. #define CX24117_REG_FREQ2_0 (0x35)
  28. #define CX24117_REG_FREQ1_0 (0x36)
  29. #define CX24117_REG_STATE0 (0x39)
  30. #define CX24117_REG_SSTATUS0 (0x3a) /* demod0 signal high / status */
  31. #define CX24117_REG_SIGNAL0 (0x3b)
  32. #define CX24117_REG_FREQ5_0 (0x3c) /* +-freq */
  33. #define CX24117_REG_FREQ6_0 (0x3d)
  34. #define CX24117_REG_SRATE2_0 (0x3e) /* +- 1000 * srate */
  35. #define CX24117_REG_SRATE1_0 (0x3f)
  36. #define CX24117_REG_QUALITY2_0 (0x40)
  37. #define CX24117_REG_QUALITY1_0 (0x41)
  38. #define CX24117_REG_BER4_0 (0x47)
  39. #define CX24117_REG_BER3_0 (0x48)
  40. #define CX24117_REG_BER2_0 (0x49)
  41. #define CX24117_REG_BER1_0 (0x4a)
  42. #define CX24117_REG_DVBS_UCB2_0 (0x4b)
  43. #define CX24117_REG_DVBS_UCB1_0 (0x4c)
  44. #define CX24117_REG_DVBS2_UCB2_0 (0x50)
  45. #define CX24117_REG_DVBS2_UCB1_0 (0x51)
  46. #define CX24117_REG_QSTATUS0 (0x93)
  47. #define CX24117_REG_CLKDIV0 (0xe6)
  48. #define CX24117_REG_RATEDIV0 (0xf0)
  49. #define CX24117_REG_FREQ3_1 (0x55) /* frequency */
  50. #define CX24117_REG_FREQ2_1 (0x56)
  51. #define CX24117_REG_FREQ1_1 (0x57)
  52. #define CX24117_REG_STATE1 (0x5a)
  53. #define CX24117_REG_SSTATUS1 (0x5b) /* demod1 signal high / status */
  54. #define CX24117_REG_SIGNAL1 (0x5c)
  55. #define CX24117_REG_FREQ5_1 (0x5d) /* +- freq */
  56. #define CX24117_REG_FREQ4_1 (0x5e)
  57. #define CX24117_REG_SRATE2_1 (0x5f)
  58. #define CX24117_REG_SRATE1_1 (0x60)
  59. #define CX24117_REG_QUALITY2_1 (0x61)
  60. #define CX24117_REG_QUALITY1_1 (0x62)
  61. #define CX24117_REG_BER4_1 (0x68)
  62. #define CX24117_REG_BER3_1 (0x69)
  63. #define CX24117_REG_BER2_1 (0x6a)
  64. #define CX24117_REG_BER1_1 (0x6b)
  65. #define CX24117_REG_DVBS_UCB2_1 (0x6c)
  66. #define CX24117_REG_DVBS_UCB1_1 (0x6d)
  67. #define CX24117_REG_DVBS2_UCB2_1 (0x71)
  68. #define CX24117_REG_DVBS2_UCB1_1 (0x72)
  69. #define CX24117_REG_QSTATUS1 (0x9f)
  70. #define CX24117_REG_CLKDIV1 (0xe7)
  71. #define CX24117_REG_RATEDIV1 (0xf1)
  72. /* arg buffer size */
  73. #define CX24117_ARGLEN (0x1e)
  74. /* rolloff */
  75. #define CX24117_ROLLOFF_020 (0x00)
  76. #define CX24117_ROLLOFF_025 (0x01)
  77. #define CX24117_ROLLOFF_035 (0x02)
  78. /* pilot bit */
  79. #define CX24117_PILOT_OFF (0x00)
  80. #define CX24117_PILOT_ON (0x40)
  81. #define CX24117_PILOT_AUTO (0x80)
  82. /* signal status */
  83. #define CX24117_HAS_SIGNAL (0x01)
  84. #define CX24117_HAS_CARRIER (0x02)
  85. #define CX24117_HAS_VITERBI (0x04)
  86. #define CX24117_HAS_SYNCLOCK (0x08)
  87. #define CX24117_STATUS_MASK (0x0f)
  88. #define CX24117_SIGNAL_MASK (0xc0)
  89. /* arg offset for DiSEqC */
  90. #define CX24117_DISEQC_DEMOD (1)
  91. #define CX24117_DISEQC_BURST (2)
  92. #define CX24117_DISEQC_ARG3_2 (3) /* unknown value=2 */
  93. #define CX24117_DISEQC_ARG4_0 (4) /* unknown value=0 */
  94. #define CX24117_DISEQC_ARG5_0 (5) /* unknown value=0 */
  95. #define CX24117_DISEQC_MSGLEN (6)
  96. #define CX24117_DISEQC_MSGOFS (7)
  97. /* DiSEqC burst */
  98. #define CX24117_DISEQC_MINI_A (0)
  99. #define CX24117_DISEQC_MINI_B (1)
  100. #define CX24117_PNE (0) /* 0 disabled / 2 enabled */
  101. #define CX24117_OCC (1) /* 0 disabled / 1 enabled */
  102. enum cmds {
  103. CMD_SET_VCOFREQ = 0x10,
  104. CMD_TUNEREQUEST = 0x11,
  105. CMD_GLOBAL_MPEGCFG = 0x13,
  106. CMD_MPEGCFG = 0x14,
  107. CMD_TUNERINIT = 0x15,
  108. CMD_GET_SRATE = 0x18,
  109. CMD_SET_GOLDCODE = 0x19,
  110. CMD_GET_AGCACC = 0x1a,
  111. CMD_DEMODINIT = 0x1b,
  112. CMD_GETCTLACC = 0x1c,
  113. CMD_LNBCONFIG = 0x20,
  114. CMD_LNBSEND = 0x21,
  115. CMD_LNBDCLEVEL = 0x22,
  116. CMD_LNBPCBCONFIG = 0x23,
  117. CMD_LNBSENDTONEBST = 0x24,
  118. CMD_LNBUPDREPLY = 0x25,
  119. CMD_SET_GPIOMODE = 0x30,
  120. CMD_SET_GPIOEN = 0x31,
  121. CMD_SET_GPIODIR = 0x32,
  122. CMD_SET_GPIOOUT = 0x33,
  123. CMD_ENABLERSCORR = 0x34,
  124. CMD_FWVERSION = 0x35,
  125. CMD_SET_SLEEPMODE = 0x36,
  126. CMD_BERCTRL = 0x3c,
  127. CMD_EVENTCTRL = 0x3d,
  128. };
  129. static LIST_HEAD(hybrid_tuner_instance_list);
  130. static DEFINE_MUTEX(cx24117_list_mutex);
  131. /* The Demod/Tuner can't easily provide these, we cache them */
  132. struct cx24117_tuning {
  133. u32 frequency;
  134. u32 symbol_rate;
  135. enum fe_spectral_inversion inversion;
  136. enum fe_code_rate fec;
  137. enum fe_delivery_system delsys;
  138. enum fe_modulation modulation;
  139. enum fe_pilot pilot;
  140. enum fe_rolloff rolloff;
  141. /* Demod values */
  142. u8 fec_val;
  143. u8 fec_mask;
  144. u8 inversion_val;
  145. u8 pilot_val;
  146. u8 rolloff_val;
  147. };
  148. /* Basic commands that are sent to the firmware */
  149. struct cx24117_cmd {
  150. u8 len;
  151. u8 args[CX24117_ARGLEN];
  152. };
  153. /* common to both fe's */
  154. struct cx24117_priv {
  155. u8 demod_address;
  156. struct i2c_adapter *i2c;
  157. u8 skip_fw_load;
  158. struct mutex fe_lock;
  159. /* Used for sharing this struct between demods */
  160. struct tuner_i2c_props i2c_props;
  161. struct list_head hybrid_tuner_instance_list;
  162. };
  163. /* one per each fe */
  164. struct cx24117_state {
  165. struct cx24117_priv *priv;
  166. struct dvb_frontend frontend;
  167. struct cx24117_tuning dcur;
  168. struct cx24117_tuning dnxt;
  169. struct cx24117_cmd dsec_cmd;
  170. int demod;
  171. };
  172. /* modfec (modulation and FEC) lookup table */
  173. /* Check cx24116.c for a detailed description of each field */
  174. static struct cx24117_modfec {
  175. enum fe_delivery_system delivery_system;
  176. enum fe_modulation modulation;
  177. enum fe_code_rate fec;
  178. u8 mask; /* In DVBS mode this is used to autodetect */
  179. u8 val; /* Passed to the firmware to indicate mode selection */
  180. } cx24117_modfec_modes[] = {
  181. /* QPSK. For unknown rates we set hardware to auto detect 0xfe 0x30 */
  182. /*mod fec mask val */
  183. { SYS_DVBS, QPSK, FEC_NONE, 0xfe, 0x30 },
  184. { SYS_DVBS, QPSK, FEC_1_2, 0x02, 0x2e }, /* 00000010 00101110 */
  185. { SYS_DVBS, QPSK, FEC_2_3, 0x04, 0x2f }, /* 00000100 00101111 */
  186. { SYS_DVBS, QPSK, FEC_3_4, 0x08, 0x30 }, /* 00001000 00110000 */
  187. { SYS_DVBS, QPSK, FEC_4_5, 0xfe, 0x30 }, /* 000?0000 ? */
  188. { SYS_DVBS, QPSK, FEC_5_6, 0x20, 0x31 }, /* 00100000 00110001 */
  189. { SYS_DVBS, QPSK, FEC_6_7, 0xfe, 0x30 }, /* 0?000000 ? */
  190. { SYS_DVBS, QPSK, FEC_7_8, 0x80, 0x32 }, /* 10000000 00110010 */
  191. { SYS_DVBS, QPSK, FEC_8_9, 0xfe, 0x30 }, /* 0000000? ? */
  192. { SYS_DVBS, QPSK, FEC_AUTO, 0xfe, 0x30 },
  193. /* NBC-QPSK */
  194. { SYS_DVBS2, QPSK, FEC_NONE, 0x00, 0x00 },
  195. { SYS_DVBS2, QPSK, FEC_1_2, 0x00, 0x04 },
  196. { SYS_DVBS2, QPSK, FEC_3_5, 0x00, 0x05 },
  197. { SYS_DVBS2, QPSK, FEC_2_3, 0x00, 0x06 },
  198. { SYS_DVBS2, QPSK, FEC_3_4, 0x00, 0x07 },
  199. { SYS_DVBS2, QPSK, FEC_4_5, 0x00, 0x08 },
  200. { SYS_DVBS2, QPSK, FEC_5_6, 0x00, 0x09 },
  201. { SYS_DVBS2, QPSK, FEC_8_9, 0x00, 0x0a },
  202. { SYS_DVBS2, QPSK, FEC_9_10, 0x00, 0x0b },
  203. { SYS_DVBS2, QPSK, FEC_AUTO, 0x00, 0x00 },
  204. /* 8PSK */
  205. { SYS_DVBS2, PSK_8, FEC_NONE, 0x00, 0x00 },
  206. { SYS_DVBS2, PSK_8, FEC_3_5, 0x00, 0x0c },
  207. { SYS_DVBS2, PSK_8, FEC_2_3, 0x00, 0x0d },
  208. { SYS_DVBS2, PSK_8, FEC_3_4, 0x00, 0x0e },
  209. { SYS_DVBS2, PSK_8, FEC_5_6, 0x00, 0x0f },
  210. { SYS_DVBS2, PSK_8, FEC_8_9, 0x00, 0x10 },
  211. { SYS_DVBS2, PSK_8, FEC_9_10, 0x00, 0x11 },
  212. { SYS_DVBS2, PSK_8, FEC_AUTO, 0x00, 0x00 },
  213. /*
  214. * 'val' can be found in the FECSTATUS register when tuning.
  215. * FECSTATUS will give the actual FEC in use if tuning was successful.
  216. */
  217. };
  218. static int cx24117_writereg(struct cx24117_state *state, u8 reg, u8 data)
  219. {
  220. u8 buf[] = { reg, data };
  221. struct i2c_msg msg = { .addr = state->priv->demod_address,
  222. .flags = 0, .buf = buf, .len = 2 };
  223. int ret;
  224. dev_dbg(&state->priv->i2c->dev,
  225. "%s() demod%d i2c wr @0x%02x=0x%02x\n",
  226. __func__, state->demod, reg, data);
  227. ret = i2c_transfer(state->priv->i2c, &msg, 1);
  228. if (ret < 0) {
  229. dev_warn(&state->priv->i2c->dev,
  230. "%s: demod%d i2c wr err(%i) @0x%02x=0x%02x\n",
  231. KBUILD_MODNAME, state->demod, ret, reg, data);
  232. return ret;
  233. }
  234. return 0;
  235. }
  236. static int cx24117_writecmd(struct cx24117_state *state,
  237. struct cx24117_cmd *cmd)
  238. {
  239. struct i2c_msg msg;
  240. u8 buf[CX24117_ARGLEN+1];
  241. int ret;
  242. dev_dbg(&state->priv->i2c->dev,
  243. "%s() demod%d i2c wr cmd len=%d\n",
  244. __func__, state->demod, cmd->len);
  245. buf[0] = CX24117_REG_COMMAND;
  246. memcpy(&buf[1], cmd->args, cmd->len);
  247. msg.addr = state->priv->demod_address;
  248. msg.flags = 0;
  249. msg.len = cmd->len+1;
  250. msg.buf = buf;
  251. ret = i2c_transfer(state->priv->i2c, &msg, 1);
  252. if (ret < 0) {
  253. dev_warn(&state->priv->i2c->dev,
  254. "%s: demod%d i2c wr cmd err(%i) len=%d\n",
  255. KBUILD_MODNAME, state->demod, ret, cmd->len);
  256. return ret;
  257. }
  258. return 0;
  259. }
  260. static int cx24117_readreg(struct cx24117_state *state, u8 reg)
  261. {
  262. int ret;
  263. u8 recv = 0;
  264. struct i2c_msg msg[] = {
  265. { .addr = state->priv->demod_address, .flags = 0,
  266. .buf = &reg, .len = 1 },
  267. { .addr = state->priv->demod_address, .flags = I2C_M_RD,
  268. .buf = &recv, .len = 1 }
  269. };
  270. ret = i2c_transfer(state->priv->i2c, msg, 2);
  271. if (ret < 0) {
  272. dev_warn(&state->priv->i2c->dev,
  273. "%s: demod%d i2c rd err(%d) @0x%x\n",
  274. KBUILD_MODNAME, state->demod, ret, reg);
  275. return ret;
  276. }
  277. dev_dbg(&state->priv->i2c->dev, "%s() demod%d i2c rd @0x%02x=0x%02x\n",
  278. __func__, state->demod, reg, recv);
  279. return recv;
  280. }
  281. static int cx24117_readregN(struct cx24117_state *state,
  282. u8 reg, u8 *buf, int len)
  283. {
  284. int ret;
  285. struct i2c_msg msg[] = {
  286. { .addr = state->priv->demod_address, .flags = 0,
  287. .buf = &reg, .len = 1 },
  288. { .addr = state->priv->demod_address, .flags = I2C_M_RD,
  289. .buf = buf, .len = len }
  290. };
  291. ret = i2c_transfer(state->priv->i2c, msg, 2);
  292. if (ret < 0) {
  293. dev_warn(&state->priv->i2c->dev,
  294. "%s: demod%d i2c rd err(%d) @0x%x\n",
  295. KBUILD_MODNAME, state->demod, ret, reg);
  296. return ret;
  297. }
  298. return 0;
  299. }
  300. static int cx24117_set_inversion(struct cx24117_state *state,
  301. enum fe_spectral_inversion inversion)
  302. {
  303. dev_dbg(&state->priv->i2c->dev, "%s(%d) demod%d\n",
  304. __func__, inversion, state->demod);
  305. switch (inversion) {
  306. case INVERSION_OFF:
  307. state->dnxt.inversion_val = 0x00;
  308. break;
  309. case INVERSION_ON:
  310. state->dnxt.inversion_val = 0x04;
  311. break;
  312. case INVERSION_AUTO:
  313. state->dnxt.inversion_val = 0x0C;
  314. break;
  315. default:
  316. return -EINVAL;
  317. }
  318. state->dnxt.inversion = inversion;
  319. return 0;
  320. }
  321. static int cx24117_lookup_fecmod(struct cx24117_state *state,
  322. enum fe_delivery_system d, enum fe_modulation m, enum fe_code_rate f)
  323. {
  324. int i, ret = -EINVAL;
  325. dev_dbg(&state->priv->i2c->dev,
  326. "%s(demod(0x%02x,0x%02x) demod%d\n",
  327. __func__, m, f, state->demod);
  328. for (i = 0; i < ARRAY_SIZE(cx24117_modfec_modes); i++) {
  329. if ((d == cx24117_modfec_modes[i].delivery_system) &&
  330. (m == cx24117_modfec_modes[i].modulation) &&
  331. (f == cx24117_modfec_modes[i].fec)) {
  332. ret = i;
  333. break;
  334. }
  335. }
  336. return ret;
  337. }
  338. static int cx24117_set_fec(struct cx24117_state *state,
  339. enum fe_delivery_system delsys,
  340. enum fe_modulation mod,
  341. enum fe_code_rate fec)
  342. {
  343. int ret;
  344. dev_dbg(&state->priv->i2c->dev,
  345. "%s(0x%02x,0x%02x) demod%d\n",
  346. __func__, mod, fec, state->demod);
  347. ret = cx24117_lookup_fecmod(state, delsys, mod, fec);
  348. if (ret < 0)
  349. return ret;
  350. state->dnxt.fec = fec;
  351. state->dnxt.fec_val = cx24117_modfec_modes[ret].val;
  352. state->dnxt.fec_mask = cx24117_modfec_modes[ret].mask;
  353. dev_dbg(&state->priv->i2c->dev,
  354. "%s() demod%d mask/val = 0x%02x/0x%02x\n", __func__,
  355. state->demod, state->dnxt.fec_mask, state->dnxt.fec_val);
  356. return 0;
  357. }
  358. static int cx24117_set_symbolrate(struct cx24117_state *state, u32 rate)
  359. {
  360. dev_dbg(&state->priv->i2c->dev, "%s(%d) demod%d\n",
  361. __func__, rate, state->demod);
  362. state->dnxt.symbol_rate = rate;
  363. dev_dbg(&state->priv->i2c->dev,
  364. "%s() demod%d symbol_rate = %d\n",
  365. __func__, state->demod, rate);
  366. return 0;
  367. }
  368. static int cx24117_load_firmware(struct dvb_frontend *fe,
  369. const struct firmware *fw);
  370. static int cx24117_firmware_ondemand(struct dvb_frontend *fe)
  371. {
  372. struct cx24117_state *state = fe->demodulator_priv;
  373. const struct firmware *fw;
  374. int ret = 0;
  375. dev_dbg(&state->priv->i2c->dev, "%s() demod%d skip_fw_load=%d\n",
  376. __func__, state->demod, state->priv->skip_fw_load);
  377. if (state->priv->skip_fw_load)
  378. return 0;
  379. /* check if firmware is already running */
  380. if (cx24117_readreg(state, 0xeb) != 0xa) {
  381. /* Load firmware */
  382. /* request the firmware, this will block until loaded */
  383. dev_dbg(&state->priv->i2c->dev,
  384. "%s: Waiting for firmware upload (%s)...\n",
  385. __func__, CX24117_DEFAULT_FIRMWARE);
  386. ret = request_firmware(&fw, CX24117_DEFAULT_FIRMWARE,
  387. state->priv->i2c->dev.parent);
  388. dev_dbg(&state->priv->i2c->dev,
  389. "%s: Waiting for firmware upload(2)...\n", __func__);
  390. if (ret) {
  391. dev_err(&state->priv->i2c->dev,
  392. "%s: No firmware uploaded (timeout or file not found?)\n",
  393. __func__);
  394. return ret;
  395. }
  396. /* Make sure we don't recurse back through here
  397. * during loading */
  398. state->priv->skip_fw_load = 1;
  399. ret = cx24117_load_firmware(fe, fw);
  400. if (ret)
  401. dev_err(&state->priv->i2c->dev,
  402. "%s: Writing firmware failed\n", __func__);
  403. release_firmware(fw);
  404. dev_info(&state->priv->i2c->dev,
  405. "%s: Firmware upload %s\n", __func__,
  406. ret == 0 ? "complete" : "failed");
  407. /* Ensure firmware is always loaded if required */
  408. state->priv->skip_fw_load = 0;
  409. }
  410. return ret;
  411. }
  412. /* Take a basic firmware command structure, format it
  413. * and forward it for processing
  414. */
  415. static int cx24117_cmd_execute_nolock(struct dvb_frontend *fe,
  416. struct cx24117_cmd *cmd)
  417. {
  418. struct cx24117_state *state = fe->demodulator_priv;
  419. int i, ret;
  420. dev_dbg(&state->priv->i2c->dev, "%s() demod%d\n",
  421. __func__, state->demod);
  422. /* Load the firmware if required */
  423. ret = cx24117_firmware_ondemand(fe);
  424. if (ret != 0)
  425. return ret;
  426. /* Write the command */
  427. cx24117_writecmd(state, cmd);
  428. /* Start execution and wait for cmd to terminate */
  429. cx24117_writereg(state, CX24117_REG_EXECUTE, 0x01);
  430. i = 0;
  431. while (cx24117_readreg(state, CX24117_REG_EXECUTE)) {
  432. msleep(20);
  433. if (i++ > 40) {
  434. /* Avoid looping forever if the firmware does
  435. not respond */
  436. dev_warn(&state->priv->i2c->dev,
  437. "%s() Firmware not responding\n", __func__);
  438. return -EIO;
  439. }
  440. }
  441. return 0;
  442. }
  443. static int cx24117_cmd_execute(struct dvb_frontend *fe, struct cx24117_cmd *cmd)
  444. {
  445. struct cx24117_state *state = fe->demodulator_priv;
  446. int ret;
  447. mutex_lock(&state->priv->fe_lock);
  448. ret = cx24117_cmd_execute_nolock(fe, cmd);
  449. mutex_unlock(&state->priv->fe_lock);
  450. return ret;
  451. }
  452. static int cx24117_load_firmware(struct dvb_frontend *fe,
  453. const struct firmware *fw)
  454. {
  455. struct cx24117_state *state = fe->demodulator_priv;
  456. struct cx24117_cmd cmd;
  457. int i, ret;
  458. unsigned char vers[4];
  459. struct i2c_msg msg;
  460. u8 *buf;
  461. dev_dbg(&state->priv->i2c->dev,
  462. "%s() demod%d FW is %zu bytes (%02x %02x .. %02x %02x)\n",
  463. __func__, state->demod, fw->size, fw->data[0], fw->data[1],
  464. fw->data[fw->size - 2], fw->data[fw->size - 1]);
  465. cx24117_writereg(state, 0xea, 0x00);
  466. cx24117_writereg(state, 0xea, 0x01);
  467. cx24117_writereg(state, 0xea, 0x00);
  468. cx24117_writereg(state, 0xce, 0x92);
  469. cx24117_writereg(state, 0xfb, 0x00);
  470. cx24117_writereg(state, 0xfc, 0x00);
  471. cx24117_writereg(state, 0xc3, 0x04);
  472. cx24117_writereg(state, 0xc4, 0x04);
  473. cx24117_writereg(state, 0xce, 0x00);
  474. cx24117_writereg(state, 0xcf, 0x00);
  475. cx24117_writereg(state, 0xea, 0x00);
  476. cx24117_writereg(state, 0xeb, 0x0c);
  477. cx24117_writereg(state, 0xec, 0x06);
  478. cx24117_writereg(state, 0xed, 0x05);
  479. cx24117_writereg(state, 0xee, 0x03);
  480. cx24117_writereg(state, 0xef, 0x05);
  481. cx24117_writereg(state, 0xf3, 0x03);
  482. cx24117_writereg(state, 0xf4, 0x44);
  483. cx24117_writereg(state, CX24117_REG_RATEDIV0, 0x04);
  484. cx24117_writereg(state, CX24117_REG_CLKDIV0, 0x02);
  485. cx24117_writereg(state, CX24117_REG_RATEDIV1, 0x04);
  486. cx24117_writereg(state, CX24117_REG_CLKDIV1, 0x02);
  487. cx24117_writereg(state, 0xf2, 0x04);
  488. cx24117_writereg(state, 0xe8, 0x02);
  489. cx24117_writereg(state, 0xea, 0x01);
  490. cx24117_writereg(state, 0xc8, 0x00);
  491. cx24117_writereg(state, 0xc9, 0x00);
  492. cx24117_writereg(state, 0xca, 0x00);
  493. cx24117_writereg(state, 0xcb, 0x00);
  494. cx24117_writereg(state, 0xcc, 0x00);
  495. cx24117_writereg(state, 0xcd, 0x00);
  496. cx24117_writereg(state, 0xe4, 0x03);
  497. cx24117_writereg(state, 0xeb, 0x0a);
  498. cx24117_writereg(state, 0xfb, 0x00);
  499. cx24117_writereg(state, 0xe0, 0x76);
  500. cx24117_writereg(state, 0xf7, 0x81);
  501. cx24117_writereg(state, 0xf8, 0x00);
  502. cx24117_writereg(state, 0xf9, 0x00);
  503. buf = kmalloc(fw->size + 1, GFP_KERNEL);
  504. if (buf == NULL) {
  505. state->priv->skip_fw_load = 0;
  506. return -ENOMEM;
  507. }
  508. /* fw upload reg */
  509. buf[0] = 0xfa;
  510. memcpy(&buf[1], fw->data, fw->size);
  511. /* prepare i2c message to send */
  512. msg.addr = state->priv->demod_address;
  513. msg.flags = 0;
  514. msg.len = fw->size + 1;
  515. msg.buf = buf;
  516. /* send fw */
  517. ret = i2c_transfer(state->priv->i2c, &msg, 1);
  518. if (ret < 0) {
  519. kfree(buf);
  520. return ret;
  521. }
  522. kfree(buf);
  523. cx24117_writereg(state, 0xf7, 0x0c);
  524. cx24117_writereg(state, 0xe0, 0x00);
  525. /* Init demodulator */
  526. cmd.args[0] = CMD_DEMODINIT;
  527. cmd.args[1] = 0x00;
  528. cmd.args[2] = 0x01;
  529. cmd.args[3] = 0x00;
  530. cmd.len = 4;
  531. ret = cx24117_cmd_execute_nolock(fe, &cmd);
  532. if (ret != 0)
  533. goto error;
  534. /* Set VCO frequency */
  535. cmd.args[0] = CMD_SET_VCOFREQ;
  536. cmd.args[1] = 0x06;
  537. cmd.args[2] = 0x2b;
  538. cmd.args[3] = 0xd8;
  539. cmd.args[4] = 0xa5;
  540. cmd.args[5] = 0xee;
  541. cmd.args[6] = 0x03;
  542. cmd.args[7] = 0x9d;
  543. cmd.args[8] = 0xfc;
  544. cmd.args[9] = 0x06;
  545. cmd.args[10] = 0x02;
  546. cmd.args[11] = 0x9d;
  547. cmd.args[12] = 0xfc;
  548. cmd.len = 13;
  549. ret = cx24117_cmd_execute_nolock(fe, &cmd);
  550. if (ret != 0)
  551. goto error;
  552. /* Tuner init */
  553. cmd.args[0] = CMD_TUNERINIT;
  554. cmd.args[1] = 0x00;
  555. cmd.args[2] = 0x01;
  556. cmd.args[3] = 0x00;
  557. cmd.args[4] = 0x00;
  558. cmd.args[5] = 0x01;
  559. cmd.args[6] = 0x01;
  560. cmd.args[7] = 0x01;
  561. cmd.args[8] = 0x00;
  562. cmd.args[9] = 0x05;
  563. cmd.args[10] = 0x02;
  564. cmd.args[11] = 0x02;
  565. cmd.args[12] = 0x00;
  566. cmd.len = 13;
  567. ret = cx24117_cmd_execute_nolock(fe, &cmd);
  568. if (ret != 0)
  569. goto error;
  570. /* Global MPEG config */
  571. cmd.args[0] = CMD_GLOBAL_MPEGCFG;
  572. cmd.args[1] = 0x00;
  573. cmd.args[2] = 0x00;
  574. cmd.args[3] = 0x00;
  575. cmd.args[4] = 0x01;
  576. cmd.args[5] = 0x00;
  577. cmd.len = 6;
  578. ret = cx24117_cmd_execute_nolock(fe, &cmd);
  579. if (ret != 0)
  580. goto error;
  581. /* MPEG config for each demod */
  582. for (i = 0; i < 2; i++) {
  583. cmd.args[0] = CMD_MPEGCFG;
  584. cmd.args[1] = (u8) i;
  585. cmd.args[2] = 0x00;
  586. cmd.args[3] = 0x05;
  587. cmd.args[4] = 0x00;
  588. cmd.args[5] = 0x00;
  589. cmd.args[6] = 0x55;
  590. cmd.args[7] = 0x00;
  591. cmd.len = 8;
  592. ret = cx24117_cmd_execute_nolock(fe, &cmd);
  593. if (ret != 0)
  594. goto error;
  595. }
  596. cx24117_writereg(state, 0xce, 0xc0);
  597. cx24117_writereg(state, 0xcf, 0x00);
  598. cx24117_writereg(state, 0xe5, 0x04);
  599. /* Get firmware version */
  600. cmd.args[0] = CMD_FWVERSION;
  601. cmd.len = 2;
  602. for (i = 0; i < 4; i++) {
  603. cmd.args[1] = i;
  604. ret = cx24117_cmd_execute_nolock(fe, &cmd);
  605. if (ret != 0)
  606. goto error;
  607. vers[i] = cx24117_readreg(state, 0x33);
  608. }
  609. dev_info(&state->priv->i2c->dev,
  610. "%s: FW version %i.%i.%i.%i\n", __func__,
  611. vers[0], vers[1], vers[2], vers[3]);
  612. return 0;
  613. error:
  614. state->priv->skip_fw_load = 0;
  615. dev_err(&state->priv->i2c->dev, "%s() Error running FW.\n", __func__);
  616. return ret;
  617. }
  618. static int cx24117_read_status(struct dvb_frontend *fe, enum fe_status *status)
  619. {
  620. struct cx24117_state *state = fe->demodulator_priv;
  621. int lock;
  622. lock = cx24117_readreg(state,
  623. (state->demod == 0) ? CX24117_REG_SSTATUS0 :
  624. CX24117_REG_SSTATUS1) &
  625. CX24117_STATUS_MASK;
  626. dev_dbg(&state->priv->i2c->dev, "%s() demod%d status = 0x%02x\n",
  627. __func__, state->demod, lock);
  628. *status = 0;
  629. if (lock & CX24117_HAS_SIGNAL)
  630. *status |= FE_HAS_SIGNAL;
  631. if (lock & CX24117_HAS_CARRIER)
  632. *status |= FE_HAS_CARRIER;
  633. if (lock & CX24117_HAS_VITERBI)
  634. *status |= FE_HAS_VITERBI;
  635. if (lock & CX24117_HAS_SYNCLOCK)
  636. *status |= FE_HAS_SYNC | FE_HAS_LOCK;
  637. return 0;
  638. }
  639. static int cx24117_read_ber(struct dvb_frontend *fe, u32 *ber)
  640. {
  641. struct cx24117_state *state = fe->demodulator_priv;
  642. int ret;
  643. u8 buf[4];
  644. u8 base_reg = (state->demod == 0) ?
  645. CX24117_REG_BER4_0 :
  646. CX24117_REG_BER4_1;
  647. ret = cx24117_readregN(state, base_reg, buf, 4);
  648. if (ret != 0)
  649. return ret;
  650. *ber = (buf[0] << 24) | (buf[1] << 16) |
  651. (buf[1] << 8) | buf[0];
  652. dev_dbg(&state->priv->i2c->dev, "%s() demod%d ber=0x%04x\n",
  653. __func__, state->demod, *ber);
  654. return 0;
  655. }
  656. static int cx24117_read_signal_strength(struct dvb_frontend *fe,
  657. u16 *signal_strength)
  658. {
  659. struct cx24117_state *state = fe->demodulator_priv;
  660. struct cx24117_cmd cmd;
  661. int ret;
  662. u16 sig_reading;
  663. u8 buf[2];
  664. u8 reg = (state->demod == 0) ?
  665. CX24117_REG_SSTATUS0 : CX24117_REG_SSTATUS1;
  666. /* Read AGC accumulator register */
  667. cmd.args[0] = CMD_GET_AGCACC;
  668. cmd.args[1] = (u8) state->demod;
  669. cmd.len = 2;
  670. ret = cx24117_cmd_execute(fe, &cmd);
  671. if (ret != 0)
  672. return ret;
  673. ret = cx24117_readregN(state, reg, buf, 2);
  674. if (ret != 0)
  675. return ret;
  676. sig_reading = ((buf[0] & CX24117_SIGNAL_MASK) << 2) | buf[1];
  677. *signal_strength = -100 * sig_reading + 94324;
  678. dev_dbg(&state->priv->i2c->dev,
  679. "%s() demod%d raw / cooked = 0x%04x / 0x%04x\n",
  680. __func__, state->demod, sig_reading, *signal_strength);
  681. return 0;
  682. }
  683. static int cx24117_read_snr(struct dvb_frontend *fe, u16 *snr)
  684. {
  685. struct cx24117_state *state = fe->demodulator_priv;
  686. int ret;
  687. u8 buf[2];
  688. u8 reg = (state->demod == 0) ?
  689. CX24117_REG_QUALITY2_0 : CX24117_REG_QUALITY2_1;
  690. ret = cx24117_readregN(state, reg, buf, 2);
  691. if (ret != 0)
  692. return ret;
  693. *snr = (buf[0] << 8) | buf[1];
  694. dev_dbg(&state->priv->i2c->dev,
  695. "%s() demod%d snr = 0x%04x\n",
  696. __func__, state->demod, *snr);
  697. return ret;
  698. }
  699. static int cx24117_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
  700. {
  701. struct cx24117_state *state = fe->demodulator_priv;
  702. enum fe_delivery_system delsys = fe->dtv_property_cache.delivery_system;
  703. int ret;
  704. u8 buf[2];
  705. u8 reg = (state->demod == 0) ?
  706. CX24117_REG_DVBS_UCB2_0 :
  707. CX24117_REG_DVBS_UCB2_1;
  708. switch (delsys) {
  709. case SYS_DVBS:
  710. break;
  711. case SYS_DVBS2:
  712. reg += (CX24117_REG_DVBS2_UCB2_0 - CX24117_REG_DVBS_UCB2_0);
  713. break;
  714. default:
  715. return -EINVAL;
  716. }
  717. ret = cx24117_readregN(state, reg, buf, 2);
  718. if (ret != 0)
  719. return ret;
  720. *ucblocks = (buf[0] << 8) | buf[1];
  721. dev_dbg(&state->priv->i2c->dev, "%s() demod%d ucb=0x%04x\n",
  722. __func__, state->demod, *ucblocks);
  723. return 0;
  724. }
  725. /* Overwrite the current tuning params, we are about to tune */
  726. static void cx24117_clone_params(struct dvb_frontend *fe)
  727. {
  728. struct cx24117_state *state = fe->demodulator_priv;
  729. state->dcur = state->dnxt;
  730. }
  731. /* Wait for LNB */
  732. static int cx24117_wait_for_lnb(struct dvb_frontend *fe)
  733. {
  734. struct cx24117_state *state = fe->demodulator_priv;
  735. int i;
  736. u8 val, reg = (state->demod == 0) ? CX24117_REG_QSTATUS0 :
  737. CX24117_REG_QSTATUS1;
  738. dev_dbg(&state->priv->i2c->dev, "%s() demod%d qstatus = 0x%02x\n",
  739. __func__, state->demod, cx24117_readreg(state, reg));
  740. /* Wait for up to 300 ms */
  741. for (i = 0; i < 10; i++) {
  742. val = cx24117_readreg(state, reg) & 0x01;
  743. if (val != 0)
  744. return 0;
  745. msleep(30);
  746. }
  747. dev_warn(&state->priv->i2c->dev, "%s: demod%d LNB not ready\n",
  748. KBUILD_MODNAME, state->demod);
  749. return -ETIMEDOUT; /* -EBUSY ? */
  750. }
  751. static int cx24117_set_voltage(struct dvb_frontend *fe,
  752. enum fe_sec_voltage voltage)
  753. {
  754. struct cx24117_state *state = fe->demodulator_priv;
  755. struct cx24117_cmd cmd;
  756. int ret;
  757. u8 reg = (state->demod == 0) ? 0x10 : 0x20;
  758. dev_dbg(&state->priv->i2c->dev, "%s() demod%d %s\n",
  759. __func__, state->demod,
  760. voltage == SEC_VOLTAGE_13 ? "SEC_VOLTAGE_13" :
  761. voltage == SEC_VOLTAGE_18 ? "SEC_VOLTAGE_18" :
  762. "SEC_VOLTAGE_OFF");
  763. /* Prepare a set GPIO logic level CMD */
  764. cmd.args[0] = CMD_SET_GPIOOUT;
  765. cmd.args[2] = reg; /* mask */
  766. cmd.len = 3;
  767. if ((voltage == SEC_VOLTAGE_13) ||
  768. (voltage == SEC_VOLTAGE_18)) {
  769. /* power on LNB */
  770. cmd.args[1] = reg;
  771. ret = cx24117_cmd_execute(fe, &cmd);
  772. if (ret != 0)
  773. return ret;
  774. ret = cx24117_wait_for_lnb(fe);
  775. if (ret != 0)
  776. return ret;
  777. /* Wait for voltage/min repeat delay */
  778. msleep(100);
  779. /* Set 13V/18V select pin */
  780. cmd.args[0] = CMD_LNBDCLEVEL;
  781. cmd.args[1] = state->demod ? 0 : 1;
  782. cmd.args[2] = (voltage == SEC_VOLTAGE_18 ? 0x01 : 0x00);
  783. cmd.len = 3;
  784. ret = cx24117_cmd_execute(fe, &cmd);
  785. /* Min delay time before DiSEqC send */
  786. msleep(20);
  787. } else {
  788. /* power off LNB */
  789. cmd.args[1] = 0x00;
  790. ret = cx24117_cmd_execute(fe, &cmd);
  791. }
  792. return ret;
  793. }
  794. static int cx24117_set_tone(struct dvb_frontend *fe,
  795. enum fe_sec_tone_mode tone)
  796. {
  797. struct cx24117_state *state = fe->demodulator_priv;
  798. struct cx24117_cmd cmd;
  799. int ret;
  800. dev_dbg(&state->priv->i2c->dev, "%s(%d) demod%d\n",
  801. __func__, state->demod, tone);
  802. if ((tone != SEC_TONE_ON) && (tone != SEC_TONE_OFF)) {
  803. dev_warn(&state->priv->i2c->dev, "%s: demod%d invalid tone=%d\n",
  804. KBUILD_MODNAME, state->demod, tone);
  805. return -EINVAL;
  806. }
  807. /* Wait for LNB ready */
  808. ret = cx24117_wait_for_lnb(fe);
  809. if (ret != 0)
  810. return ret;
  811. /* Min delay time after DiSEqC send */
  812. msleep(20);
  813. /* Set the tone */
  814. cmd.args[0] = CMD_LNBPCBCONFIG;
  815. cmd.args[1] = (state->demod ? 0 : 1);
  816. cmd.args[2] = 0x00;
  817. cmd.args[3] = 0x00;
  818. cmd.len = 5;
  819. switch (tone) {
  820. case SEC_TONE_ON:
  821. cmd.args[4] = 0x01;
  822. break;
  823. case SEC_TONE_OFF:
  824. cmd.args[4] = 0x00;
  825. break;
  826. }
  827. msleep(20);
  828. return cx24117_cmd_execute(fe, &cmd);
  829. }
  830. /* Initialise DiSEqC */
  831. static int cx24117_diseqc_init(struct dvb_frontend *fe)
  832. {
  833. struct cx24117_state *state = fe->demodulator_priv;
  834. /* Prepare a DiSEqC command */
  835. state->dsec_cmd.args[0] = CMD_LNBSEND;
  836. /* demod */
  837. state->dsec_cmd.args[CX24117_DISEQC_DEMOD] = state->demod ? 0 : 1;
  838. /* DiSEqC burst */
  839. state->dsec_cmd.args[CX24117_DISEQC_BURST] = CX24117_DISEQC_MINI_A;
  840. /* Unknown */
  841. state->dsec_cmd.args[CX24117_DISEQC_ARG3_2] = 0x02;
  842. state->dsec_cmd.args[CX24117_DISEQC_ARG4_0] = 0x00;
  843. /* Continuation flag? */
  844. state->dsec_cmd.args[CX24117_DISEQC_ARG5_0] = 0x00;
  845. /* DiSEqC message length */
  846. state->dsec_cmd.args[CX24117_DISEQC_MSGLEN] = 0x00;
  847. /* Command length */
  848. state->dsec_cmd.len = 7;
  849. return 0;
  850. }
  851. /* Send DiSEqC message */
  852. static int cx24117_send_diseqc_msg(struct dvb_frontend *fe,
  853. struct dvb_diseqc_master_cmd *d)
  854. {
  855. struct cx24117_state *state = fe->demodulator_priv;
  856. int i, ret;
  857. /* Dump DiSEqC message */
  858. dev_dbg(&state->priv->i2c->dev, "%s: demod %d (",
  859. __func__, state->demod);
  860. for (i = 0; i < d->msg_len; i++)
  861. dev_dbg(&state->priv->i2c->dev, "0x%02x ", d->msg[i]);
  862. dev_dbg(&state->priv->i2c->dev, ")\n");
  863. /* Validate length */
  864. if (d->msg_len > sizeof(d->msg))
  865. return -EINVAL;
  866. /* DiSEqC message */
  867. for (i = 0; i < d->msg_len; i++)
  868. state->dsec_cmd.args[CX24117_DISEQC_MSGOFS + i] = d->msg[i];
  869. /* DiSEqC message length */
  870. state->dsec_cmd.args[CX24117_DISEQC_MSGLEN] = d->msg_len;
  871. /* Command length */
  872. state->dsec_cmd.len = CX24117_DISEQC_MSGOFS +
  873. state->dsec_cmd.args[CX24117_DISEQC_MSGLEN];
  874. /*
  875. * Message is sent with derived else cached burst
  876. *
  877. * WRITE PORT GROUP COMMAND 38
  878. *
  879. * 0/A/A: E0 10 38 F0..F3
  880. * 1/B/B: E0 10 38 F4..F7
  881. * 2/C/A: E0 10 38 F8..FB
  882. * 3/D/B: E0 10 38 FC..FF
  883. *
  884. * databyte[3]= 8421:8421
  885. * ABCD:WXYZ
  886. * CLR :SET
  887. *
  888. * WX= PORT SELECT 0..3 (X=TONEBURST)
  889. * Y = VOLTAGE (0=13V, 1=18V)
  890. * Z = BAND (0=LOW, 1=HIGH(22K))
  891. */
  892. if (d->msg_len >= 4 && d->msg[2] == 0x38)
  893. state->dsec_cmd.args[CX24117_DISEQC_BURST] =
  894. ((d->msg[3] & 4) >> 2);
  895. dev_dbg(&state->priv->i2c->dev, "%s() demod%d burst=%d\n",
  896. __func__, state->demod,
  897. state->dsec_cmd.args[CX24117_DISEQC_BURST]);
  898. /* Wait for LNB ready */
  899. ret = cx24117_wait_for_lnb(fe);
  900. if (ret != 0)
  901. return ret;
  902. /* Wait for voltage/min repeat delay */
  903. msleep(100);
  904. /* Command */
  905. ret = cx24117_cmd_execute(fe, &state->dsec_cmd);
  906. if (ret != 0)
  907. return ret;
  908. /*
  909. * Wait for send
  910. *
  911. * Eutelsat spec:
  912. * >15ms delay + (XXX determine if FW does this, see set_tone)
  913. * 13.5ms per byte +
  914. * >15ms delay +
  915. * 12.5ms burst +
  916. * >15ms delay (XXX determine if FW does this, see set_tone)
  917. */
  918. msleep((state->dsec_cmd.args[CX24117_DISEQC_MSGLEN] << 4) + 60);
  919. return 0;
  920. }
  921. /* Send DiSEqC burst */
  922. static int cx24117_diseqc_send_burst(struct dvb_frontend *fe,
  923. enum fe_sec_mini_cmd burst)
  924. {
  925. struct cx24117_state *state = fe->demodulator_priv;
  926. dev_dbg(&state->priv->i2c->dev, "%s(%d) demod=%d\n",
  927. __func__, burst, state->demod);
  928. /* DiSEqC burst */
  929. if (burst == SEC_MINI_A)
  930. state->dsec_cmd.args[CX24117_DISEQC_BURST] =
  931. CX24117_DISEQC_MINI_A;
  932. else if (burst == SEC_MINI_B)
  933. state->dsec_cmd.args[CX24117_DISEQC_BURST] =
  934. CX24117_DISEQC_MINI_B;
  935. else
  936. return -EINVAL;
  937. return 0;
  938. }
  939. static int cx24117_get_priv(struct cx24117_priv **priv,
  940. struct i2c_adapter *i2c, u8 client_address)
  941. {
  942. int ret;
  943. mutex_lock(&cx24117_list_mutex);
  944. ret = hybrid_tuner_request_state(struct cx24117_priv, (*priv),
  945. hybrid_tuner_instance_list, i2c, client_address, "cx24117");
  946. mutex_unlock(&cx24117_list_mutex);
  947. return ret;
  948. }
  949. static void cx24117_release_priv(struct cx24117_priv *priv)
  950. {
  951. mutex_lock(&cx24117_list_mutex);
  952. if (priv != NULL)
  953. hybrid_tuner_release_state(priv);
  954. mutex_unlock(&cx24117_list_mutex);
  955. }
  956. static void cx24117_release(struct dvb_frontend *fe)
  957. {
  958. struct cx24117_state *state = fe->demodulator_priv;
  959. dev_dbg(&state->priv->i2c->dev, "%s demod%d\n",
  960. __func__, state->demod);
  961. cx24117_release_priv(state->priv);
  962. kfree(state);
  963. }
  964. static const struct dvb_frontend_ops cx24117_ops;
  965. struct dvb_frontend *cx24117_attach(const struct cx24117_config *config,
  966. struct i2c_adapter *i2c)
  967. {
  968. struct cx24117_state *state = NULL;
  969. struct cx24117_priv *priv = NULL;
  970. int demod = 0;
  971. /* get the common data struct for both demods */
  972. demod = cx24117_get_priv(&priv, i2c, config->demod_address);
  973. switch (demod) {
  974. case 0:
  975. dev_err(&i2c->dev,
  976. "%s: Error attaching frontend %d\n",
  977. KBUILD_MODNAME, demod);
  978. goto error1;
  979. case 1:
  980. /* new priv instance */
  981. priv->i2c = i2c;
  982. priv->demod_address = config->demod_address;
  983. mutex_init(&priv->fe_lock);
  984. break;
  985. default:
  986. /* existing priv instance */
  987. break;
  988. }
  989. /* allocate memory for the internal state */
  990. state = kzalloc(sizeof(struct cx24117_state), GFP_KERNEL);
  991. if (state == NULL)
  992. goto error2;
  993. state->demod = demod - 1;
  994. state->priv = priv;
  995. dev_info(&state->priv->i2c->dev,
  996. "%s: Attaching frontend %d\n",
  997. KBUILD_MODNAME, state->demod);
  998. /* create dvb_frontend */
  999. memcpy(&state->frontend.ops, &cx24117_ops,
  1000. sizeof(struct dvb_frontend_ops));
  1001. state->frontend.demodulator_priv = state;
  1002. return &state->frontend;
  1003. error2:
  1004. cx24117_release_priv(priv);
  1005. error1:
  1006. return NULL;
  1007. }
  1008. EXPORT_SYMBOL_GPL(cx24117_attach);
  1009. /*
  1010. * Initialise or wake up device
  1011. *
  1012. * Power config will reset and load initial firmware if required
  1013. */
  1014. static int cx24117_initfe(struct dvb_frontend *fe)
  1015. {
  1016. struct cx24117_state *state = fe->demodulator_priv;
  1017. struct cx24117_cmd cmd;
  1018. int ret;
  1019. dev_dbg(&state->priv->i2c->dev, "%s() demod%d\n",
  1020. __func__, state->demod);
  1021. mutex_lock(&state->priv->fe_lock);
  1022. /* Set sleep mode off */
  1023. cmd.args[0] = CMD_SET_SLEEPMODE;
  1024. cmd.args[1] = (state->demod ? 1 : 0);
  1025. cmd.args[2] = 0;
  1026. cmd.len = 3;
  1027. ret = cx24117_cmd_execute_nolock(fe, &cmd);
  1028. if (ret != 0)
  1029. goto exit;
  1030. ret = cx24117_diseqc_init(fe);
  1031. if (ret != 0)
  1032. goto exit;
  1033. /* Set BER control */
  1034. cmd.args[0] = CMD_BERCTRL;
  1035. cmd.args[1] = (state->demod ? 1 : 0);
  1036. cmd.args[2] = 0x10;
  1037. cmd.args[3] = 0x10;
  1038. cmd.len = 4;
  1039. ret = cx24117_cmd_execute_nolock(fe, &cmd);
  1040. if (ret != 0)
  1041. goto exit;
  1042. /* Set RS correction (enable/disable) */
  1043. cmd.args[0] = CMD_ENABLERSCORR;
  1044. cmd.args[1] = (state->demod ? 1 : 0);
  1045. cmd.args[2] = CX24117_OCC;
  1046. cmd.len = 3;
  1047. ret = cx24117_cmd_execute_nolock(fe, &cmd);
  1048. if (ret != 0)
  1049. goto exit;
  1050. /* Set GPIO direction */
  1051. /* Set as output - controls LNB power on/off */
  1052. cmd.args[0] = CMD_SET_GPIODIR;
  1053. cmd.args[1] = 0x30;
  1054. cmd.args[2] = 0x30;
  1055. cmd.len = 3;
  1056. ret = cx24117_cmd_execute_nolock(fe, &cmd);
  1057. exit:
  1058. mutex_unlock(&state->priv->fe_lock);
  1059. return ret;
  1060. }
  1061. /*
  1062. * Put device to sleep
  1063. */
  1064. static int cx24117_sleep(struct dvb_frontend *fe)
  1065. {
  1066. struct cx24117_state *state = fe->demodulator_priv;
  1067. struct cx24117_cmd cmd;
  1068. dev_dbg(&state->priv->i2c->dev, "%s() demod%d\n",
  1069. __func__, state->demod);
  1070. /* Set sleep mode on */
  1071. cmd.args[0] = CMD_SET_SLEEPMODE;
  1072. cmd.args[1] = (state->demod ? 1 : 0);
  1073. cmd.args[2] = 1;
  1074. cmd.len = 3;
  1075. return cx24117_cmd_execute(fe, &cmd);
  1076. }
  1077. /* dvb-core told us to tune, the tv property cache will be complete,
  1078. * it's safe for is to pull values and use them for tuning purposes.
  1079. */
  1080. static int cx24117_set_frontend(struct dvb_frontend *fe)
  1081. {
  1082. struct cx24117_state *state = fe->demodulator_priv;
  1083. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  1084. struct cx24117_cmd cmd;
  1085. enum fe_status tunerstat;
  1086. int i, status, ret, retune = 1;
  1087. u8 reg_clkdiv, reg_ratediv;
  1088. dev_dbg(&state->priv->i2c->dev, "%s() demod%d\n",
  1089. __func__, state->demod);
  1090. switch (c->delivery_system) {
  1091. case SYS_DVBS:
  1092. dev_dbg(&state->priv->i2c->dev, "%s() demod%d DVB-S\n",
  1093. __func__, state->demod);
  1094. /* Only QPSK is supported for DVB-S */
  1095. if (c->modulation != QPSK) {
  1096. dev_dbg(&state->priv->i2c->dev,
  1097. "%s() demod%d unsupported modulation (%d)\n",
  1098. __func__, state->demod, c->modulation);
  1099. return -EINVAL;
  1100. }
  1101. /* Pilot doesn't exist in DVB-S, turn bit off */
  1102. state->dnxt.pilot_val = CX24117_PILOT_OFF;
  1103. /* DVB-S only supports 0.35 */
  1104. state->dnxt.rolloff_val = CX24117_ROLLOFF_035;
  1105. break;
  1106. case SYS_DVBS2:
  1107. dev_dbg(&state->priv->i2c->dev, "%s() demod%d DVB-S2\n",
  1108. __func__, state->demod);
  1109. /*
  1110. * NBC 8PSK/QPSK with DVB-S is supported for DVB-S2,
  1111. * but not hardware auto detection
  1112. */
  1113. if (c->modulation != PSK_8 && c->modulation != QPSK) {
  1114. dev_dbg(&state->priv->i2c->dev,
  1115. "%s() demod%d unsupported modulation (%d)\n",
  1116. __func__, state->demod, c->modulation);
  1117. return -EOPNOTSUPP;
  1118. }
  1119. switch (c->pilot) {
  1120. case PILOT_AUTO:
  1121. state->dnxt.pilot_val = CX24117_PILOT_AUTO;
  1122. break;
  1123. case PILOT_OFF:
  1124. state->dnxt.pilot_val = CX24117_PILOT_OFF;
  1125. break;
  1126. case PILOT_ON:
  1127. state->dnxt.pilot_val = CX24117_PILOT_ON;
  1128. break;
  1129. default:
  1130. dev_dbg(&state->priv->i2c->dev,
  1131. "%s() demod%d unsupported pilot mode (%d)\n",
  1132. __func__, state->demod, c->pilot);
  1133. return -EOPNOTSUPP;
  1134. }
  1135. switch (c->rolloff) {
  1136. case ROLLOFF_20:
  1137. state->dnxt.rolloff_val = CX24117_ROLLOFF_020;
  1138. break;
  1139. case ROLLOFF_25:
  1140. state->dnxt.rolloff_val = CX24117_ROLLOFF_025;
  1141. break;
  1142. case ROLLOFF_35:
  1143. state->dnxt.rolloff_val = CX24117_ROLLOFF_035;
  1144. break;
  1145. case ROLLOFF_AUTO:
  1146. state->dnxt.rolloff_val = CX24117_ROLLOFF_035;
  1147. /* soft-auto rolloff */
  1148. retune = 3;
  1149. break;
  1150. default:
  1151. dev_warn(&state->priv->i2c->dev,
  1152. "%s: demod%d unsupported rolloff (%d)\n",
  1153. KBUILD_MODNAME, state->demod, c->rolloff);
  1154. return -EOPNOTSUPP;
  1155. }
  1156. break;
  1157. default:
  1158. dev_warn(&state->priv->i2c->dev,
  1159. "%s: demod %d unsupported delivery system (%d)\n",
  1160. KBUILD_MODNAME, state->demod, c->delivery_system);
  1161. return -EINVAL;
  1162. }
  1163. state->dnxt.delsys = c->delivery_system;
  1164. state->dnxt.modulation = c->modulation;
  1165. state->dnxt.frequency = c->frequency;
  1166. state->dnxt.pilot = c->pilot;
  1167. state->dnxt.rolloff = c->rolloff;
  1168. ret = cx24117_set_inversion(state, c->inversion);
  1169. if (ret != 0)
  1170. return ret;
  1171. ret = cx24117_set_fec(state,
  1172. c->delivery_system, c->modulation, c->fec_inner);
  1173. if (ret != 0)
  1174. return ret;
  1175. ret = cx24117_set_symbolrate(state, c->symbol_rate);
  1176. if (ret != 0)
  1177. return ret;
  1178. /* discard the 'current' tuning parameters and prepare to tune */
  1179. cx24117_clone_params(fe);
  1180. dev_dbg(&state->priv->i2c->dev,
  1181. "%s: delsys = %d\n", __func__, state->dcur.delsys);
  1182. dev_dbg(&state->priv->i2c->dev,
  1183. "%s: modulation = %d\n", __func__, state->dcur.modulation);
  1184. dev_dbg(&state->priv->i2c->dev,
  1185. "%s: frequency = %d\n", __func__, state->dcur.frequency);
  1186. dev_dbg(&state->priv->i2c->dev,
  1187. "%s: pilot = %d (val = 0x%02x)\n", __func__,
  1188. state->dcur.pilot, state->dcur.pilot_val);
  1189. dev_dbg(&state->priv->i2c->dev,
  1190. "%s: retune = %d\n", __func__, retune);
  1191. dev_dbg(&state->priv->i2c->dev,
  1192. "%s: rolloff = %d (val = 0x%02x)\n", __func__,
  1193. state->dcur.rolloff, state->dcur.rolloff_val);
  1194. dev_dbg(&state->priv->i2c->dev,
  1195. "%s: symbol_rate = %d\n", __func__, state->dcur.symbol_rate);
  1196. dev_dbg(&state->priv->i2c->dev,
  1197. "%s: FEC = %d (mask/val = 0x%02x/0x%02x)\n", __func__,
  1198. state->dcur.fec, state->dcur.fec_mask, state->dcur.fec_val);
  1199. dev_dbg(&state->priv->i2c->dev,
  1200. "%s: Inversion = %d (val = 0x%02x)\n", __func__,
  1201. state->dcur.inversion, state->dcur.inversion_val);
  1202. /* Prepare a tune request */
  1203. cmd.args[0] = CMD_TUNEREQUEST;
  1204. /* demod */
  1205. cmd.args[1] = state->demod;
  1206. /* Frequency */
  1207. cmd.args[2] = (state->dcur.frequency & 0xff0000) >> 16;
  1208. cmd.args[3] = (state->dcur.frequency & 0x00ff00) >> 8;
  1209. cmd.args[4] = (state->dcur.frequency & 0x0000ff);
  1210. /* Symbol Rate */
  1211. cmd.args[5] = ((state->dcur.symbol_rate / 1000) & 0xff00) >> 8;
  1212. cmd.args[6] = ((state->dcur.symbol_rate / 1000) & 0x00ff);
  1213. /* Automatic Inversion */
  1214. cmd.args[7] = state->dcur.inversion_val;
  1215. /* Modulation / FEC / Pilot */
  1216. cmd.args[8] = state->dcur.fec_val | state->dcur.pilot_val;
  1217. cmd.args[9] = CX24117_SEARCH_RANGE_KHZ >> 8;
  1218. cmd.args[10] = CX24117_SEARCH_RANGE_KHZ & 0xff;
  1219. cmd.args[11] = state->dcur.rolloff_val;
  1220. cmd.args[12] = state->dcur.fec_mask;
  1221. if (state->dcur.symbol_rate > 30000000) {
  1222. reg_ratediv = 0x04;
  1223. reg_clkdiv = 0x02;
  1224. } else if (state->dcur.symbol_rate > 10000000) {
  1225. reg_ratediv = 0x06;
  1226. reg_clkdiv = 0x03;
  1227. } else {
  1228. reg_ratediv = 0x0a;
  1229. reg_clkdiv = 0x05;
  1230. }
  1231. cmd.args[13] = reg_ratediv;
  1232. cmd.args[14] = reg_clkdiv;
  1233. cx24117_writereg(state, (state->demod == 0) ?
  1234. CX24117_REG_CLKDIV0 : CX24117_REG_CLKDIV1, reg_clkdiv);
  1235. cx24117_writereg(state, (state->demod == 0) ?
  1236. CX24117_REG_RATEDIV0 : CX24117_REG_RATEDIV1, reg_ratediv);
  1237. cmd.args[15] = CX24117_PNE;
  1238. cmd.len = 16;
  1239. do {
  1240. /* Reset status register */
  1241. status = cx24117_readreg(state, (state->demod == 0) ?
  1242. CX24117_REG_SSTATUS0 : CX24117_REG_SSTATUS1) &
  1243. CX24117_SIGNAL_MASK;
  1244. dev_dbg(&state->priv->i2c->dev,
  1245. "%s() demod%d status_setfe = %02x\n",
  1246. __func__, state->demod, status);
  1247. cx24117_writereg(state, (state->demod == 0) ?
  1248. CX24117_REG_SSTATUS0 : CX24117_REG_SSTATUS1, status);
  1249. /* Tune */
  1250. ret = cx24117_cmd_execute(fe, &cmd);
  1251. if (ret != 0)
  1252. break;
  1253. /*
  1254. * Wait for up to 500 ms before retrying
  1255. *
  1256. * If we are able to tune then generally it occurs within 100ms.
  1257. * If it takes longer, try a different rolloff setting.
  1258. */
  1259. for (i = 0; i < 50; i++) {
  1260. cx24117_read_status(fe, &tunerstat);
  1261. status = tunerstat & (FE_HAS_SIGNAL | FE_HAS_SYNC);
  1262. if (status == (FE_HAS_SIGNAL | FE_HAS_SYNC)) {
  1263. dev_dbg(&state->priv->i2c->dev,
  1264. "%s() demod%d tuned\n",
  1265. __func__, state->demod);
  1266. return 0;
  1267. }
  1268. msleep(20);
  1269. }
  1270. dev_dbg(&state->priv->i2c->dev, "%s() demod%d not tuned\n",
  1271. __func__, state->demod);
  1272. /* try next rolloff value */
  1273. if (state->dcur.rolloff == 3)
  1274. cmd.args[11]--;
  1275. } while (--retune);
  1276. return -EINVAL;
  1277. }
  1278. static int cx24117_tune(struct dvb_frontend *fe, bool re_tune,
  1279. unsigned int mode_flags, unsigned int *delay, enum fe_status *status)
  1280. {
  1281. struct cx24117_state *state = fe->demodulator_priv;
  1282. dev_dbg(&state->priv->i2c->dev, "%s() demod%d\n",
  1283. __func__, state->demod);
  1284. *delay = HZ / 5;
  1285. if (re_tune) {
  1286. int ret = cx24117_set_frontend(fe);
  1287. if (ret)
  1288. return ret;
  1289. }
  1290. return cx24117_read_status(fe, status);
  1291. }
  1292. static enum dvbfe_algo cx24117_get_algo(struct dvb_frontend *fe)
  1293. {
  1294. return DVBFE_ALGO_HW;
  1295. }
  1296. static int cx24117_get_frontend(struct dvb_frontend *fe,
  1297. struct dtv_frontend_properties *c)
  1298. {
  1299. struct cx24117_state *state = fe->demodulator_priv;
  1300. struct cx24117_cmd cmd;
  1301. u8 reg, st, inv;
  1302. int ret, idx;
  1303. unsigned int freq;
  1304. short srate_os, freq_os;
  1305. u8 buf[0x1f-4];
  1306. /* Read current tune parameters */
  1307. cmd.args[0] = CMD_GETCTLACC;
  1308. cmd.args[1] = (u8) state->demod;
  1309. cmd.len = 2;
  1310. ret = cx24117_cmd_execute(fe, &cmd);
  1311. if (ret != 0)
  1312. return ret;
  1313. /* read all required regs at once */
  1314. reg = (state->demod == 0) ? CX24117_REG_FREQ3_0 : CX24117_REG_FREQ3_1;
  1315. ret = cx24117_readregN(state, reg, buf, 0x1f-4);
  1316. if (ret != 0)
  1317. return ret;
  1318. st = buf[5];
  1319. /* get spectral inversion */
  1320. inv = (((state->demod == 0) ? ~st : st) >> 6) & 1;
  1321. if (inv == 0)
  1322. c->inversion = INVERSION_OFF;
  1323. else
  1324. c->inversion = INVERSION_ON;
  1325. /* modulation and fec */
  1326. idx = st & 0x3f;
  1327. if (c->delivery_system == SYS_DVBS2) {
  1328. if (idx > 11)
  1329. idx += 9;
  1330. else
  1331. idx += 7;
  1332. }
  1333. c->modulation = cx24117_modfec_modes[idx].modulation;
  1334. c->fec_inner = cx24117_modfec_modes[idx].fec;
  1335. /* frequency */
  1336. freq = (buf[0] << 16) | (buf[1] << 8) | buf[2];
  1337. freq_os = (buf[8] << 8) | buf[9];
  1338. c->frequency = freq + freq_os;
  1339. /* symbol rate */
  1340. srate_os = (buf[10] << 8) | buf[11];
  1341. c->symbol_rate = -1000 * srate_os + state->dcur.symbol_rate;
  1342. return 0;
  1343. }
  1344. static const struct dvb_frontend_ops cx24117_ops = {
  1345. .delsys = { SYS_DVBS, SYS_DVBS2 },
  1346. .info = {
  1347. .name = "Conexant CX24117/CX24132",
  1348. .frequency_min_hz = 950 * MHz,
  1349. .frequency_max_hz = 2150 * MHz,
  1350. .frequency_stepsize_hz = 1011 * kHz,
  1351. .frequency_tolerance_hz = 5 * MHz,
  1352. .symbol_rate_min = 1000000,
  1353. .symbol_rate_max = 45000000,
  1354. .caps = FE_CAN_INVERSION_AUTO |
  1355. FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  1356. FE_CAN_FEC_4_5 | FE_CAN_FEC_5_6 | FE_CAN_FEC_6_7 |
  1357. FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
  1358. FE_CAN_2G_MODULATION |
  1359. FE_CAN_QPSK | FE_CAN_RECOVER
  1360. },
  1361. .release = cx24117_release,
  1362. .init = cx24117_initfe,
  1363. .sleep = cx24117_sleep,
  1364. .read_status = cx24117_read_status,
  1365. .read_ber = cx24117_read_ber,
  1366. .read_signal_strength = cx24117_read_signal_strength,
  1367. .read_snr = cx24117_read_snr,
  1368. .read_ucblocks = cx24117_read_ucblocks,
  1369. .set_tone = cx24117_set_tone,
  1370. .set_voltage = cx24117_set_voltage,
  1371. .diseqc_send_master_cmd = cx24117_send_diseqc_msg,
  1372. .diseqc_send_burst = cx24117_diseqc_send_burst,
  1373. .get_frontend_algo = cx24117_get_algo,
  1374. .tune = cx24117_tune,
  1375. .set_frontend = cx24117_set_frontend,
  1376. .get_frontend = cx24117_get_frontend,
  1377. };
  1378. MODULE_DESCRIPTION("DVB Frontend module for Conexant cx24117/cx24132 hardware");
  1379. MODULE_AUTHOR("Luis Alves ([email protected])");
  1380. MODULE_LICENSE("GPL");
  1381. MODULE_VERSION("1.1");
  1382. MODULE_FIRMWARE(CX24117_DEFAULT_FIRMWARE);