stm32-ipcc.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) STMicroelectronics 2018 - All Rights Reserved
  4. * Authors: Ludovic Barre <[email protected]> for STMicroelectronics.
  5. * Fabien Dessenne <[email protected]> for STMicroelectronics.
  6. */
  7. #include <linux/bitfield.h>
  8. #include <linux/clk.h>
  9. #include <linux/interrupt.h>
  10. #include <linux/io.h>
  11. #include <linux/mailbox_controller.h>
  12. #include <linux/module.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/pm_wakeirq.h>
  15. #define IPCC_XCR 0x000
  16. #define XCR_RXOIE BIT(0)
  17. #define XCR_TXOIE BIT(16)
  18. #define IPCC_XMR 0x004
  19. #define IPCC_XSCR 0x008
  20. #define IPCC_XTOYSR 0x00c
  21. #define IPCC_PROC_OFFST 0x010
  22. #define IPCC_HWCFGR 0x3f0
  23. #define IPCFGR_CHAN_MASK GENMASK(7, 0)
  24. #define IPCC_VER 0x3f4
  25. #define VER_MINREV_MASK GENMASK(3, 0)
  26. #define VER_MAJREV_MASK GENMASK(7, 4)
  27. #define RX_BIT_MASK GENMASK(15, 0)
  28. #define RX_BIT_CHAN(chan) BIT(chan)
  29. #define TX_BIT_SHIFT 16
  30. #define TX_BIT_MASK GENMASK(31, 16)
  31. #define TX_BIT_CHAN(chan) BIT(TX_BIT_SHIFT + (chan))
  32. #define STM32_MAX_PROCS 2
  33. enum {
  34. IPCC_IRQ_RX,
  35. IPCC_IRQ_TX,
  36. IPCC_IRQ_NUM,
  37. };
  38. struct stm32_ipcc {
  39. struct mbox_controller controller;
  40. void __iomem *reg_base;
  41. void __iomem *reg_proc;
  42. struct clk *clk;
  43. spinlock_t lock; /* protect access to IPCC registers */
  44. int irqs[IPCC_IRQ_NUM];
  45. u32 proc_id;
  46. u32 n_chans;
  47. u32 xcr;
  48. u32 xmr;
  49. };
  50. static inline void stm32_ipcc_set_bits(spinlock_t *lock, void __iomem *reg,
  51. u32 mask)
  52. {
  53. unsigned long flags;
  54. spin_lock_irqsave(lock, flags);
  55. writel_relaxed(readl_relaxed(reg) | mask, reg);
  56. spin_unlock_irqrestore(lock, flags);
  57. }
  58. static inline void stm32_ipcc_clr_bits(spinlock_t *lock, void __iomem *reg,
  59. u32 mask)
  60. {
  61. unsigned long flags;
  62. spin_lock_irqsave(lock, flags);
  63. writel_relaxed(readl_relaxed(reg) & ~mask, reg);
  64. spin_unlock_irqrestore(lock, flags);
  65. }
  66. static irqreturn_t stm32_ipcc_rx_irq(int irq, void *data)
  67. {
  68. struct stm32_ipcc *ipcc = data;
  69. struct device *dev = ipcc->controller.dev;
  70. u32 status, mr, tosr, chan;
  71. irqreturn_t ret = IRQ_NONE;
  72. int proc_offset;
  73. /* read 'channel occupied' status from other proc */
  74. proc_offset = ipcc->proc_id ? -IPCC_PROC_OFFST : IPCC_PROC_OFFST;
  75. tosr = readl_relaxed(ipcc->reg_proc + proc_offset + IPCC_XTOYSR);
  76. mr = readl_relaxed(ipcc->reg_proc + IPCC_XMR);
  77. /* search for unmasked 'channel occupied' */
  78. status = tosr & FIELD_GET(RX_BIT_MASK, ~mr);
  79. for (chan = 0; chan < ipcc->n_chans; chan++) {
  80. if (!(status & (1 << chan)))
  81. continue;
  82. dev_dbg(dev, "%s: chan:%d rx\n", __func__, chan);
  83. mbox_chan_received_data(&ipcc->controller.chans[chan], NULL);
  84. stm32_ipcc_set_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XSCR,
  85. RX_BIT_CHAN(chan));
  86. ret = IRQ_HANDLED;
  87. }
  88. return ret;
  89. }
  90. static irqreturn_t stm32_ipcc_tx_irq(int irq, void *data)
  91. {
  92. struct stm32_ipcc *ipcc = data;
  93. struct device *dev = ipcc->controller.dev;
  94. u32 status, mr, tosr, chan;
  95. irqreturn_t ret = IRQ_NONE;
  96. tosr = readl_relaxed(ipcc->reg_proc + IPCC_XTOYSR);
  97. mr = readl_relaxed(ipcc->reg_proc + IPCC_XMR);
  98. /* search for unmasked 'channel free' */
  99. status = ~tosr & FIELD_GET(TX_BIT_MASK, ~mr);
  100. for (chan = 0; chan < ipcc->n_chans ; chan++) {
  101. if (!(status & (1 << chan)))
  102. continue;
  103. dev_dbg(dev, "%s: chan:%d tx\n", __func__, chan);
  104. /* mask 'tx channel free' interrupt */
  105. stm32_ipcc_set_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XMR,
  106. TX_BIT_CHAN(chan));
  107. mbox_chan_txdone(&ipcc->controller.chans[chan], 0);
  108. ret = IRQ_HANDLED;
  109. }
  110. return ret;
  111. }
  112. static int stm32_ipcc_send_data(struct mbox_chan *link, void *data)
  113. {
  114. unsigned long chan = (unsigned long)link->con_priv;
  115. struct stm32_ipcc *ipcc = container_of(link->mbox, struct stm32_ipcc,
  116. controller);
  117. dev_dbg(ipcc->controller.dev, "%s: chan:%lu\n", __func__, chan);
  118. /* set channel n occupied */
  119. stm32_ipcc_set_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XSCR,
  120. TX_BIT_CHAN(chan));
  121. /* unmask 'tx channel free' interrupt */
  122. stm32_ipcc_clr_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XMR,
  123. TX_BIT_CHAN(chan));
  124. return 0;
  125. }
  126. static int stm32_ipcc_startup(struct mbox_chan *link)
  127. {
  128. unsigned long chan = (unsigned long)link->con_priv;
  129. struct stm32_ipcc *ipcc = container_of(link->mbox, struct stm32_ipcc,
  130. controller);
  131. int ret;
  132. ret = clk_prepare_enable(ipcc->clk);
  133. if (ret) {
  134. dev_err(ipcc->controller.dev, "can not enable the clock\n");
  135. return ret;
  136. }
  137. /* unmask 'rx channel occupied' interrupt */
  138. stm32_ipcc_clr_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XMR,
  139. RX_BIT_CHAN(chan));
  140. return 0;
  141. }
  142. static void stm32_ipcc_shutdown(struct mbox_chan *link)
  143. {
  144. unsigned long chan = (unsigned long)link->con_priv;
  145. struct stm32_ipcc *ipcc = container_of(link->mbox, struct stm32_ipcc,
  146. controller);
  147. /* mask rx/tx interrupt */
  148. stm32_ipcc_set_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XMR,
  149. RX_BIT_CHAN(chan) | TX_BIT_CHAN(chan));
  150. clk_disable_unprepare(ipcc->clk);
  151. }
  152. static const struct mbox_chan_ops stm32_ipcc_ops = {
  153. .send_data = stm32_ipcc_send_data,
  154. .startup = stm32_ipcc_startup,
  155. .shutdown = stm32_ipcc_shutdown,
  156. };
  157. static int stm32_ipcc_probe(struct platform_device *pdev)
  158. {
  159. struct device *dev = &pdev->dev;
  160. struct device_node *np = dev->of_node;
  161. struct stm32_ipcc *ipcc;
  162. unsigned long i;
  163. int ret;
  164. u32 ip_ver;
  165. static const char * const irq_name[] = {"rx", "tx"};
  166. irq_handler_t irq_thread[] = {stm32_ipcc_rx_irq, stm32_ipcc_tx_irq};
  167. if (!np) {
  168. dev_err(dev, "No DT found\n");
  169. return -ENODEV;
  170. }
  171. ipcc = devm_kzalloc(dev, sizeof(*ipcc), GFP_KERNEL);
  172. if (!ipcc)
  173. return -ENOMEM;
  174. spin_lock_init(&ipcc->lock);
  175. /* proc_id */
  176. if (of_property_read_u32(np, "st,proc-id", &ipcc->proc_id)) {
  177. dev_err(dev, "Missing st,proc-id\n");
  178. return -ENODEV;
  179. }
  180. if (ipcc->proc_id >= STM32_MAX_PROCS) {
  181. dev_err(dev, "Invalid proc_id (%d)\n", ipcc->proc_id);
  182. return -EINVAL;
  183. }
  184. /* regs */
  185. ipcc->reg_base = devm_platform_ioremap_resource(pdev, 0);
  186. if (IS_ERR(ipcc->reg_base))
  187. return PTR_ERR(ipcc->reg_base);
  188. ipcc->reg_proc = ipcc->reg_base + ipcc->proc_id * IPCC_PROC_OFFST;
  189. /* clock */
  190. ipcc->clk = devm_clk_get(dev, NULL);
  191. if (IS_ERR(ipcc->clk))
  192. return PTR_ERR(ipcc->clk);
  193. ret = clk_prepare_enable(ipcc->clk);
  194. if (ret) {
  195. dev_err(dev, "can not enable the clock\n");
  196. return ret;
  197. }
  198. /* irq */
  199. for (i = 0; i < IPCC_IRQ_NUM; i++) {
  200. ipcc->irqs[i] = platform_get_irq_byname(pdev, irq_name[i]);
  201. if (ipcc->irqs[i] < 0) {
  202. ret = ipcc->irqs[i];
  203. goto err_clk;
  204. }
  205. ret = devm_request_threaded_irq(dev, ipcc->irqs[i], NULL,
  206. irq_thread[i], IRQF_ONESHOT,
  207. dev_name(dev), ipcc);
  208. if (ret) {
  209. dev_err(dev, "failed to request irq %lu (%d)\n", i, ret);
  210. goto err_clk;
  211. }
  212. }
  213. /* mask and enable rx/tx irq */
  214. stm32_ipcc_set_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XMR,
  215. RX_BIT_MASK | TX_BIT_MASK);
  216. stm32_ipcc_set_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XCR,
  217. XCR_RXOIE | XCR_TXOIE);
  218. /* wakeup */
  219. if (of_property_read_bool(np, "wakeup-source")) {
  220. device_set_wakeup_capable(dev, true);
  221. ret = dev_pm_set_wake_irq(dev, ipcc->irqs[IPCC_IRQ_RX]);
  222. if (ret) {
  223. dev_err(dev, "Failed to set wake up irq\n");
  224. goto err_init_wkp;
  225. }
  226. }
  227. /* mailbox controller */
  228. ipcc->n_chans = readl_relaxed(ipcc->reg_base + IPCC_HWCFGR);
  229. ipcc->n_chans &= IPCFGR_CHAN_MASK;
  230. ipcc->controller.dev = dev;
  231. ipcc->controller.txdone_irq = true;
  232. ipcc->controller.ops = &stm32_ipcc_ops;
  233. ipcc->controller.num_chans = ipcc->n_chans;
  234. ipcc->controller.chans = devm_kcalloc(dev, ipcc->controller.num_chans,
  235. sizeof(*ipcc->controller.chans),
  236. GFP_KERNEL);
  237. if (!ipcc->controller.chans) {
  238. ret = -ENOMEM;
  239. goto err_irq_wkp;
  240. }
  241. for (i = 0; i < ipcc->controller.num_chans; i++)
  242. ipcc->controller.chans[i].con_priv = (void *)i;
  243. ret = devm_mbox_controller_register(dev, &ipcc->controller);
  244. if (ret)
  245. goto err_irq_wkp;
  246. platform_set_drvdata(pdev, ipcc);
  247. ip_ver = readl_relaxed(ipcc->reg_base + IPCC_VER);
  248. dev_info(dev, "ipcc rev:%ld.%ld enabled, %d chans, proc %d\n",
  249. FIELD_GET(VER_MAJREV_MASK, ip_ver),
  250. FIELD_GET(VER_MINREV_MASK, ip_ver),
  251. ipcc->controller.num_chans, ipcc->proc_id);
  252. clk_disable_unprepare(ipcc->clk);
  253. return 0;
  254. err_irq_wkp:
  255. if (of_property_read_bool(np, "wakeup-source"))
  256. dev_pm_clear_wake_irq(dev);
  257. err_init_wkp:
  258. device_set_wakeup_capable(dev, false);
  259. err_clk:
  260. clk_disable_unprepare(ipcc->clk);
  261. return ret;
  262. }
  263. static int stm32_ipcc_remove(struct platform_device *pdev)
  264. {
  265. struct device *dev = &pdev->dev;
  266. if (of_property_read_bool(dev->of_node, "wakeup-source"))
  267. dev_pm_clear_wake_irq(&pdev->dev);
  268. device_set_wakeup_capable(dev, false);
  269. return 0;
  270. }
  271. #ifdef CONFIG_PM_SLEEP
  272. static int stm32_ipcc_suspend(struct device *dev)
  273. {
  274. struct stm32_ipcc *ipcc = dev_get_drvdata(dev);
  275. ipcc->xmr = readl_relaxed(ipcc->reg_proc + IPCC_XMR);
  276. ipcc->xcr = readl_relaxed(ipcc->reg_proc + IPCC_XCR);
  277. return 0;
  278. }
  279. static int stm32_ipcc_resume(struct device *dev)
  280. {
  281. struct stm32_ipcc *ipcc = dev_get_drvdata(dev);
  282. writel_relaxed(ipcc->xmr, ipcc->reg_proc + IPCC_XMR);
  283. writel_relaxed(ipcc->xcr, ipcc->reg_proc + IPCC_XCR);
  284. return 0;
  285. }
  286. #endif
  287. static SIMPLE_DEV_PM_OPS(stm32_ipcc_pm_ops,
  288. stm32_ipcc_suspend, stm32_ipcc_resume);
  289. static const struct of_device_id stm32_ipcc_of_match[] = {
  290. { .compatible = "st,stm32mp1-ipcc" },
  291. {},
  292. };
  293. MODULE_DEVICE_TABLE(of, stm32_ipcc_of_match);
  294. static struct platform_driver stm32_ipcc_driver = {
  295. .driver = {
  296. .name = "stm32-ipcc",
  297. .pm = &stm32_ipcc_pm_ops,
  298. .of_match_table = stm32_ipcc_of_match,
  299. },
  300. .probe = stm32_ipcc_probe,
  301. .remove = stm32_ipcc_remove,
  302. };
  303. module_platform_driver(stm32_ipcc_driver);
  304. MODULE_AUTHOR("Ludovic Barre <[email protected]>");
  305. MODULE_AUTHOR("Fabien Dessenne <[email protected]>");
  306. MODULE_DESCRIPTION("STM32 IPCC driver");
  307. MODULE_LICENSE("GPL v2");