mtk-cmdq-mailbox.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695
  1. // SPDX-License-Identifier: GPL-2.0
  2. //
  3. // Copyright (c) 2018 MediaTek Inc.
  4. #include <linux/bitops.h>
  5. #include <linux/clk.h>
  6. #include <linux/clk-provider.h>
  7. #include <linux/dma-mapping.h>
  8. #include <linux/errno.h>
  9. #include <linux/interrupt.h>
  10. #include <linux/io.h>
  11. #include <linux/iopoll.h>
  12. #include <linux/kernel.h>
  13. #include <linux/module.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/mailbox_controller.h>
  16. #include <linux/mailbox/mtk-cmdq-mailbox.h>
  17. #include <linux/of_device.h>
  18. #define CMDQ_OP_CODE_MASK (0xff << CMDQ_OP_CODE_SHIFT)
  19. #define CMDQ_NUM_CMD(t) (t->cmd_buf_size / CMDQ_INST_SIZE)
  20. #define CMDQ_GCE_NUM_MAX (2)
  21. #define CMDQ_CURR_IRQ_STATUS 0x10
  22. #define CMDQ_SYNC_TOKEN_UPDATE 0x68
  23. #define CMDQ_THR_SLOT_CYCLES 0x30
  24. #define CMDQ_THR_BASE 0x100
  25. #define CMDQ_THR_SIZE 0x80
  26. #define CMDQ_THR_WARM_RESET 0x00
  27. #define CMDQ_THR_ENABLE_TASK 0x04
  28. #define CMDQ_THR_SUSPEND_TASK 0x08
  29. #define CMDQ_THR_CURR_STATUS 0x0c
  30. #define CMDQ_THR_IRQ_STATUS 0x10
  31. #define CMDQ_THR_IRQ_ENABLE 0x14
  32. #define CMDQ_THR_CURR_ADDR 0x20
  33. #define CMDQ_THR_END_ADDR 0x24
  34. #define CMDQ_THR_WAIT_TOKEN 0x30
  35. #define CMDQ_THR_PRIORITY 0x40
  36. #define GCE_GCTL_VALUE 0x48
  37. #define CMDQ_THR_ACTIVE_SLOT_CYCLES 0x3200
  38. #define CMDQ_THR_ENABLED 0x1
  39. #define CMDQ_THR_DISABLED 0x0
  40. #define CMDQ_THR_SUSPEND 0x1
  41. #define CMDQ_THR_RESUME 0x0
  42. #define CMDQ_THR_STATUS_SUSPENDED BIT(1)
  43. #define CMDQ_THR_DO_WARM_RESET BIT(0)
  44. #define CMDQ_THR_IRQ_DONE 0x1
  45. #define CMDQ_THR_IRQ_ERROR 0x12
  46. #define CMDQ_THR_IRQ_EN (CMDQ_THR_IRQ_ERROR | CMDQ_THR_IRQ_DONE)
  47. #define CMDQ_THR_IS_WAITING BIT(31)
  48. #define CMDQ_JUMP_BY_OFFSET 0x10000000
  49. #define CMDQ_JUMP_BY_PA 0x10000001
  50. struct cmdq_thread {
  51. struct mbox_chan *chan;
  52. void __iomem *base;
  53. struct list_head task_busy_list;
  54. u32 priority;
  55. };
  56. struct cmdq_task {
  57. struct cmdq *cmdq;
  58. struct list_head list_entry;
  59. dma_addr_t pa_base;
  60. struct cmdq_thread *thread;
  61. struct cmdq_pkt *pkt; /* the packet sent from mailbox client */
  62. };
  63. struct cmdq {
  64. struct mbox_controller mbox;
  65. void __iomem *base;
  66. int irq;
  67. u32 thread_nr;
  68. u32 irq_mask;
  69. struct cmdq_thread *thread;
  70. struct clk_bulk_data clocks[CMDQ_GCE_NUM_MAX];
  71. bool suspended;
  72. u8 shift_pa;
  73. bool control_by_sw;
  74. u32 gce_num;
  75. };
  76. struct gce_plat {
  77. u32 thread_nr;
  78. u8 shift;
  79. bool control_by_sw;
  80. u32 gce_num;
  81. };
  82. u8 cmdq_get_shift_pa(struct mbox_chan *chan)
  83. {
  84. struct cmdq *cmdq = container_of(chan->mbox, struct cmdq, mbox);
  85. return cmdq->shift_pa;
  86. }
  87. EXPORT_SYMBOL(cmdq_get_shift_pa);
  88. static int cmdq_thread_suspend(struct cmdq *cmdq, struct cmdq_thread *thread)
  89. {
  90. u32 status;
  91. writel(CMDQ_THR_SUSPEND, thread->base + CMDQ_THR_SUSPEND_TASK);
  92. /* If already disabled, treat as suspended successful. */
  93. if (!(readl(thread->base + CMDQ_THR_ENABLE_TASK) & CMDQ_THR_ENABLED))
  94. return 0;
  95. if (readl_poll_timeout_atomic(thread->base + CMDQ_THR_CURR_STATUS,
  96. status, status & CMDQ_THR_STATUS_SUSPENDED, 0, 10)) {
  97. dev_err(cmdq->mbox.dev, "suspend GCE thread 0x%x failed\n",
  98. (u32)(thread->base - cmdq->base));
  99. return -EFAULT;
  100. }
  101. return 0;
  102. }
  103. static void cmdq_thread_resume(struct cmdq_thread *thread)
  104. {
  105. writel(CMDQ_THR_RESUME, thread->base + CMDQ_THR_SUSPEND_TASK);
  106. }
  107. static void cmdq_init(struct cmdq *cmdq)
  108. {
  109. int i;
  110. WARN_ON(clk_bulk_enable(cmdq->gce_num, cmdq->clocks));
  111. if (cmdq->control_by_sw)
  112. writel(0x7, cmdq->base + GCE_GCTL_VALUE);
  113. writel(CMDQ_THR_ACTIVE_SLOT_CYCLES, cmdq->base + CMDQ_THR_SLOT_CYCLES);
  114. for (i = 0; i <= CMDQ_MAX_EVENT; i++)
  115. writel(i, cmdq->base + CMDQ_SYNC_TOKEN_UPDATE);
  116. clk_bulk_disable(cmdq->gce_num, cmdq->clocks);
  117. }
  118. static int cmdq_thread_reset(struct cmdq *cmdq, struct cmdq_thread *thread)
  119. {
  120. u32 warm_reset;
  121. writel(CMDQ_THR_DO_WARM_RESET, thread->base + CMDQ_THR_WARM_RESET);
  122. if (readl_poll_timeout_atomic(thread->base + CMDQ_THR_WARM_RESET,
  123. warm_reset, !(warm_reset & CMDQ_THR_DO_WARM_RESET),
  124. 0, 10)) {
  125. dev_err(cmdq->mbox.dev, "reset GCE thread 0x%x failed\n",
  126. (u32)(thread->base - cmdq->base));
  127. return -EFAULT;
  128. }
  129. return 0;
  130. }
  131. static void cmdq_thread_disable(struct cmdq *cmdq, struct cmdq_thread *thread)
  132. {
  133. cmdq_thread_reset(cmdq, thread);
  134. writel(CMDQ_THR_DISABLED, thread->base + CMDQ_THR_ENABLE_TASK);
  135. }
  136. /* notify GCE to re-fetch commands by setting GCE thread PC */
  137. static void cmdq_thread_invalidate_fetched_data(struct cmdq_thread *thread)
  138. {
  139. writel(readl(thread->base + CMDQ_THR_CURR_ADDR),
  140. thread->base + CMDQ_THR_CURR_ADDR);
  141. }
  142. static void cmdq_task_insert_into_thread(struct cmdq_task *task)
  143. {
  144. struct device *dev = task->cmdq->mbox.dev;
  145. struct cmdq_thread *thread = task->thread;
  146. struct cmdq_task *prev_task = list_last_entry(
  147. &thread->task_busy_list, typeof(*task), list_entry);
  148. u64 *prev_task_base = prev_task->pkt->va_base;
  149. /* let previous task jump to this task */
  150. dma_sync_single_for_cpu(dev, prev_task->pa_base,
  151. prev_task->pkt->cmd_buf_size, DMA_TO_DEVICE);
  152. prev_task_base[CMDQ_NUM_CMD(prev_task->pkt) - 1] =
  153. (u64)CMDQ_JUMP_BY_PA << 32 |
  154. (task->pa_base >> task->cmdq->shift_pa);
  155. dma_sync_single_for_device(dev, prev_task->pa_base,
  156. prev_task->pkt->cmd_buf_size, DMA_TO_DEVICE);
  157. cmdq_thread_invalidate_fetched_data(thread);
  158. }
  159. static bool cmdq_thread_is_in_wfe(struct cmdq_thread *thread)
  160. {
  161. return readl(thread->base + CMDQ_THR_WAIT_TOKEN) & CMDQ_THR_IS_WAITING;
  162. }
  163. static void cmdq_task_exec_done(struct cmdq_task *task, int sta)
  164. {
  165. struct cmdq_cb_data data;
  166. data.sta = sta;
  167. data.pkt = task->pkt;
  168. mbox_chan_received_data(task->thread->chan, &data);
  169. list_del(&task->list_entry);
  170. }
  171. static void cmdq_task_handle_error(struct cmdq_task *task)
  172. {
  173. struct cmdq_thread *thread = task->thread;
  174. struct cmdq_task *next_task;
  175. struct cmdq *cmdq = task->cmdq;
  176. dev_err(cmdq->mbox.dev, "task 0x%p error\n", task);
  177. WARN_ON(cmdq_thread_suspend(cmdq, thread) < 0);
  178. next_task = list_first_entry_or_null(&thread->task_busy_list,
  179. struct cmdq_task, list_entry);
  180. if (next_task)
  181. writel(next_task->pa_base >> cmdq->shift_pa,
  182. thread->base + CMDQ_THR_CURR_ADDR);
  183. cmdq_thread_resume(thread);
  184. }
  185. static void cmdq_thread_irq_handler(struct cmdq *cmdq,
  186. struct cmdq_thread *thread)
  187. {
  188. struct cmdq_task *task, *tmp, *curr_task = NULL;
  189. u32 curr_pa, irq_flag, task_end_pa;
  190. bool err;
  191. irq_flag = readl(thread->base + CMDQ_THR_IRQ_STATUS);
  192. writel(~irq_flag, thread->base + CMDQ_THR_IRQ_STATUS);
  193. /*
  194. * When ISR call this function, another CPU core could run
  195. * "release task" right before we acquire the spin lock, and thus
  196. * reset / disable this GCE thread, so we need to check the enable
  197. * bit of this GCE thread.
  198. */
  199. if (!(readl(thread->base + CMDQ_THR_ENABLE_TASK) & CMDQ_THR_ENABLED))
  200. return;
  201. if (irq_flag & CMDQ_THR_IRQ_ERROR)
  202. err = true;
  203. else if (irq_flag & CMDQ_THR_IRQ_DONE)
  204. err = false;
  205. else
  206. return;
  207. curr_pa = readl(thread->base + CMDQ_THR_CURR_ADDR) << cmdq->shift_pa;
  208. list_for_each_entry_safe(task, tmp, &thread->task_busy_list,
  209. list_entry) {
  210. task_end_pa = task->pa_base + task->pkt->cmd_buf_size;
  211. if (curr_pa >= task->pa_base && curr_pa < task_end_pa)
  212. curr_task = task;
  213. if (!curr_task || curr_pa == task_end_pa - CMDQ_INST_SIZE) {
  214. cmdq_task_exec_done(task, 0);
  215. kfree(task);
  216. } else if (err) {
  217. cmdq_task_exec_done(task, -ENOEXEC);
  218. cmdq_task_handle_error(curr_task);
  219. kfree(task);
  220. }
  221. if (curr_task)
  222. break;
  223. }
  224. if (list_empty(&thread->task_busy_list)) {
  225. cmdq_thread_disable(cmdq, thread);
  226. clk_bulk_disable(cmdq->gce_num, cmdq->clocks);
  227. }
  228. }
  229. static irqreturn_t cmdq_irq_handler(int irq, void *dev)
  230. {
  231. struct cmdq *cmdq = dev;
  232. unsigned long irq_status, flags = 0L;
  233. int bit;
  234. irq_status = readl(cmdq->base + CMDQ_CURR_IRQ_STATUS) & cmdq->irq_mask;
  235. if (!(irq_status ^ cmdq->irq_mask))
  236. return IRQ_NONE;
  237. for_each_clear_bit(bit, &irq_status, cmdq->thread_nr) {
  238. struct cmdq_thread *thread = &cmdq->thread[bit];
  239. spin_lock_irqsave(&thread->chan->lock, flags);
  240. cmdq_thread_irq_handler(cmdq, thread);
  241. spin_unlock_irqrestore(&thread->chan->lock, flags);
  242. }
  243. return IRQ_HANDLED;
  244. }
  245. static int cmdq_suspend(struct device *dev)
  246. {
  247. struct cmdq *cmdq = dev_get_drvdata(dev);
  248. struct cmdq_thread *thread;
  249. int i;
  250. bool task_running = false;
  251. cmdq->suspended = true;
  252. for (i = 0; i < cmdq->thread_nr; i++) {
  253. thread = &cmdq->thread[i];
  254. if (!list_empty(&thread->task_busy_list)) {
  255. task_running = true;
  256. break;
  257. }
  258. }
  259. if (task_running)
  260. dev_warn(dev, "exist running task(s) in suspend\n");
  261. clk_bulk_unprepare(cmdq->gce_num, cmdq->clocks);
  262. return 0;
  263. }
  264. static int cmdq_resume(struct device *dev)
  265. {
  266. struct cmdq *cmdq = dev_get_drvdata(dev);
  267. WARN_ON(clk_bulk_prepare(cmdq->gce_num, cmdq->clocks));
  268. cmdq->suspended = false;
  269. return 0;
  270. }
  271. static int cmdq_remove(struct platform_device *pdev)
  272. {
  273. struct cmdq *cmdq = platform_get_drvdata(pdev);
  274. clk_bulk_unprepare(cmdq->gce_num, cmdq->clocks);
  275. return 0;
  276. }
  277. static int cmdq_mbox_send_data(struct mbox_chan *chan, void *data)
  278. {
  279. struct cmdq_pkt *pkt = (struct cmdq_pkt *)data;
  280. struct cmdq_thread *thread = (struct cmdq_thread *)chan->con_priv;
  281. struct cmdq *cmdq = dev_get_drvdata(chan->mbox->dev);
  282. struct cmdq_task *task;
  283. unsigned long curr_pa, end_pa;
  284. /* Client should not flush new tasks if suspended. */
  285. WARN_ON(cmdq->suspended);
  286. task = kzalloc(sizeof(*task), GFP_ATOMIC);
  287. if (!task)
  288. return -ENOMEM;
  289. task->cmdq = cmdq;
  290. INIT_LIST_HEAD(&task->list_entry);
  291. task->pa_base = pkt->pa_base;
  292. task->thread = thread;
  293. task->pkt = pkt;
  294. if (list_empty(&thread->task_busy_list)) {
  295. WARN_ON(clk_bulk_enable(cmdq->gce_num, cmdq->clocks));
  296. /*
  297. * The thread reset will clear thread related register to 0,
  298. * including pc, end, priority, irq, suspend and enable. Thus
  299. * set CMDQ_THR_ENABLED to CMDQ_THR_ENABLE_TASK will enable
  300. * thread and make it running.
  301. */
  302. WARN_ON(cmdq_thread_reset(cmdq, thread) < 0);
  303. writel(task->pa_base >> cmdq->shift_pa,
  304. thread->base + CMDQ_THR_CURR_ADDR);
  305. writel((task->pa_base + pkt->cmd_buf_size) >> cmdq->shift_pa,
  306. thread->base + CMDQ_THR_END_ADDR);
  307. writel(thread->priority, thread->base + CMDQ_THR_PRIORITY);
  308. writel(CMDQ_THR_IRQ_EN, thread->base + CMDQ_THR_IRQ_ENABLE);
  309. writel(CMDQ_THR_ENABLED, thread->base + CMDQ_THR_ENABLE_TASK);
  310. } else {
  311. WARN_ON(cmdq_thread_suspend(cmdq, thread) < 0);
  312. curr_pa = readl(thread->base + CMDQ_THR_CURR_ADDR) <<
  313. cmdq->shift_pa;
  314. end_pa = readl(thread->base + CMDQ_THR_END_ADDR) <<
  315. cmdq->shift_pa;
  316. /* check boundary */
  317. if (curr_pa == end_pa - CMDQ_INST_SIZE ||
  318. curr_pa == end_pa) {
  319. /* set to this task directly */
  320. writel(task->pa_base >> cmdq->shift_pa,
  321. thread->base + CMDQ_THR_CURR_ADDR);
  322. } else {
  323. cmdq_task_insert_into_thread(task);
  324. smp_mb(); /* modify jump before enable thread */
  325. }
  326. writel((task->pa_base + pkt->cmd_buf_size) >> cmdq->shift_pa,
  327. thread->base + CMDQ_THR_END_ADDR);
  328. cmdq_thread_resume(thread);
  329. }
  330. list_move_tail(&task->list_entry, &thread->task_busy_list);
  331. return 0;
  332. }
  333. static int cmdq_mbox_startup(struct mbox_chan *chan)
  334. {
  335. return 0;
  336. }
  337. static void cmdq_mbox_shutdown(struct mbox_chan *chan)
  338. {
  339. struct cmdq_thread *thread = (struct cmdq_thread *)chan->con_priv;
  340. struct cmdq *cmdq = dev_get_drvdata(chan->mbox->dev);
  341. struct cmdq_task *task, *tmp;
  342. unsigned long flags;
  343. spin_lock_irqsave(&thread->chan->lock, flags);
  344. if (list_empty(&thread->task_busy_list))
  345. goto done;
  346. WARN_ON(cmdq_thread_suspend(cmdq, thread) < 0);
  347. /* make sure executed tasks have success callback */
  348. cmdq_thread_irq_handler(cmdq, thread);
  349. if (list_empty(&thread->task_busy_list))
  350. goto done;
  351. list_for_each_entry_safe(task, tmp, &thread->task_busy_list,
  352. list_entry) {
  353. cmdq_task_exec_done(task, -ECONNABORTED);
  354. kfree(task);
  355. }
  356. cmdq_thread_disable(cmdq, thread);
  357. clk_bulk_disable(cmdq->gce_num, cmdq->clocks);
  358. done:
  359. /*
  360. * The thread->task_busy_list empty means thread already disable. The
  361. * cmdq_mbox_send_data() always reset thread which clear disable and
  362. * suspend statue when first pkt send to channel, so there is no need
  363. * to do any operation here, only unlock and leave.
  364. */
  365. spin_unlock_irqrestore(&thread->chan->lock, flags);
  366. }
  367. static int cmdq_mbox_flush(struct mbox_chan *chan, unsigned long timeout)
  368. {
  369. struct cmdq_thread *thread = (struct cmdq_thread *)chan->con_priv;
  370. struct cmdq_cb_data data;
  371. struct cmdq *cmdq = dev_get_drvdata(chan->mbox->dev);
  372. struct cmdq_task *task, *tmp;
  373. unsigned long flags;
  374. u32 enable;
  375. spin_lock_irqsave(&thread->chan->lock, flags);
  376. if (list_empty(&thread->task_busy_list))
  377. goto out;
  378. WARN_ON(cmdq_thread_suspend(cmdq, thread) < 0);
  379. if (!cmdq_thread_is_in_wfe(thread))
  380. goto wait;
  381. list_for_each_entry_safe(task, tmp, &thread->task_busy_list,
  382. list_entry) {
  383. data.sta = -ECONNABORTED;
  384. data.pkt = task->pkt;
  385. mbox_chan_received_data(task->thread->chan, &data);
  386. list_del(&task->list_entry);
  387. kfree(task);
  388. }
  389. cmdq_thread_resume(thread);
  390. cmdq_thread_disable(cmdq, thread);
  391. clk_bulk_disable(cmdq->gce_num, cmdq->clocks);
  392. out:
  393. spin_unlock_irqrestore(&thread->chan->lock, flags);
  394. return 0;
  395. wait:
  396. cmdq_thread_resume(thread);
  397. spin_unlock_irqrestore(&thread->chan->lock, flags);
  398. if (readl_poll_timeout_atomic(thread->base + CMDQ_THR_ENABLE_TASK,
  399. enable, enable == 0, 1, timeout)) {
  400. dev_err(cmdq->mbox.dev, "Fail to wait GCE thread 0x%x done\n",
  401. (u32)(thread->base - cmdq->base));
  402. return -EFAULT;
  403. }
  404. return 0;
  405. }
  406. static const struct mbox_chan_ops cmdq_mbox_chan_ops = {
  407. .send_data = cmdq_mbox_send_data,
  408. .startup = cmdq_mbox_startup,
  409. .shutdown = cmdq_mbox_shutdown,
  410. .flush = cmdq_mbox_flush,
  411. };
  412. static struct mbox_chan *cmdq_xlate(struct mbox_controller *mbox,
  413. const struct of_phandle_args *sp)
  414. {
  415. int ind = sp->args[0];
  416. struct cmdq_thread *thread;
  417. if (ind >= mbox->num_chans)
  418. return ERR_PTR(-EINVAL);
  419. thread = (struct cmdq_thread *)mbox->chans[ind].con_priv;
  420. thread->priority = sp->args[1];
  421. thread->chan = &mbox->chans[ind];
  422. return &mbox->chans[ind];
  423. }
  424. static int cmdq_probe(struct platform_device *pdev)
  425. {
  426. struct device *dev = &pdev->dev;
  427. struct cmdq *cmdq;
  428. int err, i;
  429. struct gce_plat *plat_data;
  430. struct device_node *phandle = dev->of_node;
  431. struct device_node *node;
  432. int alias_id = 0;
  433. static const char * const clk_name = "gce";
  434. static const char * const clk_names[] = { "gce0", "gce1" };
  435. cmdq = devm_kzalloc(dev, sizeof(*cmdq), GFP_KERNEL);
  436. if (!cmdq)
  437. return -ENOMEM;
  438. cmdq->base = devm_platform_ioremap_resource(pdev, 0);
  439. if (IS_ERR(cmdq->base))
  440. return PTR_ERR(cmdq->base);
  441. cmdq->irq = platform_get_irq(pdev, 0);
  442. if (cmdq->irq < 0)
  443. return cmdq->irq;
  444. plat_data = (struct gce_plat *)of_device_get_match_data(dev);
  445. if (!plat_data) {
  446. dev_err(dev, "failed to get match data\n");
  447. return -EINVAL;
  448. }
  449. cmdq->thread_nr = plat_data->thread_nr;
  450. cmdq->shift_pa = plat_data->shift;
  451. cmdq->control_by_sw = plat_data->control_by_sw;
  452. cmdq->gce_num = plat_data->gce_num;
  453. cmdq->irq_mask = GENMASK(cmdq->thread_nr - 1, 0);
  454. err = devm_request_irq(dev, cmdq->irq, cmdq_irq_handler, IRQF_SHARED,
  455. "mtk_cmdq", cmdq);
  456. if (err < 0) {
  457. dev_err(dev, "failed to register ISR (%d)\n", err);
  458. return err;
  459. }
  460. dev_dbg(dev, "cmdq device: addr:0x%p, va:0x%p, irq:%d\n",
  461. dev, cmdq->base, cmdq->irq);
  462. if (cmdq->gce_num > 1) {
  463. for_each_child_of_node(phandle->parent, node) {
  464. alias_id = of_alias_get_id(node, clk_name);
  465. if (alias_id >= 0 && alias_id < cmdq->gce_num) {
  466. cmdq->clocks[alias_id].id = clk_names[alias_id];
  467. cmdq->clocks[alias_id].clk = of_clk_get(node, 0);
  468. if (IS_ERR(cmdq->clocks[alias_id].clk)) {
  469. of_node_put(node);
  470. return dev_err_probe(dev,
  471. PTR_ERR(cmdq->clocks[alias_id].clk),
  472. "failed to get gce clk: %d\n",
  473. alias_id);
  474. }
  475. }
  476. }
  477. } else {
  478. cmdq->clocks[alias_id].id = clk_name;
  479. cmdq->clocks[alias_id].clk = devm_clk_get(&pdev->dev, clk_name);
  480. if (IS_ERR(cmdq->clocks[alias_id].clk)) {
  481. return dev_err_probe(dev, PTR_ERR(cmdq->clocks[alias_id].clk),
  482. "failed to get gce clk\n");
  483. }
  484. }
  485. cmdq->mbox.dev = dev;
  486. cmdq->mbox.chans = devm_kcalloc(dev, cmdq->thread_nr,
  487. sizeof(*cmdq->mbox.chans), GFP_KERNEL);
  488. if (!cmdq->mbox.chans)
  489. return -ENOMEM;
  490. cmdq->mbox.num_chans = cmdq->thread_nr;
  491. cmdq->mbox.ops = &cmdq_mbox_chan_ops;
  492. cmdq->mbox.of_xlate = cmdq_xlate;
  493. /* make use of TXDONE_BY_ACK */
  494. cmdq->mbox.txdone_irq = false;
  495. cmdq->mbox.txdone_poll = false;
  496. cmdq->thread = devm_kcalloc(dev, cmdq->thread_nr,
  497. sizeof(*cmdq->thread), GFP_KERNEL);
  498. if (!cmdq->thread)
  499. return -ENOMEM;
  500. for (i = 0; i < cmdq->thread_nr; i++) {
  501. cmdq->thread[i].base = cmdq->base + CMDQ_THR_BASE +
  502. CMDQ_THR_SIZE * i;
  503. INIT_LIST_HEAD(&cmdq->thread[i].task_busy_list);
  504. cmdq->mbox.chans[i].con_priv = (void *)&cmdq->thread[i];
  505. }
  506. err = devm_mbox_controller_register(dev, &cmdq->mbox);
  507. if (err < 0) {
  508. dev_err(dev, "failed to register mailbox: %d\n", err);
  509. return err;
  510. }
  511. platform_set_drvdata(pdev, cmdq);
  512. WARN_ON(clk_bulk_prepare(cmdq->gce_num, cmdq->clocks));
  513. cmdq_init(cmdq);
  514. return 0;
  515. }
  516. static const struct dev_pm_ops cmdq_pm_ops = {
  517. .suspend = cmdq_suspend,
  518. .resume = cmdq_resume,
  519. };
  520. static const struct gce_plat gce_plat_v2 = {
  521. .thread_nr = 16,
  522. .shift = 0,
  523. .control_by_sw = false,
  524. .gce_num = 1
  525. };
  526. static const struct gce_plat gce_plat_v3 = {
  527. .thread_nr = 24,
  528. .shift = 0,
  529. .control_by_sw = false,
  530. .gce_num = 1
  531. };
  532. static const struct gce_plat gce_plat_v4 = {
  533. .thread_nr = 24,
  534. .shift = 3,
  535. .control_by_sw = false,
  536. .gce_num = 1
  537. };
  538. static const struct gce_plat gce_plat_v5 = {
  539. .thread_nr = 24,
  540. .shift = 3,
  541. .control_by_sw = true,
  542. .gce_num = 1
  543. };
  544. static const struct gce_plat gce_plat_v6 = {
  545. .thread_nr = 24,
  546. .shift = 3,
  547. .control_by_sw = true,
  548. .gce_num = 2
  549. };
  550. static const struct of_device_id cmdq_of_ids[] = {
  551. {.compatible = "mediatek,mt8173-gce", .data = (void *)&gce_plat_v2},
  552. {.compatible = "mediatek,mt8183-gce", .data = (void *)&gce_plat_v3},
  553. {.compatible = "mediatek,mt6779-gce", .data = (void *)&gce_plat_v4},
  554. {.compatible = "mediatek,mt8192-gce", .data = (void *)&gce_plat_v5},
  555. {.compatible = "mediatek,mt8195-gce", .data = (void *)&gce_plat_v6},
  556. {}
  557. };
  558. static struct platform_driver cmdq_drv = {
  559. .probe = cmdq_probe,
  560. .remove = cmdq_remove,
  561. .driver = {
  562. .name = "mtk_cmdq",
  563. .pm = &cmdq_pm_ops,
  564. .of_match_table = cmdq_of_ids,
  565. }
  566. };
  567. static int __init cmdq_drv_init(void)
  568. {
  569. return platform_driver_register(&cmdq_drv);
  570. }
  571. static void __exit cmdq_drv_exit(void)
  572. {
  573. platform_driver_unregister(&cmdq_drv);
  574. }
  575. subsys_initcall(cmdq_drv_init);
  576. module_exit(cmdq_drv_exit);
  577. MODULE_LICENSE("GPL v2");