irq-ls-extirq.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232
  1. // SPDX-License-Identifier: GPL-2.0
  2. #define pr_fmt(fmt) "irq-ls-extirq: " fmt
  3. #include <linux/irq.h>
  4. #include <linux/irqchip.h>
  5. #include <linux/irqdomain.h>
  6. #include <linux/of.h>
  7. #include <linux/of_address.h>
  8. #include <linux/slab.h>
  9. #include <dt-bindings/interrupt-controller/arm-gic.h>
  10. #define MAXIRQ 12
  11. #define LS1021A_SCFGREVCR 0x200
  12. struct ls_extirq_data {
  13. void __iomem *intpcr;
  14. raw_spinlock_t lock;
  15. bool big_endian;
  16. bool is_ls1021a_or_ls1043a;
  17. u32 nirq;
  18. struct irq_fwspec map[MAXIRQ];
  19. };
  20. static void ls_extirq_intpcr_rmw(struct ls_extirq_data *priv, u32 mask,
  21. u32 value)
  22. {
  23. u32 intpcr;
  24. /*
  25. * Serialize concurrent calls to ls_extirq_set_type() from multiple
  26. * IRQ descriptors, making sure the read-modify-write is atomic.
  27. */
  28. raw_spin_lock(&priv->lock);
  29. if (priv->big_endian)
  30. intpcr = ioread32be(priv->intpcr);
  31. else
  32. intpcr = ioread32(priv->intpcr);
  33. intpcr &= ~mask;
  34. intpcr |= value;
  35. if (priv->big_endian)
  36. iowrite32be(intpcr, priv->intpcr);
  37. else
  38. iowrite32(intpcr, priv->intpcr);
  39. raw_spin_unlock(&priv->lock);
  40. }
  41. static int
  42. ls_extirq_set_type(struct irq_data *data, unsigned int type)
  43. {
  44. struct ls_extirq_data *priv = data->chip_data;
  45. irq_hw_number_t hwirq = data->hwirq;
  46. u32 value, mask;
  47. if (priv->is_ls1021a_or_ls1043a)
  48. mask = 1U << (31 - hwirq);
  49. else
  50. mask = 1U << hwirq;
  51. switch (type) {
  52. case IRQ_TYPE_LEVEL_LOW:
  53. type = IRQ_TYPE_LEVEL_HIGH;
  54. value = mask;
  55. break;
  56. case IRQ_TYPE_EDGE_FALLING:
  57. type = IRQ_TYPE_EDGE_RISING;
  58. value = mask;
  59. break;
  60. case IRQ_TYPE_LEVEL_HIGH:
  61. case IRQ_TYPE_EDGE_RISING:
  62. value = 0;
  63. break;
  64. default:
  65. return -EINVAL;
  66. }
  67. ls_extirq_intpcr_rmw(priv, mask, value);
  68. return irq_chip_set_type_parent(data, type);
  69. }
  70. static struct irq_chip ls_extirq_chip = {
  71. .name = "ls-extirq",
  72. .irq_mask = irq_chip_mask_parent,
  73. .irq_unmask = irq_chip_unmask_parent,
  74. .irq_eoi = irq_chip_eoi_parent,
  75. .irq_set_type = ls_extirq_set_type,
  76. .irq_retrigger = irq_chip_retrigger_hierarchy,
  77. .irq_set_affinity = irq_chip_set_affinity_parent,
  78. .flags = IRQCHIP_SET_TYPE_MASKED | IRQCHIP_SKIP_SET_WAKE,
  79. };
  80. static int
  81. ls_extirq_domain_alloc(struct irq_domain *domain, unsigned int virq,
  82. unsigned int nr_irqs, void *arg)
  83. {
  84. struct ls_extirq_data *priv = domain->host_data;
  85. struct irq_fwspec *fwspec = arg;
  86. irq_hw_number_t hwirq;
  87. if (fwspec->param_count != 2)
  88. return -EINVAL;
  89. hwirq = fwspec->param[0];
  90. if (hwirq >= priv->nirq)
  91. return -EINVAL;
  92. irq_domain_set_hwirq_and_chip(domain, virq, hwirq, &ls_extirq_chip,
  93. priv);
  94. return irq_domain_alloc_irqs_parent(domain, virq, 1, &priv->map[hwirq]);
  95. }
  96. static const struct irq_domain_ops extirq_domain_ops = {
  97. .xlate = irq_domain_xlate_twocell,
  98. .alloc = ls_extirq_domain_alloc,
  99. .free = irq_domain_free_irqs_common,
  100. };
  101. static int
  102. ls_extirq_parse_map(struct ls_extirq_data *priv, struct device_node *node)
  103. {
  104. const __be32 *map;
  105. u32 mapsize;
  106. int ret;
  107. map = of_get_property(node, "interrupt-map", &mapsize);
  108. if (!map)
  109. return -ENOENT;
  110. if (mapsize % sizeof(*map))
  111. return -EINVAL;
  112. mapsize /= sizeof(*map);
  113. while (mapsize) {
  114. struct device_node *ipar;
  115. u32 hwirq, intsize, j;
  116. if (mapsize < 3)
  117. return -EINVAL;
  118. hwirq = be32_to_cpup(map);
  119. if (hwirq >= MAXIRQ)
  120. return -EINVAL;
  121. priv->nirq = max(priv->nirq, hwirq + 1);
  122. ipar = of_find_node_by_phandle(be32_to_cpup(map + 2));
  123. map += 3;
  124. mapsize -= 3;
  125. if (!ipar)
  126. return -EINVAL;
  127. priv->map[hwirq].fwnode = &ipar->fwnode;
  128. ret = of_property_read_u32(ipar, "#interrupt-cells", &intsize);
  129. if (ret)
  130. return ret;
  131. if (intsize > mapsize)
  132. return -EINVAL;
  133. priv->map[hwirq].param_count = intsize;
  134. for (j = 0; j < intsize; ++j)
  135. priv->map[hwirq].param[j] = be32_to_cpup(map++);
  136. mapsize -= intsize;
  137. }
  138. return 0;
  139. }
  140. static int __init
  141. ls_extirq_of_init(struct device_node *node, struct device_node *parent)
  142. {
  143. struct irq_domain *domain, *parent_domain;
  144. struct ls_extirq_data *priv;
  145. int ret;
  146. parent_domain = irq_find_host(parent);
  147. if (!parent_domain) {
  148. pr_err("Cannot find parent domain\n");
  149. ret = -ENODEV;
  150. goto err_irq_find_host;
  151. }
  152. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  153. if (!priv) {
  154. ret = -ENOMEM;
  155. goto err_alloc_priv;
  156. }
  157. /*
  158. * All extirq OF nodes are under a scfg/syscon node with
  159. * the 'ranges' property
  160. */
  161. priv->intpcr = of_iomap(node, 0);
  162. if (!priv->intpcr) {
  163. pr_err("Cannot ioremap OF node %pOF\n", node);
  164. ret = -ENOMEM;
  165. goto err_iomap;
  166. }
  167. ret = ls_extirq_parse_map(priv, node);
  168. if (ret)
  169. goto err_parse_map;
  170. priv->big_endian = of_device_is_big_endian(node->parent);
  171. priv->is_ls1021a_or_ls1043a = of_device_is_compatible(node, "fsl,ls1021a-extirq") ||
  172. of_device_is_compatible(node, "fsl,ls1043a-extirq");
  173. raw_spin_lock_init(&priv->lock);
  174. domain = irq_domain_add_hierarchy(parent_domain, 0, priv->nirq, node,
  175. &extirq_domain_ops, priv);
  176. if (!domain) {
  177. ret = -ENOMEM;
  178. goto err_add_hierarchy;
  179. }
  180. return 0;
  181. err_add_hierarchy:
  182. err_parse_map:
  183. iounmap(priv->intpcr);
  184. err_iomap:
  185. kfree(priv);
  186. err_alloc_priv:
  187. err_irq_find_host:
  188. return ret;
  189. }
  190. IRQCHIP_DECLARE(ls1021a_extirq, "fsl,ls1021a-extirq", ls_extirq_of_init);
  191. IRQCHIP_DECLARE(ls1043a_extirq, "fsl,ls1043a-extirq", ls_extirq_of_init);
  192. IRQCHIP_DECLARE(ls1088a_extirq, "fsl,ls1088a-extirq", ls_extirq_of_init);