irq-loongson-eiointc.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Loongson Extend I/O Interrupt Controller support
  4. *
  5. * Copyright (C) 2020-2022 Loongson Technology Corporation Limited
  6. */
  7. #define pr_fmt(fmt) "eiointc: " fmt
  8. #include <linux/interrupt.h>
  9. #include <linux/irq.h>
  10. #include <linux/irqchip.h>
  11. #include <linux/irqdomain.h>
  12. #include <linux/irqchip/chained_irq.h>
  13. #include <linux/kernel.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/of_address.h>
  16. #include <linux/of_irq.h>
  17. #include <linux/of_platform.h>
  18. #define EIOINTC_REG_NODEMAP 0x14a0
  19. #define EIOINTC_REG_IPMAP 0x14c0
  20. #define EIOINTC_REG_ENABLE 0x1600
  21. #define EIOINTC_REG_BOUNCE 0x1680
  22. #define EIOINTC_REG_ISR 0x1800
  23. #define EIOINTC_REG_ROUTE 0x1c00
  24. #define VEC_REG_COUNT 4
  25. #define VEC_COUNT_PER_REG 64
  26. #define VEC_COUNT (VEC_REG_COUNT * VEC_COUNT_PER_REG)
  27. #define VEC_REG_IDX(irq_id) ((irq_id) / VEC_COUNT_PER_REG)
  28. #define VEC_REG_BIT(irq_id) ((irq_id) % VEC_COUNT_PER_REG)
  29. #define EIOINTC_ALL_ENABLE 0xffffffff
  30. #define MAX_EIO_NODES (NR_CPUS / CORES_PER_EIO_NODE)
  31. static int nr_pics;
  32. struct eiointc_priv {
  33. u32 node;
  34. nodemask_t node_map;
  35. cpumask_t cpuspan_map;
  36. struct fwnode_handle *domain_handle;
  37. struct irq_domain *eiointc_domain;
  38. };
  39. static struct eiointc_priv *eiointc_priv[MAX_IO_PICS];
  40. static void eiointc_enable(void)
  41. {
  42. uint64_t misc;
  43. misc = iocsr_read64(LOONGARCH_IOCSR_MISC_FUNC);
  44. misc |= IOCSR_MISC_FUNC_EXT_IOI_EN;
  45. iocsr_write64(misc, LOONGARCH_IOCSR_MISC_FUNC);
  46. }
  47. static int cpu_to_eio_node(int cpu)
  48. {
  49. return cpu_logical_map(cpu) / CORES_PER_EIO_NODE;
  50. }
  51. static void eiointc_set_irq_route(int pos, unsigned int cpu, unsigned int mnode, nodemask_t *node_map)
  52. {
  53. int i, node, cpu_node, route_node;
  54. unsigned char coremap;
  55. uint32_t pos_off, data, data_byte, data_mask;
  56. pos_off = pos & ~3;
  57. data_byte = pos & 3;
  58. data_mask = ~BIT_MASK(data_byte) & 0xf;
  59. /* Calculate node and coremap of target irq */
  60. cpu_node = cpu_logical_map(cpu) / CORES_PER_EIO_NODE;
  61. coremap = BIT(cpu_logical_map(cpu) % CORES_PER_EIO_NODE);
  62. for_each_online_cpu(i) {
  63. node = cpu_to_eio_node(i);
  64. if (!node_isset(node, *node_map))
  65. continue;
  66. /* EIO node 0 is in charge of inter-node interrupt dispatch */
  67. route_node = (node == mnode) ? cpu_node : node;
  68. data = ((coremap | (route_node << 4)) << (data_byte * 8));
  69. csr_any_send(EIOINTC_REG_ROUTE + pos_off, data, data_mask, node * CORES_PER_EIO_NODE);
  70. }
  71. }
  72. static DEFINE_RAW_SPINLOCK(affinity_lock);
  73. static int eiointc_set_irq_affinity(struct irq_data *d, const struct cpumask *affinity, bool force)
  74. {
  75. unsigned int cpu;
  76. unsigned long flags;
  77. uint32_t vector, regaddr;
  78. struct cpumask intersect_affinity;
  79. struct eiointc_priv *priv = d->domain->host_data;
  80. raw_spin_lock_irqsave(&affinity_lock, flags);
  81. cpumask_and(&intersect_affinity, affinity, cpu_online_mask);
  82. cpumask_and(&intersect_affinity, &intersect_affinity, &priv->cpuspan_map);
  83. if (cpumask_empty(&intersect_affinity)) {
  84. raw_spin_unlock_irqrestore(&affinity_lock, flags);
  85. return -EINVAL;
  86. }
  87. cpu = cpumask_first(&intersect_affinity);
  88. vector = d->hwirq;
  89. regaddr = EIOINTC_REG_ENABLE + ((vector >> 5) << 2);
  90. /* Mask target vector */
  91. csr_any_send(regaddr, EIOINTC_ALL_ENABLE & (~BIT(vector & 0x1F)),
  92. 0x0, priv->node * CORES_PER_EIO_NODE);
  93. /* Set route for target vector */
  94. eiointc_set_irq_route(vector, cpu, priv->node, &priv->node_map);
  95. /* Unmask target vector */
  96. csr_any_send(regaddr, EIOINTC_ALL_ENABLE,
  97. 0x0, priv->node * CORES_PER_EIO_NODE);
  98. irq_data_update_effective_affinity(d, cpumask_of(cpu));
  99. raw_spin_unlock_irqrestore(&affinity_lock, flags);
  100. return IRQ_SET_MASK_OK;
  101. }
  102. static int eiointc_index(int node)
  103. {
  104. int i;
  105. for (i = 0; i < nr_pics; i++) {
  106. if (node_isset(node, eiointc_priv[i]->node_map))
  107. return i;
  108. }
  109. return -1;
  110. }
  111. static int eiointc_router_init(unsigned int cpu)
  112. {
  113. int i, bit;
  114. uint32_t data;
  115. uint32_t node = cpu_to_eio_node(cpu);
  116. int index = eiointc_index(node);
  117. if (index < 0) {
  118. pr_err("Error: invalid nodemap!\n");
  119. return -1;
  120. }
  121. if ((cpu_logical_map(cpu) % CORES_PER_EIO_NODE) == 0) {
  122. eiointc_enable();
  123. for (i = 0; i < VEC_COUNT / 32; i++) {
  124. data = (((1 << (i * 2 + 1)) << 16) | (1 << (i * 2)));
  125. iocsr_write32(data, EIOINTC_REG_NODEMAP + i * 4);
  126. }
  127. for (i = 0; i < VEC_COUNT / 32 / 4; i++) {
  128. bit = BIT(1 + index); /* Route to IP[1 + index] */
  129. data = bit | (bit << 8) | (bit << 16) | (bit << 24);
  130. iocsr_write32(data, EIOINTC_REG_IPMAP + i * 4);
  131. }
  132. for (i = 0; i < VEC_COUNT / 4; i++) {
  133. /* Route to Node-0 Core-0 */
  134. if (index == 0)
  135. bit = BIT(cpu_logical_map(0));
  136. else
  137. bit = (eiointc_priv[index]->node << 4) | 1;
  138. data = bit | (bit << 8) | (bit << 16) | (bit << 24);
  139. iocsr_write32(data, EIOINTC_REG_ROUTE + i * 4);
  140. }
  141. for (i = 0; i < VEC_COUNT / 32; i++) {
  142. data = 0xffffffff;
  143. iocsr_write32(data, EIOINTC_REG_ENABLE + i * 4);
  144. iocsr_write32(data, EIOINTC_REG_BOUNCE + i * 4);
  145. }
  146. }
  147. return 0;
  148. }
  149. static void eiointc_irq_dispatch(struct irq_desc *desc)
  150. {
  151. int i;
  152. u64 pending;
  153. bool handled = false;
  154. struct irq_chip *chip = irq_desc_get_chip(desc);
  155. struct eiointc_priv *priv = irq_desc_get_handler_data(desc);
  156. chained_irq_enter(chip, desc);
  157. for (i = 0; i < VEC_REG_COUNT; i++) {
  158. pending = iocsr_read64(EIOINTC_REG_ISR + (i << 3));
  159. iocsr_write64(pending, EIOINTC_REG_ISR + (i << 3));
  160. while (pending) {
  161. int bit = __ffs(pending);
  162. int irq = bit + VEC_COUNT_PER_REG * i;
  163. generic_handle_domain_irq(priv->eiointc_domain, irq);
  164. pending &= ~BIT(bit);
  165. handled = true;
  166. }
  167. }
  168. if (!handled)
  169. spurious_interrupt();
  170. chained_irq_exit(chip, desc);
  171. }
  172. static void eiointc_ack_irq(struct irq_data *d)
  173. {
  174. }
  175. static void eiointc_mask_irq(struct irq_data *d)
  176. {
  177. }
  178. static void eiointc_unmask_irq(struct irq_data *d)
  179. {
  180. }
  181. static struct irq_chip eiointc_irq_chip = {
  182. .name = "EIOINTC",
  183. .irq_ack = eiointc_ack_irq,
  184. .irq_mask = eiointc_mask_irq,
  185. .irq_unmask = eiointc_unmask_irq,
  186. .irq_set_affinity = eiointc_set_irq_affinity,
  187. };
  188. static int eiointc_domain_alloc(struct irq_domain *domain, unsigned int virq,
  189. unsigned int nr_irqs, void *arg)
  190. {
  191. int ret;
  192. unsigned int i, type;
  193. unsigned long hwirq = 0;
  194. struct eiointc *priv = domain->host_data;
  195. ret = irq_domain_translate_onecell(domain, arg, &hwirq, &type);
  196. if (ret)
  197. return ret;
  198. for (i = 0; i < nr_irqs; i++) {
  199. irq_domain_set_info(domain, virq + i, hwirq + i, &eiointc_irq_chip,
  200. priv, handle_edge_irq, NULL, NULL);
  201. }
  202. return 0;
  203. }
  204. static void eiointc_domain_free(struct irq_domain *domain, unsigned int virq,
  205. unsigned int nr_irqs)
  206. {
  207. int i;
  208. for (i = 0; i < nr_irqs; i++) {
  209. struct irq_data *d = irq_domain_get_irq_data(domain, virq + i);
  210. irq_set_handler(virq + i, NULL);
  211. irq_domain_reset_irq_data(d);
  212. }
  213. }
  214. static const struct irq_domain_ops eiointc_domain_ops = {
  215. .translate = irq_domain_translate_onecell,
  216. .alloc = eiointc_domain_alloc,
  217. .free = eiointc_domain_free,
  218. };
  219. static void acpi_set_vec_parent(int node, struct irq_domain *parent, struct acpi_vector_group *vec_group)
  220. {
  221. int i;
  222. for (i = 0; i < MAX_IO_PICS; i++) {
  223. if (node == vec_group[i].node) {
  224. vec_group[i].parent = parent;
  225. return;
  226. }
  227. }
  228. }
  229. static struct irq_domain *acpi_get_vec_parent(int node, struct acpi_vector_group *vec_group)
  230. {
  231. int i;
  232. for (i = 0; i < MAX_IO_PICS; i++) {
  233. if (node == vec_group[i].node)
  234. return vec_group[i].parent;
  235. }
  236. return NULL;
  237. }
  238. static int __init pch_pic_parse_madt(union acpi_subtable_headers *header,
  239. const unsigned long end)
  240. {
  241. struct acpi_madt_bio_pic *pchpic_entry = (struct acpi_madt_bio_pic *)header;
  242. unsigned int node = (pchpic_entry->address >> 44) & 0xf;
  243. struct irq_domain *parent = acpi_get_vec_parent(node, pch_group);
  244. if (parent)
  245. return pch_pic_acpi_init(parent, pchpic_entry);
  246. return 0;
  247. }
  248. static int __init pch_msi_parse_madt(union acpi_subtable_headers *header,
  249. const unsigned long end)
  250. {
  251. struct irq_domain *parent;
  252. struct acpi_madt_msi_pic *pchmsi_entry = (struct acpi_madt_msi_pic *)header;
  253. int node;
  254. if (cpu_has_flatmode)
  255. node = cpu_to_node(eiointc_priv[nr_pics - 1]->node * CORES_PER_EIO_NODE);
  256. else
  257. node = eiointc_priv[nr_pics - 1]->node;
  258. parent = acpi_get_vec_parent(node, msi_group);
  259. if (parent)
  260. return pch_msi_acpi_init(parent, pchmsi_entry);
  261. return 0;
  262. }
  263. static int __init acpi_cascade_irqdomain_init(void)
  264. {
  265. int r;
  266. r = acpi_table_parse_madt(ACPI_MADT_TYPE_BIO_PIC, pch_pic_parse_madt, 0);
  267. if (r < 0)
  268. return r;
  269. r = acpi_table_parse_madt(ACPI_MADT_TYPE_MSI_PIC, pch_msi_parse_madt, 1);
  270. if (r < 0)
  271. return r;
  272. return 0;
  273. }
  274. int __init eiointc_acpi_init(struct irq_domain *parent,
  275. struct acpi_madt_eio_pic *acpi_eiointc)
  276. {
  277. int i, ret, parent_irq;
  278. unsigned long node_map;
  279. struct eiointc_priv *priv;
  280. int node;
  281. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  282. if (!priv)
  283. return -ENOMEM;
  284. priv->domain_handle = irq_domain_alloc_named_id_fwnode("EIOPIC",
  285. acpi_eiointc->node);
  286. if (!priv->domain_handle) {
  287. pr_err("Unable to allocate domain handle\n");
  288. goto out_free_priv;
  289. }
  290. priv->node = acpi_eiointc->node;
  291. node_map = acpi_eiointc->node_map ? : -1ULL;
  292. for_each_possible_cpu(i) {
  293. if (node_map & (1ULL << cpu_to_eio_node(i))) {
  294. node_set(cpu_to_eio_node(i), priv->node_map);
  295. cpumask_or(&priv->cpuspan_map, &priv->cpuspan_map, cpumask_of(i));
  296. }
  297. }
  298. /* Setup IRQ domain */
  299. priv->eiointc_domain = irq_domain_create_linear(priv->domain_handle, VEC_COUNT,
  300. &eiointc_domain_ops, priv);
  301. if (!priv->eiointc_domain) {
  302. pr_err("loongson-eiointc: cannot add IRQ domain\n");
  303. goto out_free_handle;
  304. }
  305. eiointc_priv[nr_pics++] = priv;
  306. eiointc_router_init(0);
  307. parent_irq = irq_create_mapping(parent, acpi_eiointc->cascade);
  308. irq_set_chained_handler_and_data(parent_irq, eiointc_irq_dispatch, priv);
  309. if (nr_pics == 1) {
  310. cpuhp_setup_state_nocalls(CPUHP_AP_IRQ_LOONGARCH_STARTING,
  311. "irqchip/loongarch/intc:starting",
  312. eiointc_router_init, NULL);
  313. }
  314. if (cpu_has_flatmode)
  315. node = cpu_to_node(acpi_eiointc->node * CORES_PER_EIO_NODE);
  316. else
  317. node = acpi_eiointc->node;
  318. acpi_set_vec_parent(node, priv->eiointc_domain, pch_group);
  319. acpi_set_vec_parent(node, priv->eiointc_domain, msi_group);
  320. ret = acpi_cascade_irqdomain_init();
  321. return ret;
  322. out_free_handle:
  323. irq_domain_free_fwnode(priv->domain_handle);
  324. priv->domain_handle = NULL;
  325. out_free_priv:
  326. kfree(priv);
  327. return -ENOMEM;
  328. }