irq-loongarch-cpu.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2020-2022 Loongson Technology Corporation Limited
  4. */
  5. #include <linux/init.h>
  6. #include <linux/kernel.h>
  7. #include <linux/interrupt.h>
  8. #include <linux/irq.h>
  9. #include <linux/irqchip.h>
  10. #include <linux/irqdomain.h>
  11. #include <asm/loongarch.h>
  12. #include <asm/setup.h>
  13. static struct irq_domain *irq_domain;
  14. struct fwnode_handle *cpuintc_handle;
  15. static u32 lpic_gsi_to_irq(u32 gsi)
  16. {
  17. /* Only pch irqdomain transferring is required for LoongArch. */
  18. if (gsi >= GSI_MIN_PCH_IRQ && gsi <= GSI_MAX_PCH_IRQ)
  19. return acpi_register_gsi(NULL, gsi, ACPI_LEVEL_SENSITIVE, ACPI_ACTIVE_HIGH);
  20. return 0;
  21. }
  22. static struct fwnode_handle *lpic_get_gsi_domain_id(u32 gsi)
  23. {
  24. int id;
  25. struct fwnode_handle *domain_handle = NULL;
  26. switch (gsi) {
  27. case GSI_MIN_CPU_IRQ ... GSI_MAX_CPU_IRQ:
  28. if (liointc_handle)
  29. domain_handle = liointc_handle;
  30. break;
  31. case GSI_MIN_LPC_IRQ ... GSI_MAX_LPC_IRQ:
  32. if (pch_lpc_handle)
  33. domain_handle = pch_lpc_handle;
  34. break;
  35. case GSI_MIN_PCH_IRQ ... GSI_MAX_PCH_IRQ:
  36. id = find_pch_pic(gsi);
  37. if (id >= 0 && pch_pic_handle[id])
  38. domain_handle = pch_pic_handle[id];
  39. break;
  40. }
  41. return domain_handle;
  42. }
  43. static void mask_loongarch_irq(struct irq_data *d)
  44. {
  45. clear_csr_ecfg(ECFGF(d->hwirq));
  46. }
  47. static void unmask_loongarch_irq(struct irq_data *d)
  48. {
  49. set_csr_ecfg(ECFGF(d->hwirq));
  50. }
  51. static struct irq_chip cpu_irq_controller = {
  52. .name = "CPUINTC",
  53. .irq_mask = mask_loongarch_irq,
  54. .irq_unmask = unmask_loongarch_irq,
  55. };
  56. static void handle_cpu_irq(struct pt_regs *regs)
  57. {
  58. int hwirq;
  59. unsigned int estat = read_csr_estat() & CSR_ESTAT_IS;
  60. while ((hwirq = ffs(estat))) {
  61. estat &= ~BIT(hwirq - 1);
  62. generic_handle_domain_irq(irq_domain, hwirq - 1);
  63. }
  64. }
  65. static int loongarch_cpu_intc_map(struct irq_domain *d, unsigned int irq,
  66. irq_hw_number_t hwirq)
  67. {
  68. irq_set_noprobe(irq);
  69. irq_set_chip_and_handler(irq, &cpu_irq_controller, handle_percpu_irq);
  70. return 0;
  71. }
  72. static const struct irq_domain_ops loongarch_cpu_intc_irq_domain_ops = {
  73. .map = loongarch_cpu_intc_map,
  74. .xlate = irq_domain_xlate_onecell,
  75. };
  76. static int __init liointc_parse_madt(union acpi_subtable_headers *header,
  77. const unsigned long end)
  78. {
  79. struct acpi_madt_lio_pic *liointc_entry = (struct acpi_madt_lio_pic *)header;
  80. return liointc_acpi_init(irq_domain, liointc_entry);
  81. }
  82. static int __init eiointc_parse_madt(union acpi_subtable_headers *header,
  83. const unsigned long end)
  84. {
  85. struct acpi_madt_eio_pic *eiointc_entry = (struct acpi_madt_eio_pic *)header;
  86. return eiointc_acpi_init(irq_domain, eiointc_entry);
  87. }
  88. static int __init acpi_cascade_irqdomain_init(void)
  89. {
  90. int r;
  91. r = acpi_table_parse_madt(ACPI_MADT_TYPE_LIO_PIC, liointc_parse_madt, 0);
  92. if (r < 0)
  93. return r;
  94. r = acpi_table_parse_madt(ACPI_MADT_TYPE_EIO_PIC, eiointc_parse_madt, 0);
  95. if (r < 0)
  96. return r;
  97. return 0;
  98. }
  99. static int __init cpuintc_acpi_init(union acpi_subtable_headers *header,
  100. const unsigned long end)
  101. {
  102. int ret;
  103. if (irq_domain)
  104. return 0;
  105. /* Mask interrupts. */
  106. clear_csr_ecfg(ECFG0_IM);
  107. clear_csr_estat(ESTATF_IP);
  108. cpuintc_handle = irq_domain_alloc_named_fwnode("CPUINTC");
  109. irq_domain = irq_domain_create_linear(cpuintc_handle, EXCCODE_INT_NUM,
  110. &loongarch_cpu_intc_irq_domain_ops, NULL);
  111. if (!irq_domain)
  112. panic("Failed to add irqdomain for LoongArch CPU");
  113. set_handle_irq(&handle_cpu_irq);
  114. acpi_set_irq_model(ACPI_IRQ_MODEL_LPIC, lpic_get_gsi_domain_id);
  115. acpi_set_gsi_to_irq_fallback(lpic_gsi_to_irq);
  116. ret = acpi_cascade_irqdomain_init();
  117. return ret;
  118. }
  119. IRQCHIP_ACPI_DECLARE(cpuintc_v1, ACPI_MADT_TYPE_CORE_PIC,
  120. NULL, ACPI_MADT_CORE_PIC_VERSION_V1, cpuintc_acpi_init);