irq-ingenic-tcu.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * JZ47xx SoCs TCU IRQ driver
  4. * Copyright (C) 2019 Paul Cercueil <[email protected]>
  5. */
  6. #include <linux/clk.h>
  7. #include <linux/interrupt.h>
  8. #include <linux/irqchip.h>
  9. #include <linux/irqchip/chained_irq.h>
  10. #include <linux/mfd/ingenic-tcu.h>
  11. #include <linux/mfd/syscon.h>
  12. #include <linux/of_irq.h>
  13. #include <linux/regmap.h>
  14. struct ingenic_tcu {
  15. struct regmap *map;
  16. struct clk *clk;
  17. struct irq_domain *domain;
  18. unsigned int nb_parent_irqs;
  19. u32 parent_irqs[3];
  20. };
  21. static void ingenic_tcu_intc_cascade(struct irq_desc *desc)
  22. {
  23. struct irq_chip *irq_chip = irq_data_get_irq_chip(&desc->irq_data);
  24. struct irq_domain *domain = irq_desc_get_handler_data(desc);
  25. struct irq_chip_generic *gc = irq_get_domain_generic_chip(domain, 0);
  26. struct regmap *map = gc->private;
  27. uint32_t irq_reg, irq_mask;
  28. unsigned long bits;
  29. unsigned int i;
  30. regmap_read(map, TCU_REG_TFR, &irq_reg);
  31. regmap_read(map, TCU_REG_TMR, &irq_mask);
  32. chained_irq_enter(irq_chip, desc);
  33. irq_reg &= ~irq_mask;
  34. bits = irq_reg;
  35. for_each_set_bit(i, &bits, 32)
  36. generic_handle_domain_irq(domain, i);
  37. chained_irq_exit(irq_chip, desc);
  38. }
  39. static void ingenic_tcu_gc_unmask_enable_reg(struct irq_data *d)
  40. {
  41. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  42. struct irq_chip_type *ct = irq_data_get_chip_type(d);
  43. struct regmap *map = gc->private;
  44. u32 mask = d->mask;
  45. irq_gc_lock(gc);
  46. regmap_write(map, ct->regs.ack, mask);
  47. regmap_write(map, ct->regs.enable, mask);
  48. *ct->mask_cache |= mask;
  49. irq_gc_unlock(gc);
  50. }
  51. static void ingenic_tcu_gc_mask_disable_reg(struct irq_data *d)
  52. {
  53. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  54. struct irq_chip_type *ct = irq_data_get_chip_type(d);
  55. struct regmap *map = gc->private;
  56. u32 mask = d->mask;
  57. irq_gc_lock(gc);
  58. regmap_write(map, ct->regs.disable, mask);
  59. *ct->mask_cache &= ~mask;
  60. irq_gc_unlock(gc);
  61. }
  62. static void ingenic_tcu_gc_mask_disable_reg_and_ack(struct irq_data *d)
  63. {
  64. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  65. struct irq_chip_type *ct = irq_data_get_chip_type(d);
  66. struct regmap *map = gc->private;
  67. u32 mask = d->mask;
  68. irq_gc_lock(gc);
  69. regmap_write(map, ct->regs.ack, mask);
  70. regmap_write(map, ct->regs.disable, mask);
  71. irq_gc_unlock(gc);
  72. }
  73. static int __init ingenic_tcu_irq_init(struct device_node *np,
  74. struct device_node *parent)
  75. {
  76. struct irq_chip_generic *gc;
  77. struct irq_chip_type *ct;
  78. struct ingenic_tcu *tcu;
  79. struct regmap *map;
  80. unsigned int i;
  81. int ret, irqs;
  82. map = device_node_to_regmap(np);
  83. if (IS_ERR(map))
  84. return PTR_ERR(map);
  85. tcu = kzalloc(sizeof(*tcu), GFP_KERNEL);
  86. if (!tcu)
  87. return -ENOMEM;
  88. tcu->map = map;
  89. irqs = of_property_count_elems_of_size(np, "interrupts", sizeof(u32));
  90. if (irqs < 0 || irqs > ARRAY_SIZE(tcu->parent_irqs)) {
  91. pr_crit("%s: Invalid 'interrupts' property\n", __func__);
  92. ret = -EINVAL;
  93. goto err_free_tcu;
  94. }
  95. tcu->nb_parent_irqs = irqs;
  96. tcu->domain = irq_domain_add_linear(np, 32, &irq_generic_chip_ops,
  97. NULL);
  98. if (!tcu->domain) {
  99. ret = -ENOMEM;
  100. goto err_free_tcu;
  101. }
  102. ret = irq_alloc_domain_generic_chips(tcu->domain, 32, 1, "TCU",
  103. handle_level_irq, 0,
  104. IRQ_NOPROBE | IRQ_LEVEL, 0);
  105. if (ret) {
  106. pr_crit("%s: Invalid 'interrupts' property\n", __func__);
  107. goto out_domain_remove;
  108. }
  109. gc = irq_get_domain_generic_chip(tcu->domain, 0);
  110. ct = gc->chip_types;
  111. gc->wake_enabled = IRQ_MSK(32);
  112. gc->private = tcu->map;
  113. ct->regs.disable = TCU_REG_TMSR;
  114. ct->regs.enable = TCU_REG_TMCR;
  115. ct->regs.ack = TCU_REG_TFCR;
  116. ct->chip.irq_unmask = ingenic_tcu_gc_unmask_enable_reg;
  117. ct->chip.irq_mask = ingenic_tcu_gc_mask_disable_reg;
  118. ct->chip.irq_mask_ack = ingenic_tcu_gc_mask_disable_reg_and_ack;
  119. ct->chip.flags = IRQCHIP_MASK_ON_SUSPEND | IRQCHIP_SKIP_SET_WAKE;
  120. /* Mask all IRQs by default */
  121. regmap_write(tcu->map, TCU_REG_TMSR, IRQ_MSK(32));
  122. /*
  123. * On JZ4740, timer 0 and timer 1 have their own interrupt line;
  124. * timers 2-7 share one interrupt.
  125. * On SoCs >= JZ4770, timer 5 has its own interrupt line;
  126. * timers 0-4 and 6-7 share one single interrupt.
  127. *
  128. * To keep things simple, we just register the same handler to
  129. * all parent interrupts. The handler will properly detect which
  130. * channel fired the interrupt.
  131. */
  132. for (i = 0; i < irqs; i++) {
  133. tcu->parent_irqs[i] = irq_of_parse_and_map(np, i);
  134. if (!tcu->parent_irqs[i]) {
  135. ret = -EINVAL;
  136. goto out_unmap_irqs;
  137. }
  138. irq_set_chained_handler_and_data(tcu->parent_irqs[i],
  139. ingenic_tcu_intc_cascade,
  140. tcu->domain);
  141. }
  142. return 0;
  143. out_unmap_irqs:
  144. for (; i > 0; i--)
  145. irq_dispose_mapping(tcu->parent_irqs[i - 1]);
  146. out_domain_remove:
  147. irq_domain_remove(tcu->domain);
  148. err_free_tcu:
  149. kfree(tcu);
  150. return ret;
  151. }
  152. IRQCHIP_DECLARE(jz4740_tcu_irq, "ingenic,jz4740-tcu", ingenic_tcu_irq_init);
  153. IRQCHIP_DECLARE(jz4725b_tcu_irq, "ingenic,jz4725b-tcu", ingenic_tcu_irq_init);
  154. IRQCHIP_DECLARE(jz4760_tcu_irq, "ingenic,jz4760-tcu", ingenic_tcu_irq_init);
  155. IRQCHIP_DECLARE(jz4770_tcu_irq, "ingenic,jz4770-tcu", ingenic_tcu_irq_init);
  156. IRQCHIP_DECLARE(x1000_tcu_irq, "ingenic,x1000-tcu", ingenic_tcu_irq_init);