irq-gic-common.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (C) 2002 ARM Limited, All Rights Reserved.
  4. */
  5. #include <linux/interrupt.h>
  6. #include <linux/io.h>
  7. #include <linux/irq.h>
  8. #include <linux/irqchip/arm-gic.h>
  9. #include "irq-gic-common.h"
  10. static DEFINE_RAW_SPINLOCK(irq_controller_lock);
  11. void gic_enable_of_quirks(const struct device_node *np,
  12. const struct gic_quirk *quirks, void *data)
  13. {
  14. for (; quirks->desc; quirks++) {
  15. if (!quirks->compatible && !quirks->property)
  16. continue;
  17. if (quirks->compatible &&
  18. !of_device_is_compatible(np, quirks->compatible))
  19. continue;
  20. if (quirks->property &&
  21. !of_property_read_bool(np, quirks->property))
  22. continue;
  23. if (quirks->init(data))
  24. pr_info("GIC: enabling workaround for %s\n",
  25. quirks->desc);
  26. }
  27. }
  28. void gic_enable_quirks(u32 iidr, const struct gic_quirk *quirks,
  29. void *data)
  30. {
  31. for (; quirks->desc; quirks++) {
  32. if (quirks->compatible || quirks->property)
  33. continue;
  34. if (quirks->iidr != (quirks->mask & iidr))
  35. continue;
  36. if (quirks->init(data))
  37. pr_info("GIC: enabling workaround for %s\n",
  38. quirks->desc);
  39. }
  40. }
  41. int gic_configure_irq(unsigned int irq, unsigned int type,
  42. void __iomem *base, void (*sync_access)(void))
  43. {
  44. u32 confmask = 0x2 << ((irq % 16) * 2);
  45. u32 confoff = (irq / 16) * 4;
  46. u32 val, oldval;
  47. int ret = 0;
  48. unsigned long flags;
  49. /*
  50. * Read current configuration register, and insert the config
  51. * for "irq", depending on "type".
  52. */
  53. raw_spin_lock_irqsave(&irq_controller_lock, flags);
  54. val = oldval = readl_relaxed(base + confoff);
  55. if (type & IRQ_TYPE_LEVEL_MASK)
  56. val &= ~confmask;
  57. else if (type & IRQ_TYPE_EDGE_BOTH)
  58. val |= confmask;
  59. /* If the current configuration is the same, then we are done */
  60. if (val == oldval) {
  61. raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
  62. return 0;
  63. }
  64. /*
  65. * Write back the new configuration, and possibly re-enable
  66. * the interrupt. If we fail to write a new configuration for
  67. * an SPI then WARN and return an error. If we fail to write the
  68. * configuration for a PPI this is most likely because the GIC
  69. * does not allow us to set the configuration or we are in a
  70. * non-secure mode, and hence it may not be catastrophic.
  71. */
  72. writel_relaxed(val, base + confoff);
  73. if (readl_relaxed(base + confoff) != val)
  74. ret = -EINVAL;
  75. raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
  76. if (sync_access)
  77. sync_access();
  78. return ret;
  79. }
  80. void gic_dist_config(void __iomem *base, int gic_irqs,
  81. void (*sync_access)(void))
  82. {
  83. unsigned int i;
  84. /*
  85. * Set all global interrupts to be level triggered, active low.
  86. */
  87. for (i = 32; i < gic_irqs; i += 16)
  88. writel_relaxed(GICD_INT_ACTLOW_LVLTRIG,
  89. base + GIC_DIST_CONFIG + i / 4);
  90. /*
  91. * Set priority on all global interrupts.
  92. */
  93. for (i = 32; i < gic_irqs; i += 4)
  94. writel_relaxed(GICD_INT_DEF_PRI_X4, base + GIC_DIST_PRI + i);
  95. /*
  96. * Deactivate and disable all SPIs. Leave the PPI and SGIs
  97. * alone as they are in the redistributor registers on GICv3.
  98. */
  99. for (i = 32; i < gic_irqs; i += 32) {
  100. writel_relaxed(GICD_INT_EN_CLR_X32,
  101. base + GIC_DIST_ACTIVE_CLEAR + i / 8);
  102. writel_relaxed(GICD_INT_EN_CLR_X32,
  103. base + GIC_DIST_ENABLE_CLEAR + i / 8);
  104. }
  105. if (sync_access)
  106. sync_access();
  107. }
  108. void gic_cpu_config(void __iomem *base, int nr, void (*sync_access)(void))
  109. {
  110. int i;
  111. /*
  112. * Deal with the banked PPI and SGI interrupts - disable all
  113. * private interrupts. Make sure everything is deactivated.
  114. */
  115. for (i = 0; i < nr; i += 32) {
  116. writel_relaxed(GICD_INT_EN_CLR_X32,
  117. base + GIC_DIST_ACTIVE_CLEAR + i / 8);
  118. writel_relaxed(GICD_INT_EN_CLR_X32,
  119. base + GIC_DIST_ENABLE_CLEAR + i / 8);
  120. }
  121. /*
  122. * Set priority on PPI and SGI interrupts
  123. */
  124. for (i = 0; i < nr; i += 4)
  125. writel_relaxed(GICD_INT_DEF_PRI_X4,
  126. base + GIC_DIST_PRI + i * 4 / 4);
  127. if (sync_access)
  128. sync_access();
  129. }