scc2698.h 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * scc2698.h
  4. *
  5. * driver for the IPOCTAL boards
  6. *
  7. * Copyright (C) 2009-2012 CERN (www.cern.ch)
  8. * Author: Nicolas Serafini, EIC2 SA
  9. * Author: Samuel Iglesias Gonsalvez <[email protected]>
  10. */
  11. #ifndef SCC2698_H_
  12. #define SCC2698_H_
  13. /*
  14. * union scc2698_channel - Channel access to scc2698 IO
  15. *
  16. * dn value are only spacer.
  17. *
  18. */
  19. union scc2698_channel {
  20. struct {
  21. u8 d0, mr; /* Mode register 1/2*/
  22. u8 d1, sr; /* Status register */
  23. u8 d2, r1; /* reserved */
  24. u8 d3, rhr; /* Receive holding register (R) */
  25. u8 junk[8]; /* other crap for block control */
  26. } __packed r; /* Read access */
  27. struct {
  28. u8 d0, mr; /* Mode register 1/2 */
  29. u8 d1, csr; /* Clock select register */
  30. u8 d2, cr; /* Command register */
  31. u8 d3, thr; /* Transmit holding register */
  32. u8 junk[8]; /* other crap for block control */
  33. } __packed w; /* Write access */
  34. };
  35. /*
  36. * union scc2698_block - Block access to scc2698 IO
  37. *
  38. * The scc2698 contain 4 block.
  39. * Each block containt two channel a and b.
  40. * dn value are only spacer.
  41. *
  42. */
  43. union scc2698_block {
  44. struct {
  45. u8 d0, mra; /* Mode register 1/2 (a) */
  46. u8 d1, sra; /* Status register (a) */
  47. u8 d2, r1; /* reserved */
  48. u8 d3, rhra; /* Receive holding register (a) */
  49. u8 d4, ipcr; /* Input port change register of block */
  50. u8 d5, isr; /* Interrupt status register of block */
  51. u8 d6, ctur; /* Counter timer upper register of block */
  52. u8 d7, ctlr; /* Counter timer lower register of block */
  53. u8 d8, mrb; /* Mode register 1/2 (b) */
  54. u8 d9, srb; /* Status register (b) */
  55. u8 da, r2; /* reserved */
  56. u8 db, rhrb; /* Receive holding register (b) */
  57. u8 dc, r3; /* reserved */
  58. u8 dd, ip; /* Input port register of block */
  59. u8 de, ctg; /* Start counter timer of block */
  60. u8 df, cts; /* Stop counter timer of block */
  61. } __packed r; /* Read access */
  62. struct {
  63. u8 d0, mra; /* Mode register 1/2 (a) */
  64. u8 d1, csra; /* Clock select register (a) */
  65. u8 d2, cra; /* Command register (a) */
  66. u8 d3, thra; /* Transmit holding register (a) */
  67. u8 d4, acr; /* Auxiliary control register of block */
  68. u8 d5, imr; /* Interrupt mask register of block */
  69. u8 d6, ctu; /* Counter timer upper register of block */
  70. u8 d7, ctl; /* Counter timer lower register of block */
  71. u8 d8, mrb; /* Mode register 1/2 (b) */
  72. u8 d9, csrb; /* Clock select register (a) */
  73. u8 da, crb; /* Command register (b) */
  74. u8 db, thrb; /* Transmit holding register (b) */
  75. u8 dc, r1; /* reserved */
  76. u8 dd, opcr; /* Output port configuration register of block */
  77. u8 de, r2; /* reserved */
  78. u8 df, r3; /* reserved */
  79. } __packed w; /* Write access */
  80. };
  81. #define MR1_CHRL_5_BITS (0x0 << 0)
  82. #define MR1_CHRL_6_BITS (0x1 << 0)
  83. #define MR1_CHRL_7_BITS (0x2 << 0)
  84. #define MR1_CHRL_8_BITS (0x3 << 0)
  85. #define MR1_PARITY_EVEN (0x1 << 2)
  86. #define MR1_PARITY_ODD (0x0 << 2)
  87. #define MR1_PARITY_ON (0x0 << 3)
  88. #define MR1_PARITY_FORCE (0x1 << 3)
  89. #define MR1_PARITY_OFF (0x2 << 3)
  90. #define MR1_PARITY_SPECIAL (0x3 << 3)
  91. #define MR1_ERROR_CHAR (0x0 << 5)
  92. #define MR1_ERROR_BLOCK (0x1 << 5)
  93. #define MR1_RxINT_RxRDY (0x0 << 6)
  94. #define MR1_RxINT_FFULL (0x1 << 6)
  95. #define MR1_RxRTS_CONTROL_ON (0x1 << 7)
  96. #define MR1_RxRTS_CONTROL_OFF (0x0 << 7)
  97. #define MR2_STOP_BITS_LENGTH_1 (0x7 << 0)
  98. #define MR2_STOP_BITS_LENGTH_2 (0xF << 0)
  99. #define MR2_CTS_ENABLE_TX_ON (0x1 << 4)
  100. #define MR2_CTS_ENABLE_TX_OFF (0x0 << 4)
  101. #define MR2_TxRTS_CONTROL_ON (0x1 << 5)
  102. #define MR2_TxRTS_CONTROL_OFF (0x0 << 5)
  103. #define MR2_CH_MODE_NORMAL (0x0 << 6)
  104. #define MR2_CH_MODE_ECHO (0x1 << 6)
  105. #define MR2_CH_MODE_LOCAL (0x2 << 6)
  106. #define MR2_CH_MODE_REMOTE (0x3 << 6)
  107. #define CR_ENABLE_RX (0x1 << 0)
  108. #define CR_DISABLE_RX (0x1 << 1)
  109. #define CR_ENABLE_TX (0x1 << 2)
  110. #define CR_DISABLE_TX (0x1 << 3)
  111. #define CR_CMD_RESET_MR (0x1 << 4)
  112. #define CR_CMD_RESET_RX (0x2 << 4)
  113. #define CR_CMD_RESET_TX (0x3 << 4)
  114. #define CR_CMD_RESET_ERR_STATUS (0x4 << 4)
  115. #define CR_CMD_RESET_BREAK_CHANGE (0x5 << 4)
  116. #define CR_CMD_START_BREAK (0x6 << 4)
  117. #define CR_CMD_STOP_BREAK (0x7 << 4)
  118. #define CR_CMD_ASSERT_RTSN (0x8 << 4)
  119. #define CR_CMD_NEGATE_RTSN (0x9 << 4)
  120. #define CR_CMD_SET_TIMEOUT_MODE (0xA << 4)
  121. #define CR_CMD_DISABLE_TIMEOUT_MODE (0xC << 4)
  122. #define SR_RX_READY (0x1 << 0)
  123. #define SR_FIFO_FULL (0x1 << 1)
  124. #define SR_TX_READY (0x1 << 2)
  125. #define SR_TX_EMPTY (0x1 << 3)
  126. #define SR_OVERRUN_ERROR (0x1 << 4)
  127. #define SR_PARITY_ERROR (0x1 << 5)
  128. #define SR_FRAMING_ERROR (0x1 << 6)
  129. #define SR_RECEIVED_BREAK (0x1 << 7)
  130. #define SR_ERROR (0xF0)
  131. #define ACR_DELTA_IP0_IRQ_EN (0x1 << 0)
  132. #define ACR_DELTA_IP1_IRQ_EN (0x1 << 1)
  133. #define ACR_DELTA_IP2_IRQ_EN (0x1 << 2)
  134. #define ACR_DELTA_IP3_IRQ_EN (0x1 << 3)
  135. #define ACR_CT_Mask (0x7 << 4)
  136. #define ACR_CExt (0x0 << 4)
  137. #define ACR_CTxCA (0x1 << 4)
  138. #define ACR_CTxCB (0x2 << 4)
  139. #define ACR_CClk16 (0x3 << 4)
  140. #define ACR_TExt (0x4 << 4)
  141. #define ACR_TExt16 (0x5 << 4)
  142. #define ACR_TClk (0x6 << 4)
  143. #define ACR_TClk16 (0x7 << 4)
  144. #define ACR_BRG_SET1 (0x0 << 7)
  145. #define ACR_BRG_SET2 (0x1 << 7)
  146. #define TX_CLK_75 (0x0 << 0)
  147. #define TX_CLK_110 (0x1 << 0)
  148. #define TX_CLK_38400 (0x2 << 0)
  149. #define TX_CLK_150 (0x3 << 0)
  150. #define TX_CLK_300 (0x4 << 0)
  151. #define TX_CLK_600 (0x5 << 0)
  152. #define TX_CLK_1200 (0x6 << 0)
  153. #define TX_CLK_2000 (0x7 << 0)
  154. #define TX_CLK_2400 (0x8 << 0)
  155. #define TX_CLK_4800 (0x9 << 0)
  156. #define TX_CLK_1800 (0xA << 0)
  157. #define TX_CLK_9600 (0xB << 0)
  158. #define TX_CLK_19200 (0xC << 0)
  159. #define RX_CLK_75 (0x0 << 4)
  160. #define RX_CLK_110 (0x1 << 4)
  161. #define RX_CLK_38400 (0x2 << 4)
  162. #define RX_CLK_150 (0x3 << 4)
  163. #define RX_CLK_300 (0x4 << 4)
  164. #define RX_CLK_600 (0x5 << 4)
  165. #define RX_CLK_1200 (0x6 << 4)
  166. #define RX_CLK_2000 (0x7 << 4)
  167. #define RX_CLK_2400 (0x8 << 4)
  168. #define RX_CLK_4800 (0x9 << 4)
  169. #define RX_CLK_1800 (0xA << 4)
  170. #define RX_CLK_9600 (0xB << 4)
  171. #define RX_CLK_19200 (0xC << 4)
  172. #define OPCR_MPOa_RTSN (0x0 << 0)
  173. #define OPCR_MPOa_C_TO (0x1 << 0)
  174. #define OPCR_MPOa_TxC1X (0x2 << 0)
  175. #define OPCR_MPOa_TxC16X (0x3 << 0)
  176. #define OPCR_MPOa_RxC1X (0x4 << 0)
  177. #define OPCR_MPOa_RxC16X (0x5 << 0)
  178. #define OPCR_MPOa_TxRDY (0x6 << 0)
  179. #define OPCR_MPOa_RxRDY_FF (0x7 << 0)
  180. #define OPCR_MPOb_RTSN (0x0 << 4)
  181. #define OPCR_MPOb_C_TO (0x1 << 4)
  182. #define OPCR_MPOb_TxC1X (0x2 << 4)
  183. #define OPCR_MPOb_TxC16X (0x3 << 4)
  184. #define OPCR_MPOb_RxC1X (0x4 << 4)
  185. #define OPCR_MPOb_RxC16X (0x5 << 4)
  186. #define OPCR_MPOb_TxRDY (0x6 << 4)
  187. #define OPCR_MPOb_RxRDY_FF (0x7 << 4)
  188. #define OPCR_MPP_INPUT (0x0 << 7)
  189. #define OPCR_MPP_OUTPUT (0x1 << 7)
  190. #define IMR_TxRDY_A (0x1 << 0)
  191. #define IMR_RxRDY_FFULL_A (0x1 << 1)
  192. #define IMR_DELTA_BREAK_A (0x1 << 2)
  193. #define IMR_COUNTER_READY (0x1 << 3)
  194. #define IMR_TxRDY_B (0x1 << 4)
  195. #define IMR_RxRDY_FFULL_B (0x1 << 5)
  196. #define IMR_DELTA_BREAK_B (0x1 << 6)
  197. #define IMR_INPUT_PORT_CHANGE (0x1 << 7)
  198. #define ISR_TxRDY_A (0x1 << 0)
  199. #define ISR_RxRDY_FFULL_A (0x1 << 1)
  200. #define ISR_DELTA_BREAK_A (0x1 << 2)
  201. #define ISR_COUNTER_READY (0x1 << 3)
  202. #define ISR_TxRDY_B (0x1 << 4)
  203. #define ISR_RxRDY_FFULL_B (0x1 << 5)
  204. #define ISR_DELTA_BREAK_B (0x1 << 6)
  205. #define ISR_INPUT_PORT_CHANGE (0x1 << 7)
  206. #define ACK_INT_REQ0 0
  207. #define ACK_INT_REQ1 2
  208. #endif /* SCC2698_H_ */