mtk_iommu.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2016 MediaTek Inc.
  4. * Author: Yong Wu <[email protected]>
  5. */
  6. #include <linux/bitfield.h>
  7. #include <linux/bug.h>
  8. #include <linux/clk.h>
  9. #include <linux/component.h>
  10. #include <linux/device.h>
  11. #include <linux/dma-direct.h>
  12. #include <linux/err.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/io.h>
  15. #include <linux/iommu.h>
  16. #include <linux/iopoll.h>
  17. #include <linux/io-pgtable.h>
  18. #include <linux/list.h>
  19. #include <linux/mfd/syscon.h>
  20. #include <linux/module.h>
  21. #include <linux/of_address.h>
  22. #include <linux/of_irq.h>
  23. #include <linux/of_platform.h>
  24. #include <linux/pci.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/pm_runtime.h>
  27. #include <linux/regmap.h>
  28. #include <linux/slab.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/soc/mediatek/infracfg.h>
  31. #include <asm/barrier.h>
  32. #include <soc/mediatek/smi.h>
  33. #include <dt-bindings/memory/mtk-memory-port.h>
  34. #define REG_MMU_PT_BASE_ADDR 0x000
  35. #define REG_MMU_INVALIDATE 0x020
  36. #define F_ALL_INVLD 0x2
  37. #define F_MMU_INV_RANGE 0x1
  38. #define REG_MMU_INVLD_START_A 0x024
  39. #define REG_MMU_INVLD_END_A 0x028
  40. #define REG_MMU_INV_SEL_GEN2 0x02c
  41. #define REG_MMU_INV_SEL_GEN1 0x038
  42. #define F_INVLD_EN0 BIT(0)
  43. #define F_INVLD_EN1 BIT(1)
  44. #define REG_MMU_MISC_CTRL 0x048
  45. #define F_MMU_IN_ORDER_WR_EN_MASK (BIT(1) | BIT(17))
  46. #define F_MMU_STANDARD_AXI_MODE_MASK (BIT(3) | BIT(19))
  47. #define REG_MMU_DCM_DIS 0x050
  48. #define F_MMU_DCM BIT(8)
  49. #define REG_MMU_WR_LEN_CTRL 0x054
  50. #define F_MMU_WR_THROT_DIS_MASK (BIT(5) | BIT(21))
  51. #define REG_MMU_CTRL_REG 0x110
  52. #define F_MMU_TF_PROT_TO_PROGRAM_ADDR (2 << 4)
  53. #define F_MMU_PREFETCH_RT_REPLACE_MOD BIT(4)
  54. #define F_MMU_TF_PROT_TO_PROGRAM_ADDR_MT8173 (2 << 5)
  55. #define REG_MMU_IVRP_PADDR 0x114
  56. #define REG_MMU_VLD_PA_RNG 0x118
  57. #define F_MMU_VLD_PA_RNG(EA, SA) (((EA) << 8) | (SA))
  58. #define REG_MMU_INT_CONTROL0 0x120
  59. #define F_L2_MULIT_HIT_EN BIT(0)
  60. #define F_TABLE_WALK_FAULT_INT_EN BIT(1)
  61. #define F_PREETCH_FIFO_OVERFLOW_INT_EN BIT(2)
  62. #define F_MISS_FIFO_OVERFLOW_INT_EN BIT(3)
  63. #define F_PREFETCH_FIFO_ERR_INT_EN BIT(5)
  64. #define F_MISS_FIFO_ERR_INT_EN BIT(6)
  65. #define F_INT_CLR_BIT BIT(12)
  66. #define REG_MMU_INT_MAIN_CONTROL 0x124
  67. /* mmu0 | mmu1 */
  68. #define F_INT_TRANSLATION_FAULT (BIT(0) | BIT(7))
  69. #define F_INT_MAIN_MULTI_HIT_FAULT (BIT(1) | BIT(8))
  70. #define F_INT_INVALID_PA_FAULT (BIT(2) | BIT(9))
  71. #define F_INT_ENTRY_REPLACEMENT_FAULT (BIT(3) | BIT(10))
  72. #define F_INT_TLB_MISS_FAULT (BIT(4) | BIT(11))
  73. #define F_INT_MISS_TRANSACTION_FIFO_FAULT (BIT(5) | BIT(12))
  74. #define F_INT_PRETETCH_TRANSATION_FIFO_FAULT (BIT(6) | BIT(13))
  75. #define REG_MMU_CPE_DONE 0x12C
  76. #define REG_MMU_FAULT_ST1 0x134
  77. #define F_REG_MMU0_FAULT_MASK GENMASK(6, 0)
  78. #define F_REG_MMU1_FAULT_MASK GENMASK(13, 7)
  79. #define REG_MMU0_FAULT_VA 0x13c
  80. #define F_MMU_INVAL_VA_31_12_MASK GENMASK(31, 12)
  81. #define F_MMU_INVAL_VA_34_32_MASK GENMASK(11, 9)
  82. #define F_MMU_INVAL_PA_34_32_MASK GENMASK(8, 6)
  83. #define F_MMU_FAULT_VA_WRITE_BIT BIT(1)
  84. #define F_MMU_FAULT_VA_LAYER_BIT BIT(0)
  85. #define REG_MMU0_INVLD_PA 0x140
  86. #define REG_MMU1_FAULT_VA 0x144
  87. #define REG_MMU1_INVLD_PA 0x148
  88. #define REG_MMU0_INT_ID 0x150
  89. #define REG_MMU1_INT_ID 0x154
  90. #define F_MMU_INT_ID_COMM_ID(a) (((a) >> 9) & 0x7)
  91. #define F_MMU_INT_ID_SUB_COMM_ID(a) (((a) >> 7) & 0x3)
  92. #define F_MMU_INT_ID_COMM_ID_EXT(a) (((a) >> 10) & 0x7)
  93. #define F_MMU_INT_ID_SUB_COMM_ID_EXT(a) (((a) >> 7) & 0x7)
  94. #define F_MMU_INT_ID_LARB_ID(a) (((a) >> 7) & 0x7)
  95. #define F_MMU_INT_ID_PORT_ID(a) (((a) >> 2) & 0x1f)
  96. #define MTK_PROTECT_PA_ALIGN 256
  97. #define MTK_IOMMU_BANK_SZ 0x1000
  98. #define PERICFG_IOMMU_1 0x714
  99. #define HAS_4GB_MODE BIT(0)
  100. /* HW will use the EMI clock if there isn't the "bclk". */
  101. #define HAS_BCLK BIT(1)
  102. #define HAS_VLD_PA_RNG BIT(2)
  103. #define RESET_AXI BIT(3)
  104. #define OUT_ORDER_WR_EN BIT(4)
  105. #define HAS_SUB_COMM_2BITS BIT(5)
  106. #define HAS_SUB_COMM_3BITS BIT(6)
  107. #define WR_THROT_EN BIT(7)
  108. #define HAS_LEGACY_IVRP_PADDR BIT(8)
  109. #define IOVA_34_EN BIT(9)
  110. #define SHARE_PGTABLE BIT(10) /* 2 HW share pgtable */
  111. #define DCM_DISABLE BIT(11)
  112. #define STD_AXI_MODE BIT(12) /* For non MM iommu */
  113. /* 2 bits: iommu type */
  114. #define MTK_IOMMU_TYPE_MM (0x0 << 13)
  115. #define MTK_IOMMU_TYPE_INFRA (0x1 << 13)
  116. #define MTK_IOMMU_TYPE_MASK (0x3 << 13)
  117. /* PM and clock always on. e.g. infra iommu */
  118. #define PM_CLK_AO BIT(15)
  119. #define IFA_IOMMU_PCIE_SUPPORT BIT(16)
  120. #define PGTABLE_PA_35_EN BIT(17)
  121. #define TF_PORT_TO_ADDR_MT8173 BIT(18)
  122. #define MTK_IOMMU_HAS_FLAG_MASK(pdata, _x, mask) \
  123. ((((pdata)->flags) & (mask)) == (_x))
  124. #define MTK_IOMMU_HAS_FLAG(pdata, _x) MTK_IOMMU_HAS_FLAG_MASK(pdata, _x, _x)
  125. #define MTK_IOMMU_IS_TYPE(pdata, _x) MTK_IOMMU_HAS_FLAG_MASK(pdata, _x,\
  126. MTK_IOMMU_TYPE_MASK)
  127. #define MTK_INVALID_LARBID MTK_LARB_NR_MAX
  128. #define MTK_LARB_COM_MAX 8
  129. #define MTK_LARB_SUBCOM_MAX 8
  130. #define MTK_IOMMU_GROUP_MAX 8
  131. #define MTK_IOMMU_BANK_MAX 5
  132. enum mtk_iommu_plat {
  133. M4U_MT2712,
  134. M4U_MT6779,
  135. M4U_MT6795,
  136. M4U_MT8167,
  137. M4U_MT8173,
  138. M4U_MT8183,
  139. M4U_MT8186,
  140. M4U_MT8192,
  141. M4U_MT8195,
  142. };
  143. struct mtk_iommu_iova_region {
  144. dma_addr_t iova_base;
  145. unsigned long long size;
  146. };
  147. struct mtk_iommu_suspend_reg {
  148. u32 misc_ctrl;
  149. u32 dcm_dis;
  150. u32 ctrl_reg;
  151. u32 vld_pa_rng;
  152. u32 wr_len_ctrl;
  153. u32 int_control[MTK_IOMMU_BANK_MAX];
  154. u32 int_main_control[MTK_IOMMU_BANK_MAX];
  155. u32 ivrp_paddr[MTK_IOMMU_BANK_MAX];
  156. };
  157. struct mtk_iommu_plat_data {
  158. enum mtk_iommu_plat m4u_plat;
  159. u32 flags;
  160. u32 inv_sel_reg;
  161. char *pericfg_comp_str;
  162. struct list_head *hw_list;
  163. unsigned int iova_region_nr;
  164. const struct mtk_iommu_iova_region *iova_region;
  165. u8 banks_num;
  166. bool banks_enable[MTK_IOMMU_BANK_MAX];
  167. unsigned int banks_portmsk[MTK_IOMMU_BANK_MAX];
  168. unsigned char larbid_remap[MTK_LARB_COM_MAX][MTK_LARB_SUBCOM_MAX];
  169. };
  170. struct mtk_iommu_bank_data {
  171. void __iomem *base;
  172. int irq;
  173. u8 id;
  174. struct device *parent_dev;
  175. struct mtk_iommu_data *parent_data;
  176. spinlock_t tlb_lock; /* lock for tlb range flush */
  177. struct mtk_iommu_domain *m4u_dom; /* Each bank has a domain */
  178. };
  179. struct mtk_iommu_data {
  180. struct device *dev;
  181. struct clk *bclk;
  182. phys_addr_t protect_base; /* protect memory base */
  183. struct mtk_iommu_suspend_reg reg;
  184. struct iommu_group *m4u_group[MTK_IOMMU_GROUP_MAX];
  185. bool enable_4GB;
  186. struct iommu_device iommu;
  187. const struct mtk_iommu_plat_data *plat_data;
  188. struct device *smicomm_dev;
  189. struct mtk_iommu_bank_data *bank;
  190. struct mtk_iommu_domain *share_dom;
  191. struct regmap *pericfg;
  192. struct mutex mutex; /* Protect m4u_group/m4u_dom above */
  193. /*
  194. * In the sharing pgtable case, list data->list to the global list like m4ulist.
  195. * In the non-sharing pgtable case, list data->list to the itself hw_list_head.
  196. */
  197. struct list_head *hw_list;
  198. struct list_head hw_list_head;
  199. struct list_head list;
  200. struct mtk_smi_larb_iommu larb_imu[MTK_LARB_NR_MAX];
  201. };
  202. struct mtk_iommu_domain {
  203. struct io_pgtable_cfg cfg;
  204. struct io_pgtable_ops *iop;
  205. struct mtk_iommu_bank_data *bank;
  206. struct iommu_domain domain;
  207. struct mutex mutex; /* Protect "data" in this structure */
  208. };
  209. static int mtk_iommu_bind(struct device *dev)
  210. {
  211. struct mtk_iommu_data *data = dev_get_drvdata(dev);
  212. return component_bind_all(dev, &data->larb_imu);
  213. }
  214. static void mtk_iommu_unbind(struct device *dev)
  215. {
  216. struct mtk_iommu_data *data = dev_get_drvdata(dev);
  217. component_unbind_all(dev, &data->larb_imu);
  218. }
  219. static const struct iommu_ops mtk_iommu_ops;
  220. static int mtk_iommu_hw_init(const struct mtk_iommu_data *data, unsigned int bankid);
  221. #define MTK_IOMMU_TLB_ADDR(iova) ({ \
  222. dma_addr_t _addr = iova; \
  223. ((lower_32_bits(_addr) & GENMASK(31, 12)) | upper_32_bits(_addr));\
  224. })
  225. /*
  226. * In M4U 4GB mode, the physical address is remapped as below:
  227. *
  228. * CPU Physical address:
  229. * ====================
  230. *
  231. * 0 1G 2G 3G 4G 5G
  232. * |---A---|---B---|---C---|---D---|---E---|
  233. * +--I/O--+------------Memory-------------+
  234. *
  235. * IOMMU output physical address:
  236. * =============================
  237. *
  238. * 4G 5G 6G 7G 8G
  239. * |---E---|---B---|---C---|---D---|
  240. * +------------Memory-------------+
  241. *
  242. * The Region 'A'(I/O) can NOT be mapped by M4U; For Region 'B'/'C'/'D', the
  243. * bit32 of the CPU physical address always is needed to set, and for Region
  244. * 'E', the CPU physical address keep as is.
  245. * Additionally, The iommu consumers always use the CPU phyiscal address.
  246. */
  247. #define MTK_IOMMU_4GB_MODE_REMAP_BASE 0x140000000UL
  248. static LIST_HEAD(m4ulist); /* List all the M4U HWs */
  249. #define for_each_m4u(data, head) list_for_each_entry(data, head, list)
  250. static const struct mtk_iommu_iova_region single_domain[] = {
  251. {.iova_base = 0, .size = SZ_4G},
  252. };
  253. static const struct mtk_iommu_iova_region mt8192_multi_dom[] = {
  254. { .iova_base = 0x0, .size = SZ_4G}, /* 0 ~ 4G */
  255. #if IS_ENABLED(CONFIG_ARCH_DMA_ADDR_T_64BIT)
  256. { .iova_base = SZ_4G, .size = SZ_4G}, /* 4G ~ 8G */
  257. { .iova_base = SZ_4G * 2, .size = SZ_4G}, /* 8G ~ 12G */
  258. { .iova_base = SZ_4G * 3, .size = SZ_4G}, /* 12G ~ 16G */
  259. { .iova_base = 0x240000000ULL, .size = 0x4000000}, /* CCU0 */
  260. { .iova_base = 0x244000000ULL, .size = 0x4000000}, /* CCU1 */
  261. #endif
  262. };
  263. /* If 2 M4U share a domain(use the same hwlist), Put the corresponding info in first data.*/
  264. static struct mtk_iommu_data *mtk_iommu_get_frst_data(struct list_head *hwlist)
  265. {
  266. return list_first_entry(hwlist, struct mtk_iommu_data, list);
  267. }
  268. static struct mtk_iommu_domain *to_mtk_domain(struct iommu_domain *dom)
  269. {
  270. return container_of(dom, struct mtk_iommu_domain, domain);
  271. }
  272. static void mtk_iommu_tlb_flush_all(struct mtk_iommu_data *data)
  273. {
  274. /* Tlb flush all always is in bank0. */
  275. struct mtk_iommu_bank_data *bank = &data->bank[0];
  276. void __iomem *base = bank->base;
  277. unsigned long flags;
  278. spin_lock_irqsave(&bank->tlb_lock, flags);
  279. writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0, base + data->plat_data->inv_sel_reg);
  280. writel_relaxed(F_ALL_INVLD, base + REG_MMU_INVALIDATE);
  281. wmb(); /* Make sure the tlb flush all done */
  282. spin_unlock_irqrestore(&bank->tlb_lock, flags);
  283. }
  284. static void mtk_iommu_tlb_flush_range_sync(unsigned long iova, size_t size,
  285. struct mtk_iommu_bank_data *bank)
  286. {
  287. struct list_head *head = bank->parent_data->hw_list;
  288. struct mtk_iommu_bank_data *curbank;
  289. struct mtk_iommu_data *data;
  290. bool check_pm_status;
  291. unsigned long flags;
  292. void __iomem *base;
  293. int ret;
  294. u32 tmp;
  295. for_each_m4u(data, head) {
  296. /*
  297. * To avoid resume the iommu device frequently when the iommu device
  298. * is not active, it doesn't always call pm_runtime_get here, then tlb
  299. * flush depends on the tlb flush all in the runtime resume.
  300. *
  301. * There are 2 special cases:
  302. *
  303. * Case1: The iommu dev doesn't have power domain but has bclk. This case
  304. * should also avoid the tlb flush while the dev is not active to mute
  305. * the tlb timeout log. like mt8173.
  306. *
  307. * Case2: The power/clock of infra iommu is always on, and it doesn't
  308. * have the device link with the master devices. This case should avoid
  309. * the PM status check.
  310. */
  311. check_pm_status = !MTK_IOMMU_HAS_FLAG(data->plat_data, PM_CLK_AO);
  312. if (check_pm_status) {
  313. if (pm_runtime_get_if_in_use(data->dev) <= 0)
  314. continue;
  315. }
  316. curbank = &data->bank[bank->id];
  317. base = curbank->base;
  318. spin_lock_irqsave(&curbank->tlb_lock, flags);
  319. writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0,
  320. base + data->plat_data->inv_sel_reg);
  321. writel_relaxed(MTK_IOMMU_TLB_ADDR(iova), base + REG_MMU_INVLD_START_A);
  322. writel_relaxed(MTK_IOMMU_TLB_ADDR(iova + size - 1),
  323. base + REG_MMU_INVLD_END_A);
  324. writel_relaxed(F_MMU_INV_RANGE, base + REG_MMU_INVALIDATE);
  325. /* tlb sync */
  326. ret = readl_poll_timeout_atomic(base + REG_MMU_CPE_DONE,
  327. tmp, tmp != 0, 10, 1000);
  328. /* Clear the CPE status */
  329. writel_relaxed(0, base + REG_MMU_CPE_DONE);
  330. spin_unlock_irqrestore(&curbank->tlb_lock, flags);
  331. if (ret) {
  332. dev_warn(data->dev,
  333. "Partial TLB flush timed out, falling back to full flush\n");
  334. mtk_iommu_tlb_flush_all(data);
  335. }
  336. if (check_pm_status)
  337. pm_runtime_put(data->dev);
  338. }
  339. }
  340. static irqreturn_t mtk_iommu_isr(int irq, void *dev_id)
  341. {
  342. struct mtk_iommu_bank_data *bank = dev_id;
  343. struct mtk_iommu_data *data = bank->parent_data;
  344. struct mtk_iommu_domain *dom = bank->m4u_dom;
  345. unsigned int fault_larb = MTK_INVALID_LARBID, fault_port = 0, sub_comm = 0;
  346. u32 int_state, regval, va34_32, pa34_32;
  347. const struct mtk_iommu_plat_data *plat_data = data->plat_data;
  348. void __iomem *base = bank->base;
  349. u64 fault_iova, fault_pa;
  350. bool layer, write;
  351. /* Read error info from registers */
  352. int_state = readl_relaxed(base + REG_MMU_FAULT_ST1);
  353. if (int_state & F_REG_MMU0_FAULT_MASK) {
  354. regval = readl_relaxed(base + REG_MMU0_INT_ID);
  355. fault_iova = readl_relaxed(base + REG_MMU0_FAULT_VA);
  356. fault_pa = readl_relaxed(base + REG_MMU0_INVLD_PA);
  357. } else {
  358. regval = readl_relaxed(base + REG_MMU1_INT_ID);
  359. fault_iova = readl_relaxed(base + REG_MMU1_FAULT_VA);
  360. fault_pa = readl_relaxed(base + REG_MMU1_INVLD_PA);
  361. }
  362. layer = fault_iova & F_MMU_FAULT_VA_LAYER_BIT;
  363. write = fault_iova & F_MMU_FAULT_VA_WRITE_BIT;
  364. if (MTK_IOMMU_HAS_FLAG(plat_data, IOVA_34_EN)) {
  365. va34_32 = FIELD_GET(F_MMU_INVAL_VA_34_32_MASK, fault_iova);
  366. fault_iova = fault_iova & F_MMU_INVAL_VA_31_12_MASK;
  367. fault_iova |= (u64)va34_32 << 32;
  368. }
  369. pa34_32 = FIELD_GET(F_MMU_INVAL_PA_34_32_MASK, fault_iova);
  370. fault_pa |= (u64)pa34_32 << 32;
  371. if (MTK_IOMMU_IS_TYPE(plat_data, MTK_IOMMU_TYPE_MM)) {
  372. fault_port = F_MMU_INT_ID_PORT_ID(regval);
  373. if (MTK_IOMMU_HAS_FLAG(plat_data, HAS_SUB_COMM_2BITS)) {
  374. fault_larb = F_MMU_INT_ID_COMM_ID(regval);
  375. sub_comm = F_MMU_INT_ID_SUB_COMM_ID(regval);
  376. } else if (MTK_IOMMU_HAS_FLAG(plat_data, HAS_SUB_COMM_3BITS)) {
  377. fault_larb = F_MMU_INT_ID_COMM_ID_EXT(regval);
  378. sub_comm = F_MMU_INT_ID_SUB_COMM_ID_EXT(regval);
  379. } else {
  380. fault_larb = F_MMU_INT_ID_LARB_ID(regval);
  381. }
  382. fault_larb = data->plat_data->larbid_remap[fault_larb][sub_comm];
  383. }
  384. if (!dom || report_iommu_fault(&dom->domain, bank->parent_dev, fault_iova,
  385. write ? IOMMU_FAULT_WRITE : IOMMU_FAULT_READ)) {
  386. dev_err_ratelimited(
  387. bank->parent_dev,
  388. "fault type=0x%x iova=0x%llx pa=0x%llx master=0x%x(larb=%d port=%d) layer=%d %s\n",
  389. int_state, fault_iova, fault_pa, regval, fault_larb, fault_port,
  390. layer, write ? "write" : "read");
  391. }
  392. /* Interrupt clear */
  393. regval = readl_relaxed(base + REG_MMU_INT_CONTROL0);
  394. regval |= F_INT_CLR_BIT;
  395. writel_relaxed(regval, base + REG_MMU_INT_CONTROL0);
  396. mtk_iommu_tlb_flush_all(data);
  397. return IRQ_HANDLED;
  398. }
  399. static unsigned int mtk_iommu_get_bank_id(struct device *dev,
  400. const struct mtk_iommu_plat_data *plat_data)
  401. {
  402. struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
  403. unsigned int i, portmsk = 0, bankid = 0;
  404. if (plat_data->banks_num == 1)
  405. return bankid;
  406. for (i = 0; i < fwspec->num_ids; i++)
  407. portmsk |= BIT(MTK_M4U_TO_PORT(fwspec->ids[i]));
  408. for (i = 0; i < plat_data->banks_num && i < MTK_IOMMU_BANK_MAX; i++) {
  409. if (!plat_data->banks_enable[i])
  410. continue;
  411. if (portmsk & plat_data->banks_portmsk[i]) {
  412. bankid = i;
  413. break;
  414. }
  415. }
  416. return bankid; /* default is 0 */
  417. }
  418. static int mtk_iommu_get_iova_region_id(struct device *dev,
  419. const struct mtk_iommu_plat_data *plat_data)
  420. {
  421. const struct mtk_iommu_iova_region *rgn = plat_data->iova_region;
  422. const struct bus_dma_region *dma_rgn = dev->dma_range_map;
  423. int i, candidate = -1;
  424. dma_addr_t dma_end;
  425. if (!dma_rgn || plat_data->iova_region_nr == 1)
  426. return 0;
  427. dma_end = dma_rgn->dma_start + dma_rgn->size - 1;
  428. for (i = 0; i < plat_data->iova_region_nr; i++, rgn++) {
  429. /* Best fit. */
  430. if (dma_rgn->dma_start == rgn->iova_base &&
  431. dma_end == rgn->iova_base + rgn->size - 1)
  432. return i;
  433. /* ok if it is inside this region. */
  434. if (dma_rgn->dma_start >= rgn->iova_base &&
  435. dma_end < rgn->iova_base + rgn->size)
  436. candidate = i;
  437. }
  438. if (candidate >= 0)
  439. return candidate;
  440. dev_err(dev, "Can NOT find the iommu domain id(%pad 0x%llx).\n",
  441. &dma_rgn->dma_start, dma_rgn->size);
  442. return -EINVAL;
  443. }
  444. static int mtk_iommu_config(struct mtk_iommu_data *data, struct device *dev,
  445. bool enable, unsigned int regionid)
  446. {
  447. struct mtk_smi_larb_iommu *larb_mmu;
  448. unsigned int larbid, portid;
  449. struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
  450. const struct mtk_iommu_iova_region *region;
  451. u32 peri_mmuen, peri_mmuen_msk;
  452. int i, ret = 0;
  453. for (i = 0; i < fwspec->num_ids; ++i) {
  454. larbid = MTK_M4U_TO_LARB(fwspec->ids[i]);
  455. portid = MTK_M4U_TO_PORT(fwspec->ids[i]);
  456. if (MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_MM)) {
  457. larb_mmu = &data->larb_imu[larbid];
  458. region = data->plat_data->iova_region + regionid;
  459. larb_mmu->bank[portid] = upper_32_bits(region->iova_base);
  460. dev_dbg(dev, "%s iommu for larb(%s) port %d region %d rgn-bank %d.\n",
  461. enable ? "enable" : "disable", dev_name(larb_mmu->dev),
  462. portid, regionid, larb_mmu->bank[portid]);
  463. if (enable)
  464. larb_mmu->mmu |= MTK_SMI_MMU_EN(portid);
  465. else
  466. larb_mmu->mmu &= ~MTK_SMI_MMU_EN(portid);
  467. } else if (MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_INFRA)) {
  468. peri_mmuen_msk = BIT(portid);
  469. /* PCI dev has only one output id, enable the next writing bit for PCIe */
  470. if (dev_is_pci(dev))
  471. peri_mmuen_msk |= BIT(portid + 1);
  472. peri_mmuen = enable ? peri_mmuen_msk : 0;
  473. ret = regmap_update_bits(data->pericfg, PERICFG_IOMMU_1,
  474. peri_mmuen_msk, peri_mmuen);
  475. if (ret)
  476. dev_err(dev, "%s iommu(%s) inframaster 0x%x fail(%d).\n",
  477. enable ? "enable" : "disable",
  478. dev_name(data->dev), peri_mmuen_msk, ret);
  479. }
  480. }
  481. return ret;
  482. }
  483. static int mtk_iommu_domain_finalise(struct mtk_iommu_domain *dom,
  484. struct mtk_iommu_data *data,
  485. unsigned int region_id)
  486. {
  487. struct mtk_iommu_domain *share_dom = data->share_dom;
  488. const struct mtk_iommu_iova_region *region;
  489. /* Share pgtable when 2 MM IOMMU share the pgtable or one IOMMU use multiple iova ranges */
  490. if (share_dom) {
  491. dom->iop = share_dom->iop;
  492. dom->cfg = share_dom->cfg;
  493. dom->domain.pgsize_bitmap = share_dom->cfg.pgsize_bitmap;
  494. goto update_iova_region;
  495. }
  496. dom->cfg = (struct io_pgtable_cfg) {
  497. .quirks = IO_PGTABLE_QUIRK_ARM_NS |
  498. IO_PGTABLE_QUIRK_NO_PERMS |
  499. IO_PGTABLE_QUIRK_ARM_MTK_EXT,
  500. .pgsize_bitmap = mtk_iommu_ops.pgsize_bitmap,
  501. .ias = MTK_IOMMU_HAS_FLAG(data->plat_data, IOVA_34_EN) ? 34 : 32,
  502. .iommu_dev = data->dev,
  503. };
  504. if (MTK_IOMMU_HAS_FLAG(data->plat_data, PGTABLE_PA_35_EN))
  505. dom->cfg.quirks |= IO_PGTABLE_QUIRK_ARM_MTK_TTBR_EXT;
  506. if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_4GB_MODE))
  507. dom->cfg.oas = data->enable_4GB ? 33 : 32;
  508. else
  509. dom->cfg.oas = 35;
  510. dom->iop = alloc_io_pgtable_ops(ARM_V7S, &dom->cfg, data);
  511. if (!dom->iop) {
  512. dev_err(data->dev, "Failed to alloc io pgtable\n");
  513. return -EINVAL;
  514. }
  515. /* Update our support page sizes bitmap */
  516. dom->domain.pgsize_bitmap = dom->cfg.pgsize_bitmap;
  517. data->share_dom = dom;
  518. update_iova_region:
  519. /* Update the iova region for this domain */
  520. region = data->plat_data->iova_region + region_id;
  521. dom->domain.geometry.aperture_start = region->iova_base;
  522. dom->domain.geometry.aperture_end = region->iova_base + region->size - 1;
  523. dom->domain.geometry.force_aperture = true;
  524. return 0;
  525. }
  526. static struct iommu_domain *mtk_iommu_domain_alloc(unsigned type)
  527. {
  528. struct mtk_iommu_domain *dom;
  529. if (type != IOMMU_DOMAIN_DMA && type != IOMMU_DOMAIN_UNMANAGED)
  530. return NULL;
  531. dom = kzalloc(sizeof(*dom), GFP_KERNEL);
  532. if (!dom)
  533. return NULL;
  534. mutex_init(&dom->mutex);
  535. return &dom->domain;
  536. }
  537. static void mtk_iommu_domain_free(struct iommu_domain *domain)
  538. {
  539. kfree(to_mtk_domain(domain));
  540. }
  541. static int mtk_iommu_attach_device(struct iommu_domain *domain,
  542. struct device *dev)
  543. {
  544. struct mtk_iommu_data *data = dev_iommu_priv_get(dev), *frstdata;
  545. struct mtk_iommu_domain *dom = to_mtk_domain(domain);
  546. struct list_head *hw_list = data->hw_list;
  547. struct device *m4udev = data->dev;
  548. struct mtk_iommu_bank_data *bank;
  549. unsigned int bankid;
  550. int ret, region_id;
  551. region_id = mtk_iommu_get_iova_region_id(dev, data->plat_data);
  552. if (region_id < 0)
  553. return region_id;
  554. bankid = mtk_iommu_get_bank_id(dev, data->plat_data);
  555. mutex_lock(&dom->mutex);
  556. if (!dom->bank) {
  557. /* Data is in the frstdata in sharing pgtable case. */
  558. frstdata = mtk_iommu_get_frst_data(hw_list);
  559. mutex_lock(&frstdata->mutex);
  560. ret = mtk_iommu_domain_finalise(dom, frstdata, region_id);
  561. mutex_unlock(&frstdata->mutex);
  562. if (ret) {
  563. mutex_unlock(&dom->mutex);
  564. return -ENODEV;
  565. }
  566. dom->bank = &data->bank[bankid];
  567. }
  568. mutex_unlock(&dom->mutex);
  569. mutex_lock(&data->mutex);
  570. bank = &data->bank[bankid];
  571. if (!bank->m4u_dom) { /* Initialize the M4U HW for each a BANK */
  572. ret = pm_runtime_resume_and_get(m4udev);
  573. if (ret < 0) {
  574. dev_err(m4udev, "pm get fail(%d) in attach.\n", ret);
  575. goto err_unlock;
  576. }
  577. ret = mtk_iommu_hw_init(data, bankid);
  578. if (ret) {
  579. pm_runtime_put(m4udev);
  580. goto err_unlock;
  581. }
  582. bank->m4u_dom = dom;
  583. writel(dom->cfg.arm_v7s_cfg.ttbr, bank->base + REG_MMU_PT_BASE_ADDR);
  584. pm_runtime_put(m4udev);
  585. }
  586. mutex_unlock(&data->mutex);
  587. return mtk_iommu_config(data, dev, true, region_id);
  588. err_unlock:
  589. mutex_unlock(&data->mutex);
  590. return ret;
  591. }
  592. static void mtk_iommu_detach_device(struct iommu_domain *domain,
  593. struct device *dev)
  594. {
  595. struct mtk_iommu_data *data = dev_iommu_priv_get(dev);
  596. mtk_iommu_config(data, dev, false, 0);
  597. }
  598. static int mtk_iommu_map(struct iommu_domain *domain, unsigned long iova,
  599. phys_addr_t paddr, size_t size, int prot, gfp_t gfp)
  600. {
  601. struct mtk_iommu_domain *dom = to_mtk_domain(domain);
  602. /* The "4GB mode" M4U physically can not use the lower remap of Dram. */
  603. if (dom->bank->parent_data->enable_4GB)
  604. paddr |= BIT_ULL(32);
  605. /* Synchronize with the tlb_lock */
  606. return dom->iop->map(dom->iop, iova, paddr, size, prot, gfp);
  607. }
  608. static size_t mtk_iommu_unmap(struct iommu_domain *domain,
  609. unsigned long iova, size_t size,
  610. struct iommu_iotlb_gather *gather)
  611. {
  612. struct mtk_iommu_domain *dom = to_mtk_domain(domain);
  613. iommu_iotlb_gather_add_range(gather, iova, size);
  614. return dom->iop->unmap(dom->iop, iova, size, gather);
  615. }
  616. static void mtk_iommu_flush_iotlb_all(struct iommu_domain *domain)
  617. {
  618. struct mtk_iommu_domain *dom = to_mtk_domain(domain);
  619. if (dom->bank)
  620. mtk_iommu_tlb_flush_all(dom->bank->parent_data);
  621. }
  622. static void mtk_iommu_iotlb_sync(struct iommu_domain *domain,
  623. struct iommu_iotlb_gather *gather)
  624. {
  625. struct mtk_iommu_domain *dom = to_mtk_domain(domain);
  626. size_t length = gather->end - gather->start + 1;
  627. mtk_iommu_tlb_flush_range_sync(gather->start, length, dom->bank);
  628. }
  629. static void mtk_iommu_sync_map(struct iommu_domain *domain, unsigned long iova,
  630. size_t size)
  631. {
  632. struct mtk_iommu_domain *dom = to_mtk_domain(domain);
  633. mtk_iommu_tlb_flush_range_sync(iova, size, dom->bank);
  634. }
  635. static phys_addr_t mtk_iommu_iova_to_phys(struct iommu_domain *domain,
  636. dma_addr_t iova)
  637. {
  638. struct mtk_iommu_domain *dom = to_mtk_domain(domain);
  639. phys_addr_t pa;
  640. pa = dom->iop->iova_to_phys(dom->iop, iova);
  641. if (IS_ENABLED(CONFIG_PHYS_ADDR_T_64BIT) &&
  642. dom->bank->parent_data->enable_4GB &&
  643. pa >= MTK_IOMMU_4GB_MODE_REMAP_BASE)
  644. pa &= ~BIT_ULL(32);
  645. return pa;
  646. }
  647. static struct iommu_device *mtk_iommu_probe_device(struct device *dev)
  648. {
  649. struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
  650. struct mtk_iommu_data *data;
  651. struct device_link *link;
  652. struct device *larbdev;
  653. unsigned int larbid, larbidx, i;
  654. if (!fwspec || fwspec->ops != &mtk_iommu_ops)
  655. return ERR_PTR(-ENODEV); /* Not a iommu client device */
  656. data = dev_iommu_priv_get(dev);
  657. if (!MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_MM))
  658. return &data->iommu;
  659. /*
  660. * Link the consumer device with the smi-larb device(supplier).
  661. * The device that connects with each a larb is a independent HW.
  662. * All the ports in each a device should be in the same larbs.
  663. */
  664. larbid = MTK_M4U_TO_LARB(fwspec->ids[0]);
  665. if (larbid >= MTK_LARB_NR_MAX)
  666. return ERR_PTR(-EINVAL);
  667. for (i = 1; i < fwspec->num_ids; i++) {
  668. larbidx = MTK_M4U_TO_LARB(fwspec->ids[i]);
  669. if (larbid != larbidx) {
  670. dev_err(dev, "Can only use one larb. Fail@larb%d-%d.\n",
  671. larbid, larbidx);
  672. return ERR_PTR(-EINVAL);
  673. }
  674. }
  675. larbdev = data->larb_imu[larbid].dev;
  676. if (!larbdev)
  677. return ERR_PTR(-EINVAL);
  678. link = device_link_add(dev, larbdev,
  679. DL_FLAG_PM_RUNTIME | DL_FLAG_STATELESS);
  680. if (!link)
  681. dev_err(dev, "Unable to link %s\n", dev_name(larbdev));
  682. return &data->iommu;
  683. }
  684. static void mtk_iommu_release_device(struct device *dev)
  685. {
  686. struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
  687. struct mtk_iommu_data *data;
  688. struct device *larbdev;
  689. unsigned int larbid;
  690. data = dev_iommu_priv_get(dev);
  691. if (MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_MM)) {
  692. larbid = MTK_M4U_TO_LARB(fwspec->ids[0]);
  693. larbdev = data->larb_imu[larbid].dev;
  694. device_link_remove(dev, larbdev);
  695. }
  696. }
  697. static int mtk_iommu_get_group_id(struct device *dev, const struct mtk_iommu_plat_data *plat_data)
  698. {
  699. unsigned int bankid;
  700. /*
  701. * If the bank function is enabled, each bank is a iommu group/domain.
  702. * Otherwise, each iova region is a iommu group/domain.
  703. */
  704. bankid = mtk_iommu_get_bank_id(dev, plat_data);
  705. if (bankid)
  706. return bankid;
  707. return mtk_iommu_get_iova_region_id(dev, plat_data);
  708. }
  709. static struct iommu_group *mtk_iommu_device_group(struct device *dev)
  710. {
  711. struct mtk_iommu_data *c_data = dev_iommu_priv_get(dev), *data;
  712. struct list_head *hw_list = c_data->hw_list;
  713. struct iommu_group *group;
  714. int groupid;
  715. data = mtk_iommu_get_frst_data(hw_list);
  716. if (!data)
  717. return ERR_PTR(-ENODEV);
  718. groupid = mtk_iommu_get_group_id(dev, data->plat_data);
  719. if (groupid < 0)
  720. return ERR_PTR(groupid);
  721. mutex_lock(&data->mutex);
  722. group = data->m4u_group[groupid];
  723. if (!group) {
  724. group = iommu_group_alloc();
  725. if (!IS_ERR(group))
  726. data->m4u_group[groupid] = group;
  727. } else {
  728. iommu_group_ref_get(group);
  729. }
  730. mutex_unlock(&data->mutex);
  731. return group;
  732. }
  733. static int mtk_iommu_of_xlate(struct device *dev, struct of_phandle_args *args)
  734. {
  735. struct platform_device *m4updev;
  736. if (args->args_count != 1) {
  737. dev_err(dev, "invalid #iommu-cells(%d) property for IOMMU\n",
  738. args->args_count);
  739. return -EINVAL;
  740. }
  741. if (!dev_iommu_priv_get(dev)) {
  742. /* Get the m4u device */
  743. m4updev = of_find_device_by_node(args->np);
  744. if (WARN_ON(!m4updev))
  745. return -EINVAL;
  746. dev_iommu_priv_set(dev, platform_get_drvdata(m4updev));
  747. }
  748. return iommu_fwspec_add_ids(dev, args->args, 1);
  749. }
  750. static void mtk_iommu_get_resv_regions(struct device *dev,
  751. struct list_head *head)
  752. {
  753. struct mtk_iommu_data *data = dev_iommu_priv_get(dev);
  754. unsigned int regionid = mtk_iommu_get_iova_region_id(dev, data->plat_data), i;
  755. const struct mtk_iommu_iova_region *resv, *curdom;
  756. struct iommu_resv_region *region;
  757. int prot = IOMMU_WRITE | IOMMU_READ;
  758. if ((int)regionid < 0)
  759. return;
  760. curdom = data->plat_data->iova_region + regionid;
  761. for (i = 0; i < data->plat_data->iova_region_nr; i++) {
  762. resv = data->plat_data->iova_region + i;
  763. /* Only reserve when the region is inside the current domain */
  764. if (resv->iova_base <= curdom->iova_base ||
  765. resv->iova_base + resv->size >= curdom->iova_base + curdom->size)
  766. continue;
  767. region = iommu_alloc_resv_region(resv->iova_base, resv->size,
  768. prot, IOMMU_RESV_RESERVED,
  769. GFP_KERNEL);
  770. if (!region)
  771. return;
  772. list_add_tail(&region->list, head);
  773. }
  774. }
  775. static const struct iommu_ops mtk_iommu_ops = {
  776. .domain_alloc = mtk_iommu_domain_alloc,
  777. .probe_device = mtk_iommu_probe_device,
  778. .release_device = mtk_iommu_release_device,
  779. .device_group = mtk_iommu_device_group,
  780. .of_xlate = mtk_iommu_of_xlate,
  781. .get_resv_regions = mtk_iommu_get_resv_regions,
  782. .pgsize_bitmap = SZ_4K | SZ_64K | SZ_1M | SZ_16M,
  783. .owner = THIS_MODULE,
  784. .default_domain_ops = &(const struct iommu_domain_ops) {
  785. .attach_dev = mtk_iommu_attach_device,
  786. .detach_dev = mtk_iommu_detach_device,
  787. .map = mtk_iommu_map,
  788. .unmap = mtk_iommu_unmap,
  789. .flush_iotlb_all = mtk_iommu_flush_iotlb_all,
  790. .iotlb_sync = mtk_iommu_iotlb_sync,
  791. .iotlb_sync_map = mtk_iommu_sync_map,
  792. .iova_to_phys = mtk_iommu_iova_to_phys,
  793. .free = mtk_iommu_domain_free,
  794. }
  795. };
  796. static int mtk_iommu_hw_init(const struct mtk_iommu_data *data, unsigned int bankid)
  797. {
  798. const struct mtk_iommu_bank_data *bankx = &data->bank[bankid];
  799. const struct mtk_iommu_bank_data *bank0 = &data->bank[0];
  800. u32 regval;
  801. /*
  802. * Global control settings are in bank0. May re-init these global registers
  803. * since no sure if there is bank0 consumers.
  804. */
  805. if (MTK_IOMMU_HAS_FLAG(data->plat_data, TF_PORT_TO_ADDR_MT8173)) {
  806. regval = F_MMU_PREFETCH_RT_REPLACE_MOD |
  807. F_MMU_TF_PROT_TO_PROGRAM_ADDR_MT8173;
  808. } else {
  809. regval = readl_relaxed(bank0->base + REG_MMU_CTRL_REG);
  810. regval |= F_MMU_TF_PROT_TO_PROGRAM_ADDR;
  811. }
  812. writel_relaxed(regval, bank0->base + REG_MMU_CTRL_REG);
  813. if (data->enable_4GB &&
  814. MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_VLD_PA_RNG)) {
  815. /*
  816. * If 4GB mode is enabled, the validate PA range is from
  817. * 0x1_0000_0000 to 0x1_ffff_ffff. here record bit[32:30].
  818. */
  819. regval = F_MMU_VLD_PA_RNG(7, 4);
  820. writel_relaxed(regval, bank0->base + REG_MMU_VLD_PA_RNG);
  821. }
  822. if (MTK_IOMMU_HAS_FLAG(data->plat_data, DCM_DISABLE))
  823. writel_relaxed(F_MMU_DCM, bank0->base + REG_MMU_DCM_DIS);
  824. else
  825. writel_relaxed(0, bank0->base + REG_MMU_DCM_DIS);
  826. if (MTK_IOMMU_HAS_FLAG(data->plat_data, WR_THROT_EN)) {
  827. /* write command throttling mode */
  828. regval = readl_relaxed(bank0->base + REG_MMU_WR_LEN_CTRL);
  829. regval &= ~F_MMU_WR_THROT_DIS_MASK;
  830. writel_relaxed(regval, bank0->base + REG_MMU_WR_LEN_CTRL);
  831. }
  832. if (MTK_IOMMU_HAS_FLAG(data->plat_data, RESET_AXI)) {
  833. /* The register is called STANDARD_AXI_MODE in this case */
  834. regval = 0;
  835. } else {
  836. regval = readl_relaxed(bank0->base + REG_MMU_MISC_CTRL);
  837. if (!MTK_IOMMU_HAS_FLAG(data->plat_data, STD_AXI_MODE))
  838. regval &= ~F_MMU_STANDARD_AXI_MODE_MASK;
  839. if (MTK_IOMMU_HAS_FLAG(data->plat_data, OUT_ORDER_WR_EN))
  840. regval &= ~F_MMU_IN_ORDER_WR_EN_MASK;
  841. }
  842. writel_relaxed(regval, bank0->base + REG_MMU_MISC_CTRL);
  843. /* Independent settings for each bank */
  844. regval = F_L2_MULIT_HIT_EN |
  845. F_TABLE_WALK_FAULT_INT_EN |
  846. F_PREETCH_FIFO_OVERFLOW_INT_EN |
  847. F_MISS_FIFO_OVERFLOW_INT_EN |
  848. F_PREFETCH_FIFO_ERR_INT_EN |
  849. F_MISS_FIFO_ERR_INT_EN;
  850. writel_relaxed(regval, bankx->base + REG_MMU_INT_CONTROL0);
  851. regval = F_INT_TRANSLATION_FAULT |
  852. F_INT_MAIN_MULTI_HIT_FAULT |
  853. F_INT_INVALID_PA_FAULT |
  854. F_INT_ENTRY_REPLACEMENT_FAULT |
  855. F_INT_TLB_MISS_FAULT |
  856. F_INT_MISS_TRANSACTION_FIFO_FAULT |
  857. F_INT_PRETETCH_TRANSATION_FIFO_FAULT;
  858. writel_relaxed(regval, bankx->base + REG_MMU_INT_MAIN_CONTROL);
  859. if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_LEGACY_IVRP_PADDR))
  860. regval = (data->protect_base >> 1) | (data->enable_4GB << 31);
  861. else
  862. regval = lower_32_bits(data->protect_base) |
  863. upper_32_bits(data->protect_base);
  864. writel_relaxed(regval, bankx->base + REG_MMU_IVRP_PADDR);
  865. if (devm_request_irq(bankx->parent_dev, bankx->irq, mtk_iommu_isr, 0,
  866. dev_name(bankx->parent_dev), (void *)bankx)) {
  867. writel_relaxed(0, bankx->base + REG_MMU_PT_BASE_ADDR);
  868. dev_err(bankx->parent_dev, "Failed @ IRQ-%d Request\n", bankx->irq);
  869. return -ENODEV;
  870. }
  871. return 0;
  872. }
  873. static const struct component_master_ops mtk_iommu_com_ops = {
  874. .bind = mtk_iommu_bind,
  875. .unbind = mtk_iommu_unbind,
  876. };
  877. static int mtk_iommu_mm_dts_parse(struct device *dev, struct component_match **match,
  878. struct mtk_iommu_data *data)
  879. {
  880. struct device_node *larbnode, *smicomm_node, *smi_subcomm_node;
  881. struct platform_device *plarbdev, *pcommdev;
  882. struct device_link *link;
  883. int i, larb_nr, ret;
  884. larb_nr = of_count_phandle_with_args(dev->of_node, "mediatek,larbs", NULL);
  885. if (larb_nr < 0)
  886. return larb_nr;
  887. if (larb_nr == 0 || larb_nr > MTK_LARB_NR_MAX)
  888. return -EINVAL;
  889. for (i = 0; i < larb_nr; i++) {
  890. u32 id;
  891. larbnode = of_parse_phandle(dev->of_node, "mediatek,larbs", i);
  892. if (!larbnode) {
  893. ret = -EINVAL;
  894. goto err_larbdev_put;
  895. }
  896. if (!of_device_is_available(larbnode)) {
  897. of_node_put(larbnode);
  898. continue;
  899. }
  900. ret = of_property_read_u32(larbnode, "mediatek,larb-id", &id);
  901. if (ret)/* The id is consecutive if there is no this property */
  902. id = i;
  903. if (id >= MTK_LARB_NR_MAX) {
  904. of_node_put(larbnode);
  905. ret = -EINVAL;
  906. goto err_larbdev_put;
  907. }
  908. plarbdev = of_find_device_by_node(larbnode);
  909. of_node_put(larbnode);
  910. if (!plarbdev) {
  911. ret = -ENODEV;
  912. goto err_larbdev_put;
  913. }
  914. if (data->larb_imu[id].dev) {
  915. platform_device_put(plarbdev);
  916. ret = -EEXIST;
  917. goto err_larbdev_put;
  918. }
  919. data->larb_imu[id].dev = &plarbdev->dev;
  920. if (!plarbdev->dev.driver) {
  921. ret = -EPROBE_DEFER;
  922. goto err_larbdev_put;
  923. }
  924. component_match_add(dev, match, component_compare_dev, &plarbdev->dev);
  925. platform_device_put(plarbdev);
  926. }
  927. /* Get smi-(sub)-common dev from the last larb. */
  928. smi_subcomm_node = of_parse_phandle(larbnode, "mediatek,smi", 0);
  929. if (!smi_subcomm_node)
  930. return -EINVAL;
  931. /*
  932. * It may have two level smi-common. the node is smi-sub-common if it
  933. * has a new mediatek,smi property. otherwise it is smi-commmon.
  934. */
  935. smicomm_node = of_parse_phandle(smi_subcomm_node, "mediatek,smi", 0);
  936. if (smicomm_node)
  937. of_node_put(smi_subcomm_node);
  938. else
  939. smicomm_node = smi_subcomm_node;
  940. pcommdev = of_find_device_by_node(smicomm_node);
  941. of_node_put(smicomm_node);
  942. if (!pcommdev)
  943. return -ENODEV;
  944. data->smicomm_dev = &pcommdev->dev;
  945. link = device_link_add(data->smicomm_dev, dev,
  946. DL_FLAG_STATELESS | DL_FLAG_PM_RUNTIME);
  947. platform_device_put(pcommdev);
  948. if (!link) {
  949. dev_err(dev, "Unable to link %s.\n", dev_name(data->smicomm_dev));
  950. return -EINVAL;
  951. }
  952. return 0;
  953. err_larbdev_put:
  954. for (i = MTK_LARB_NR_MAX - 1; i >= 0; i--) {
  955. if (!data->larb_imu[i].dev)
  956. continue;
  957. put_device(data->larb_imu[i].dev);
  958. }
  959. return ret;
  960. }
  961. static int mtk_iommu_probe(struct platform_device *pdev)
  962. {
  963. struct mtk_iommu_data *data;
  964. struct device *dev = &pdev->dev;
  965. struct resource *res;
  966. resource_size_t ioaddr;
  967. struct component_match *match = NULL;
  968. struct regmap *infracfg;
  969. void *protect;
  970. int ret, banks_num, i = 0;
  971. u32 val;
  972. char *p;
  973. struct mtk_iommu_bank_data *bank;
  974. void __iomem *base;
  975. data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
  976. if (!data)
  977. return -ENOMEM;
  978. data->dev = dev;
  979. data->plat_data = of_device_get_match_data(dev);
  980. /* Protect memory. HW will access here while translation fault.*/
  981. protect = devm_kzalloc(dev, MTK_PROTECT_PA_ALIGN * 2, GFP_KERNEL);
  982. if (!protect)
  983. return -ENOMEM;
  984. data->protect_base = ALIGN(virt_to_phys(protect), MTK_PROTECT_PA_ALIGN);
  985. if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_4GB_MODE)) {
  986. infracfg = syscon_regmap_lookup_by_phandle(dev->of_node, "mediatek,infracfg");
  987. if (IS_ERR(infracfg)) {
  988. /*
  989. * Legacy devicetrees will not specify a phandle to
  990. * mediatek,infracfg: in that case, we use the older
  991. * way to retrieve a syscon to infra.
  992. *
  993. * This is for retrocompatibility purposes only, hence
  994. * no more compatibles shall be added to this.
  995. */
  996. switch (data->plat_data->m4u_plat) {
  997. case M4U_MT2712:
  998. p = "mediatek,mt2712-infracfg";
  999. break;
  1000. case M4U_MT8173:
  1001. p = "mediatek,mt8173-infracfg";
  1002. break;
  1003. default:
  1004. p = NULL;
  1005. }
  1006. infracfg = syscon_regmap_lookup_by_compatible(p);
  1007. if (IS_ERR(infracfg))
  1008. return PTR_ERR(infracfg);
  1009. }
  1010. ret = regmap_read(infracfg, REG_INFRA_MISC, &val);
  1011. if (ret)
  1012. return ret;
  1013. data->enable_4GB = !!(val & F_DDR_4GB_SUPPORT_EN);
  1014. }
  1015. banks_num = data->plat_data->banks_num;
  1016. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1017. if (!res)
  1018. return -EINVAL;
  1019. if (resource_size(res) < banks_num * MTK_IOMMU_BANK_SZ) {
  1020. dev_err(dev, "banknr %d. res %pR is not enough.\n", banks_num, res);
  1021. return -EINVAL;
  1022. }
  1023. base = devm_ioremap_resource(dev, res);
  1024. if (IS_ERR(base))
  1025. return PTR_ERR(base);
  1026. ioaddr = res->start;
  1027. data->bank = devm_kmalloc(dev, banks_num * sizeof(*data->bank), GFP_KERNEL);
  1028. if (!data->bank)
  1029. return -ENOMEM;
  1030. do {
  1031. if (!data->plat_data->banks_enable[i])
  1032. continue;
  1033. bank = &data->bank[i];
  1034. bank->id = i;
  1035. bank->base = base + i * MTK_IOMMU_BANK_SZ;
  1036. bank->m4u_dom = NULL;
  1037. bank->irq = platform_get_irq(pdev, i);
  1038. if (bank->irq < 0)
  1039. return bank->irq;
  1040. bank->parent_dev = dev;
  1041. bank->parent_data = data;
  1042. spin_lock_init(&bank->tlb_lock);
  1043. } while (++i < banks_num);
  1044. if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_BCLK)) {
  1045. data->bclk = devm_clk_get(dev, "bclk");
  1046. if (IS_ERR(data->bclk))
  1047. return PTR_ERR(data->bclk);
  1048. }
  1049. if (MTK_IOMMU_HAS_FLAG(data->plat_data, PGTABLE_PA_35_EN)) {
  1050. ret = dma_set_mask(dev, DMA_BIT_MASK(35));
  1051. if (ret) {
  1052. dev_err(dev, "Failed to set dma_mask 35.\n");
  1053. return ret;
  1054. }
  1055. }
  1056. pm_runtime_enable(dev);
  1057. if (MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_MM)) {
  1058. ret = mtk_iommu_mm_dts_parse(dev, &match, data);
  1059. if (ret) {
  1060. dev_err_probe(dev, ret, "mm dts parse fail\n");
  1061. goto out_runtime_disable;
  1062. }
  1063. } else if (MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_INFRA)) {
  1064. p = data->plat_data->pericfg_comp_str;
  1065. data->pericfg = syscon_regmap_lookup_by_compatible(p);
  1066. if (IS_ERR(data->pericfg)) {
  1067. ret = PTR_ERR(data->pericfg);
  1068. goto out_runtime_disable;
  1069. }
  1070. }
  1071. platform_set_drvdata(pdev, data);
  1072. mutex_init(&data->mutex);
  1073. ret = iommu_device_sysfs_add(&data->iommu, dev, NULL,
  1074. "mtk-iommu.%pa", &ioaddr);
  1075. if (ret)
  1076. goto out_link_remove;
  1077. ret = iommu_device_register(&data->iommu, &mtk_iommu_ops, dev);
  1078. if (ret)
  1079. goto out_sysfs_remove;
  1080. if (MTK_IOMMU_HAS_FLAG(data->plat_data, SHARE_PGTABLE)) {
  1081. list_add_tail(&data->list, data->plat_data->hw_list);
  1082. data->hw_list = data->plat_data->hw_list;
  1083. } else {
  1084. INIT_LIST_HEAD(&data->hw_list_head);
  1085. list_add_tail(&data->list, &data->hw_list_head);
  1086. data->hw_list = &data->hw_list_head;
  1087. }
  1088. if (MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_MM)) {
  1089. ret = component_master_add_with_match(dev, &mtk_iommu_com_ops, match);
  1090. if (ret)
  1091. goto out_list_del;
  1092. }
  1093. return ret;
  1094. out_list_del:
  1095. list_del(&data->list);
  1096. iommu_device_unregister(&data->iommu);
  1097. out_sysfs_remove:
  1098. iommu_device_sysfs_remove(&data->iommu);
  1099. out_link_remove:
  1100. if (MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_MM))
  1101. device_link_remove(data->smicomm_dev, dev);
  1102. out_runtime_disable:
  1103. pm_runtime_disable(dev);
  1104. return ret;
  1105. }
  1106. static int mtk_iommu_remove(struct platform_device *pdev)
  1107. {
  1108. struct mtk_iommu_data *data = platform_get_drvdata(pdev);
  1109. struct mtk_iommu_bank_data *bank;
  1110. int i;
  1111. iommu_device_sysfs_remove(&data->iommu);
  1112. iommu_device_unregister(&data->iommu);
  1113. list_del(&data->list);
  1114. if (MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_MM)) {
  1115. device_link_remove(data->smicomm_dev, &pdev->dev);
  1116. component_master_del(&pdev->dev, &mtk_iommu_com_ops);
  1117. }
  1118. pm_runtime_disable(&pdev->dev);
  1119. for (i = 0; i < data->plat_data->banks_num; i++) {
  1120. bank = &data->bank[i];
  1121. if (!bank->m4u_dom)
  1122. continue;
  1123. devm_free_irq(&pdev->dev, bank->irq, bank);
  1124. }
  1125. return 0;
  1126. }
  1127. static int __maybe_unused mtk_iommu_runtime_suspend(struct device *dev)
  1128. {
  1129. struct mtk_iommu_data *data = dev_get_drvdata(dev);
  1130. struct mtk_iommu_suspend_reg *reg = &data->reg;
  1131. void __iomem *base;
  1132. int i = 0;
  1133. base = data->bank[i].base;
  1134. reg->wr_len_ctrl = readl_relaxed(base + REG_MMU_WR_LEN_CTRL);
  1135. reg->misc_ctrl = readl_relaxed(base + REG_MMU_MISC_CTRL);
  1136. reg->dcm_dis = readl_relaxed(base + REG_MMU_DCM_DIS);
  1137. reg->ctrl_reg = readl_relaxed(base + REG_MMU_CTRL_REG);
  1138. reg->vld_pa_rng = readl_relaxed(base + REG_MMU_VLD_PA_RNG);
  1139. do {
  1140. if (!data->plat_data->banks_enable[i])
  1141. continue;
  1142. base = data->bank[i].base;
  1143. reg->int_control[i] = readl_relaxed(base + REG_MMU_INT_CONTROL0);
  1144. reg->int_main_control[i] = readl_relaxed(base + REG_MMU_INT_MAIN_CONTROL);
  1145. reg->ivrp_paddr[i] = readl_relaxed(base + REG_MMU_IVRP_PADDR);
  1146. } while (++i < data->plat_data->banks_num);
  1147. clk_disable_unprepare(data->bclk);
  1148. return 0;
  1149. }
  1150. static int __maybe_unused mtk_iommu_runtime_resume(struct device *dev)
  1151. {
  1152. struct mtk_iommu_data *data = dev_get_drvdata(dev);
  1153. struct mtk_iommu_suspend_reg *reg = &data->reg;
  1154. struct mtk_iommu_domain *m4u_dom;
  1155. void __iomem *base;
  1156. int ret, i = 0;
  1157. ret = clk_prepare_enable(data->bclk);
  1158. if (ret) {
  1159. dev_err(data->dev, "Failed to enable clk(%d) in resume\n", ret);
  1160. return ret;
  1161. }
  1162. /*
  1163. * Uppon first resume, only enable the clk and return, since the values of the
  1164. * registers are not yet set.
  1165. */
  1166. if (!reg->wr_len_ctrl)
  1167. return 0;
  1168. base = data->bank[i].base;
  1169. writel_relaxed(reg->wr_len_ctrl, base + REG_MMU_WR_LEN_CTRL);
  1170. writel_relaxed(reg->misc_ctrl, base + REG_MMU_MISC_CTRL);
  1171. writel_relaxed(reg->dcm_dis, base + REG_MMU_DCM_DIS);
  1172. writel_relaxed(reg->ctrl_reg, base + REG_MMU_CTRL_REG);
  1173. writel_relaxed(reg->vld_pa_rng, base + REG_MMU_VLD_PA_RNG);
  1174. do {
  1175. m4u_dom = data->bank[i].m4u_dom;
  1176. if (!data->plat_data->banks_enable[i] || !m4u_dom)
  1177. continue;
  1178. base = data->bank[i].base;
  1179. writel_relaxed(reg->int_control[i], base + REG_MMU_INT_CONTROL0);
  1180. writel_relaxed(reg->int_main_control[i], base + REG_MMU_INT_MAIN_CONTROL);
  1181. writel_relaxed(reg->ivrp_paddr[i], base + REG_MMU_IVRP_PADDR);
  1182. writel(m4u_dom->cfg.arm_v7s_cfg.ttbr, base + REG_MMU_PT_BASE_ADDR);
  1183. } while (++i < data->plat_data->banks_num);
  1184. /*
  1185. * Users may allocate dma buffer before they call pm_runtime_get,
  1186. * in which case it will lack the necessary tlb flush.
  1187. * Thus, make sure to update the tlb after each PM resume.
  1188. */
  1189. mtk_iommu_tlb_flush_all(data);
  1190. return 0;
  1191. }
  1192. static const struct dev_pm_ops mtk_iommu_pm_ops = {
  1193. SET_RUNTIME_PM_OPS(mtk_iommu_runtime_suspend, mtk_iommu_runtime_resume, NULL)
  1194. SET_LATE_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  1195. pm_runtime_force_resume)
  1196. };
  1197. static const struct mtk_iommu_plat_data mt2712_data = {
  1198. .m4u_plat = M4U_MT2712,
  1199. .flags = HAS_4GB_MODE | HAS_BCLK | HAS_VLD_PA_RNG | SHARE_PGTABLE |
  1200. MTK_IOMMU_TYPE_MM,
  1201. .hw_list = &m4ulist,
  1202. .inv_sel_reg = REG_MMU_INV_SEL_GEN1,
  1203. .iova_region = single_domain,
  1204. .banks_num = 1,
  1205. .banks_enable = {true},
  1206. .iova_region_nr = ARRAY_SIZE(single_domain),
  1207. .larbid_remap = {{0}, {1}, {2}, {3}, {4}, {5}, {6}, {7}},
  1208. };
  1209. static const struct mtk_iommu_plat_data mt6779_data = {
  1210. .m4u_plat = M4U_MT6779,
  1211. .flags = HAS_SUB_COMM_2BITS | OUT_ORDER_WR_EN | WR_THROT_EN |
  1212. MTK_IOMMU_TYPE_MM | PGTABLE_PA_35_EN,
  1213. .inv_sel_reg = REG_MMU_INV_SEL_GEN2,
  1214. .banks_num = 1,
  1215. .banks_enable = {true},
  1216. .iova_region = single_domain,
  1217. .iova_region_nr = ARRAY_SIZE(single_domain),
  1218. .larbid_remap = {{0}, {1}, {2}, {3}, {5}, {7, 8}, {10}, {9}},
  1219. };
  1220. static const struct mtk_iommu_plat_data mt6795_data = {
  1221. .m4u_plat = M4U_MT6795,
  1222. .flags = HAS_4GB_MODE | HAS_BCLK | RESET_AXI |
  1223. HAS_LEGACY_IVRP_PADDR | MTK_IOMMU_TYPE_MM |
  1224. TF_PORT_TO_ADDR_MT8173,
  1225. .inv_sel_reg = REG_MMU_INV_SEL_GEN1,
  1226. .banks_num = 1,
  1227. .banks_enable = {true},
  1228. .iova_region = single_domain,
  1229. .iova_region_nr = ARRAY_SIZE(single_domain),
  1230. .larbid_remap = {{0}, {1}, {2}, {3}, {4}}, /* Linear mapping. */
  1231. };
  1232. static const struct mtk_iommu_plat_data mt8167_data = {
  1233. .m4u_plat = M4U_MT8167,
  1234. .flags = RESET_AXI | HAS_LEGACY_IVRP_PADDR | MTK_IOMMU_TYPE_MM,
  1235. .inv_sel_reg = REG_MMU_INV_SEL_GEN1,
  1236. .banks_num = 1,
  1237. .banks_enable = {true},
  1238. .iova_region = single_domain,
  1239. .iova_region_nr = ARRAY_SIZE(single_domain),
  1240. .larbid_remap = {{0}, {1}, {2}}, /* Linear mapping. */
  1241. };
  1242. static const struct mtk_iommu_plat_data mt8173_data = {
  1243. .m4u_plat = M4U_MT8173,
  1244. .flags = HAS_4GB_MODE | HAS_BCLK | RESET_AXI |
  1245. HAS_LEGACY_IVRP_PADDR | MTK_IOMMU_TYPE_MM |
  1246. TF_PORT_TO_ADDR_MT8173,
  1247. .inv_sel_reg = REG_MMU_INV_SEL_GEN1,
  1248. .banks_num = 1,
  1249. .banks_enable = {true},
  1250. .iova_region = single_domain,
  1251. .iova_region_nr = ARRAY_SIZE(single_domain),
  1252. .larbid_remap = {{0}, {1}, {2}, {3}, {4}, {5}}, /* Linear mapping. */
  1253. };
  1254. static const struct mtk_iommu_plat_data mt8183_data = {
  1255. .m4u_plat = M4U_MT8183,
  1256. .flags = RESET_AXI | MTK_IOMMU_TYPE_MM,
  1257. .inv_sel_reg = REG_MMU_INV_SEL_GEN1,
  1258. .banks_num = 1,
  1259. .banks_enable = {true},
  1260. .iova_region = single_domain,
  1261. .iova_region_nr = ARRAY_SIZE(single_domain),
  1262. .larbid_remap = {{0}, {4}, {5}, {6}, {7}, {2}, {3}, {1}},
  1263. };
  1264. static const struct mtk_iommu_plat_data mt8186_data_mm = {
  1265. .m4u_plat = M4U_MT8186,
  1266. .flags = HAS_BCLK | HAS_SUB_COMM_2BITS | OUT_ORDER_WR_EN |
  1267. WR_THROT_EN | IOVA_34_EN | MTK_IOMMU_TYPE_MM,
  1268. .larbid_remap = {{0}, {1, MTK_INVALID_LARBID, 8}, {4}, {7}, {2}, {9, 11, 19, 20},
  1269. {MTK_INVALID_LARBID, 14, 16},
  1270. {MTK_INVALID_LARBID, 13, MTK_INVALID_LARBID, 17}},
  1271. .inv_sel_reg = REG_MMU_INV_SEL_GEN2,
  1272. .banks_num = 1,
  1273. .banks_enable = {true},
  1274. .iova_region = mt8192_multi_dom,
  1275. .iova_region_nr = ARRAY_SIZE(mt8192_multi_dom),
  1276. };
  1277. static const struct mtk_iommu_plat_data mt8192_data = {
  1278. .m4u_plat = M4U_MT8192,
  1279. .flags = HAS_BCLK | HAS_SUB_COMM_2BITS | OUT_ORDER_WR_EN |
  1280. WR_THROT_EN | IOVA_34_EN | MTK_IOMMU_TYPE_MM,
  1281. .inv_sel_reg = REG_MMU_INV_SEL_GEN2,
  1282. .banks_num = 1,
  1283. .banks_enable = {true},
  1284. .iova_region = mt8192_multi_dom,
  1285. .iova_region_nr = ARRAY_SIZE(mt8192_multi_dom),
  1286. .larbid_remap = {{0}, {1}, {4, 5}, {7}, {2}, {9, 11, 19, 20},
  1287. {0, 14, 16}, {0, 13, 18, 17}},
  1288. };
  1289. static const struct mtk_iommu_plat_data mt8195_data_infra = {
  1290. .m4u_plat = M4U_MT8195,
  1291. .flags = WR_THROT_EN | DCM_DISABLE | STD_AXI_MODE | PM_CLK_AO |
  1292. MTK_IOMMU_TYPE_INFRA | IFA_IOMMU_PCIE_SUPPORT,
  1293. .pericfg_comp_str = "mediatek,mt8195-pericfg_ao",
  1294. .inv_sel_reg = REG_MMU_INV_SEL_GEN2,
  1295. .banks_num = 5,
  1296. .banks_enable = {true, false, false, false, true},
  1297. .banks_portmsk = {[0] = GENMASK(19, 16), /* PCIe */
  1298. [4] = GENMASK(31, 20), /* USB */
  1299. },
  1300. .iova_region = single_domain,
  1301. .iova_region_nr = ARRAY_SIZE(single_domain),
  1302. };
  1303. static const struct mtk_iommu_plat_data mt8195_data_vdo = {
  1304. .m4u_plat = M4U_MT8195,
  1305. .flags = HAS_BCLK | HAS_SUB_COMM_2BITS | OUT_ORDER_WR_EN |
  1306. WR_THROT_EN | IOVA_34_EN | SHARE_PGTABLE | MTK_IOMMU_TYPE_MM,
  1307. .hw_list = &m4ulist,
  1308. .inv_sel_reg = REG_MMU_INV_SEL_GEN2,
  1309. .banks_num = 1,
  1310. .banks_enable = {true},
  1311. .iova_region = mt8192_multi_dom,
  1312. .iova_region_nr = ARRAY_SIZE(mt8192_multi_dom),
  1313. .larbid_remap = {{2, 0}, {21}, {24}, {7}, {19}, {9, 10, 11},
  1314. {13, 17, 15/* 17b */, 25}, {5}},
  1315. };
  1316. static const struct mtk_iommu_plat_data mt8195_data_vpp = {
  1317. .m4u_plat = M4U_MT8195,
  1318. .flags = HAS_BCLK | HAS_SUB_COMM_3BITS | OUT_ORDER_WR_EN |
  1319. WR_THROT_EN | IOVA_34_EN | SHARE_PGTABLE | MTK_IOMMU_TYPE_MM,
  1320. .hw_list = &m4ulist,
  1321. .inv_sel_reg = REG_MMU_INV_SEL_GEN2,
  1322. .banks_num = 1,
  1323. .banks_enable = {true},
  1324. .iova_region = mt8192_multi_dom,
  1325. .iova_region_nr = ARRAY_SIZE(mt8192_multi_dom),
  1326. .larbid_remap = {{1}, {3},
  1327. {22, MTK_INVALID_LARBID, MTK_INVALID_LARBID, MTK_INVALID_LARBID, 23},
  1328. {8}, {20}, {12},
  1329. /* 16: 16a; 29: 16b; 30: CCUtop0; 31: CCUtop1 */
  1330. {14, 16, 29, 26, 30, 31, 18},
  1331. {4, MTK_INVALID_LARBID, MTK_INVALID_LARBID, MTK_INVALID_LARBID, 6}},
  1332. };
  1333. static const struct of_device_id mtk_iommu_of_ids[] = {
  1334. { .compatible = "mediatek,mt2712-m4u", .data = &mt2712_data},
  1335. { .compatible = "mediatek,mt6779-m4u", .data = &mt6779_data},
  1336. { .compatible = "mediatek,mt6795-m4u", .data = &mt6795_data},
  1337. { .compatible = "mediatek,mt8167-m4u", .data = &mt8167_data},
  1338. { .compatible = "mediatek,mt8173-m4u", .data = &mt8173_data},
  1339. { .compatible = "mediatek,mt8183-m4u", .data = &mt8183_data},
  1340. { .compatible = "mediatek,mt8186-iommu-mm", .data = &mt8186_data_mm}, /* mm: m4u */
  1341. { .compatible = "mediatek,mt8192-m4u", .data = &mt8192_data},
  1342. { .compatible = "mediatek,mt8195-iommu-infra", .data = &mt8195_data_infra},
  1343. { .compatible = "mediatek,mt8195-iommu-vdo", .data = &mt8195_data_vdo},
  1344. { .compatible = "mediatek,mt8195-iommu-vpp", .data = &mt8195_data_vpp},
  1345. {}
  1346. };
  1347. static struct platform_driver mtk_iommu_driver = {
  1348. .probe = mtk_iommu_probe,
  1349. .remove = mtk_iommu_remove,
  1350. .driver = {
  1351. .name = "mtk-iommu",
  1352. .of_match_table = mtk_iommu_of_ids,
  1353. .pm = &mtk_iommu_pm_ops,
  1354. }
  1355. };
  1356. module_platform_driver(mtk_iommu_driver);
  1357. MODULE_DESCRIPTION("IOMMU API for MediaTek M4U implementations");
  1358. MODULE_LICENSE("GPL v2");