io-pgtable-arm-v7s.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * CPU-agnostic ARM page table allocator.
  4. *
  5. * ARMv7 Short-descriptor format, supporting
  6. * - Basic memory attributes
  7. * - Simplified access permissions (AP[2:1] model)
  8. * - Backwards-compatible TEX remap
  9. * - Large pages/supersections (if indicated by the caller)
  10. *
  11. * Not supporting:
  12. * - Legacy access permissions (AP[2:0] model)
  13. *
  14. * Almost certainly never supporting:
  15. * - PXN
  16. * - Domains
  17. *
  18. * Copyright (C) 2014-2015 ARM Limited
  19. * Copyright (c) 2014-2015 MediaTek Inc.
  20. */
  21. #define pr_fmt(fmt) "arm-v7s io-pgtable: " fmt
  22. #include <linux/atomic.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/gfp.h>
  25. #include <linux/io-pgtable.h>
  26. #include <linux/iommu.h>
  27. #include <linux/kernel.h>
  28. #include <linux/kmemleak.h>
  29. #include <linux/sizes.h>
  30. #include <linux/slab.h>
  31. #include <linux/spinlock.h>
  32. #include <linux/types.h>
  33. #include <asm/barrier.h>
  34. /* Struct accessors */
  35. #define io_pgtable_to_data(x) \
  36. container_of((x), struct arm_v7s_io_pgtable, iop)
  37. #define io_pgtable_ops_to_data(x) \
  38. io_pgtable_to_data(io_pgtable_ops_to_pgtable(x))
  39. /*
  40. * We have 32 bits total; 12 bits resolved at level 1, 8 bits at level 2,
  41. * and 12 bits in a page.
  42. * MediaTek extend 2 bits to reach 34bits, 14 bits at lvl1 and 8 bits at lvl2.
  43. */
  44. #define ARM_V7S_ADDR_BITS 32
  45. #define _ARM_V7S_LVL_BITS(lvl, cfg) ((lvl) == 1 ? ((cfg)->ias - 20) : 8)
  46. #define ARM_V7S_LVL_SHIFT(lvl) ((lvl) == 1 ? 20 : 12)
  47. #define ARM_V7S_TABLE_SHIFT 10
  48. #define ARM_V7S_PTES_PER_LVL(lvl, cfg) (1 << _ARM_V7S_LVL_BITS(lvl, cfg))
  49. #define ARM_V7S_TABLE_SIZE(lvl, cfg) \
  50. (ARM_V7S_PTES_PER_LVL(lvl, cfg) * sizeof(arm_v7s_iopte))
  51. #define ARM_V7S_BLOCK_SIZE(lvl) (1UL << ARM_V7S_LVL_SHIFT(lvl))
  52. #define ARM_V7S_LVL_MASK(lvl) ((u32)(~0U << ARM_V7S_LVL_SHIFT(lvl)))
  53. #define ARM_V7S_TABLE_MASK ((u32)(~0U << ARM_V7S_TABLE_SHIFT))
  54. #define _ARM_V7S_IDX_MASK(lvl, cfg) (ARM_V7S_PTES_PER_LVL(lvl, cfg) - 1)
  55. #define ARM_V7S_LVL_IDX(addr, lvl, cfg) ({ \
  56. int _l = lvl; \
  57. ((addr) >> ARM_V7S_LVL_SHIFT(_l)) & _ARM_V7S_IDX_MASK(_l, cfg); \
  58. })
  59. /*
  60. * Large page/supersection entries are effectively a block of 16 page/section
  61. * entries, along the lines of the LPAE contiguous hint, but all with the
  62. * same output address. For want of a better common name we'll call them
  63. * "contiguous" versions of their respective page/section entries here, but
  64. * noting the distinction (WRT to TLB maintenance) that they represent *one*
  65. * entry repeated 16 times, not 16 separate entries (as in the LPAE case).
  66. */
  67. #define ARM_V7S_CONT_PAGES 16
  68. /* PTE type bits: these are all mixed up with XN/PXN bits in most cases */
  69. #define ARM_V7S_PTE_TYPE_TABLE 0x1
  70. #define ARM_V7S_PTE_TYPE_PAGE 0x2
  71. #define ARM_V7S_PTE_TYPE_CONT_PAGE 0x1
  72. #define ARM_V7S_PTE_IS_VALID(pte) (((pte) & 0x3) != 0)
  73. #define ARM_V7S_PTE_IS_TABLE(pte, lvl) \
  74. ((lvl) == 1 && (((pte) & 0x3) == ARM_V7S_PTE_TYPE_TABLE))
  75. /* Page table bits */
  76. #define ARM_V7S_ATTR_XN(lvl) BIT(4 * (2 - (lvl)))
  77. #define ARM_V7S_ATTR_B BIT(2)
  78. #define ARM_V7S_ATTR_C BIT(3)
  79. #define ARM_V7S_ATTR_NS_TABLE BIT(3)
  80. #define ARM_V7S_ATTR_NS_SECTION BIT(19)
  81. #define ARM_V7S_CONT_SECTION BIT(18)
  82. #define ARM_V7S_CONT_PAGE_XN_SHIFT 15
  83. /*
  84. * The attribute bits are consistently ordered*, but occupy bits [17:10] of
  85. * a level 1 PTE vs. bits [11:4] at level 2. Thus we define the individual
  86. * fields relative to that 8-bit block, plus a total shift relative to the PTE.
  87. */
  88. #define ARM_V7S_ATTR_SHIFT(lvl) (16 - (lvl) * 6)
  89. #define ARM_V7S_ATTR_MASK 0xff
  90. #define ARM_V7S_ATTR_AP0 BIT(0)
  91. #define ARM_V7S_ATTR_AP1 BIT(1)
  92. #define ARM_V7S_ATTR_AP2 BIT(5)
  93. #define ARM_V7S_ATTR_S BIT(6)
  94. #define ARM_V7S_ATTR_NG BIT(7)
  95. #define ARM_V7S_TEX_SHIFT 2
  96. #define ARM_V7S_TEX_MASK 0x7
  97. #define ARM_V7S_ATTR_TEX(val) (((val) & ARM_V7S_TEX_MASK) << ARM_V7S_TEX_SHIFT)
  98. /* MediaTek extend the bits below for PA 32bit/33bit/34bit */
  99. #define ARM_V7S_ATTR_MTK_PA_BIT32 BIT(9)
  100. #define ARM_V7S_ATTR_MTK_PA_BIT33 BIT(4)
  101. #define ARM_V7S_ATTR_MTK_PA_BIT34 BIT(5)
  102. /* *well, except for TEX on level 2 large pages, of course :( */
  103. #define ARM_V7S_CONT_PAGE_TEX_SHIFT 6
  104. #define ARM_V7S_CONT_PAGE_TEX_MASK (ARM_V7S_TEX_MASK << ARM_V7S_CONT_PAGE_TEX_SHIFT)
  105. /* Simplified access permissions */
  106. #define ARM_V7S_PTE_AF ARM_V7S_ATTR_AP0
  107. #define ARM_V7S_PTE_AP_UNPRIV ARM_V7S_ATTR_AP1
  108. #define ARM_V7S_PTE_AP_RDONLY ARM_V7S_ATTR_AP2
  109. /* Register bits */
  110. #define ARM_V7S_RGN_NC 0
  111. #define ARM_V7S_RGN_WBWA 1
  112. #define ARM_V7S_RGN_WT 2
  113. #define ARM_V7S_RGN_WB 3
  114. #define ARM_V7S_PRRR_TYPE_DEVICE 1
  115. #define ARM_V7S_PRRR_TYPE_NORMAL 2
  116. #define ARM_V7S_PRRR_TR(n, type) (((type) & 0x3) << ((n) * 2))
  117. #define ARM_V7S_PRRR_DS0 BIT(16)
  118. #define ARM_V7S_PRRR_DS1 BIT(17)
  119. #define ARM_V7S_PRRR_NS0 BIT(18)
  120. #define ARM_V7S_PRRR_NS1 BIT(19)
  121. #define ARM_V7S_PRRR_NOS(n) BIT((n) + 24)
  122. #define ARM_V7S_NMRR_IR(n, attr) (((attr) & 0x3) << ((n) * 2))
  123. #define ARM_V7S_NMRR_OR(n, attr) (((attr) & 0x3) << ((n) * 2 + 16))
  124. #define ARM_V7S_TTBR_S BIT(1)
  125. #define ARM_V7S_TTBR_NOS BIT(5)
  126. #define ARM_V7S_TTBR_ORGN_ATTR(attr) (((attr) & 0x3) << 3)
  127. #define ARM_V7S_TTBR_IRGN_ATTR(attr) \
  128. ((((attr) & 0x1) << 6) | (((attr) & 0x2) >> 1))
  129. #ifdef CONFIG_ZONE_DMA32
  130. #define ARM_V7S_TABLE_GFP_DMA GFP_DMA32
  131. #define ARM_V7S_TABLE_SLAB_FLAGS SLAB_CACHE_DMA32
  132. #else
  133. #define ARM_V7S_TABLE_GFP_DMA GFP_DMA
  134. #define ARM_V7S_TABLE_SLAB_FLAGS SLAB_CACHE_DMA
  135. #endif
  136. typedef u32 arm_v7s_iopte;
  137. static bool selftest_running;
  138. struct arm_v7s_io_pgtable {
  139. struct io_pgtable iop;
  140. arm_v7s_iopte *pgd;
  141. struct kmem_cache *l2_tables;
  142. spinlock_t split_lock;
  143. };
  144. static bool arm_v7s_pte_is_cont(arm_v7s_iopte pte, int lvl);
  145. static dma_addr_t __arm_v7s_dma_addr(void *pages)
  146. {
  147. return (dma_addr_t)virt_to_phys(pages);
  148. }
  149. static bool arm_v7s_is_mtk_enabled(struct io_pgtable_cfg *cfg)
  150. {
  151. return IS_ENABLED(CONFIG_PHYS_ADDR_T_64BIT) &&
  152. (cfg->quirks & IO_PGTABLE_QUIRK_ARM_MTK_EXT);
  153. }
  154. static arm_v7s_iopte to_mtk_iopte(phys_addr_t paddr, arm_v7s_iopte pte)
  155. {
  156. if (paddr & BIT_ULL(32))
  157. pte |= ARM_V7S_ATTR_MTK_PA_BIT32;
  158. if (paddr & BIT_ULL(33))
  159. pte |= ARM_V7S_ATTR_MTK_PA_BIT33;
  160. if (paddr & BIT_ULL(34))
  161. pte |= ARM_V7S_ATTR_MTK_PA_BIT34;
  162. return pte;
  163. }
  164. static arm_v7s_iopte paddr_to_iopte(phys_addr_t paddr, int lvl,
  165. struct io_pgtable_cfg *cfg)
  166. {
  167. arm_v7s_iopte pte = paddr & ARM_V7S_LVL_MASK(lvl);
  168. if (arm_v7s_is_mtk_enabled(cfg))
  169. return to_mtk_iopte(paddr, pte);
  170. return pte;
  171. }
  172. static phys_addr_t iopte_to_paddr(arm_v7s_iopte pte, int lvl,
  173. struct io_pgtable_cfg *cfg)
  174. {
  175. arm_v7s_iopte mask;
  176. phys_addr_t paddr;
  177. if (ARM_V7S_PTE_IS_TABLE(pte, lvl))
  178. mask = ARM_V7S_TABLE_MASK;
  179. else if (arm_v7s_pte_is_cont(pte, lvl))
  180. mask = ARM_V7S_LVL_MASK(lvl) * ARM_V7S_CONT_PAGES;
  181. else
  182. mask = ARM_V7S_LVL_MASK(lvl);
  183. paddr = pte & mask;
  184. if (!arm_v7s_is_mtk_enabled(cfg))
  185. return paddr;
  186. if (pte & ARM_V7S_ATTR_MTK_PA_BIT32)
  187. paddr |= BIT_ULL(32);
  188. if (pte & ARM_V7S_ATTR_MTK_PA_BIT33)
  189. paddr |= BIT_ULL(33);
  190. if (pte & ARM_V7S_ATTR_MTK_PA_BIT34)
  191. paddr |= BIT_ULL(34);
  192. return paddr;
  193. }
  194. static arm_v7s_iopte *iopte_deref(arm_v7s_iopte pte, int lvl,
  195. struct arm_v7s_io_pgtable *data)
  196. {
  197. return phys_to_virt(iopte_to_paddr(pte, lvl, &data->iop.cfg));
  198. }
  199. static void *__arm_v7s_alloc_table(int lvl, gfp_t gfp,
  200. struct arm_v7s_io_pgtable *data)
  201. {
  202. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  203. struct device *dev = cfg->iommu_dev;
  204. phys_addr_t phys;
  205. dma_addr_t dma;
  206. size_t size = ARM_V7S_TABLE_SIZE(lvl, cfg);
  207. void *table = NULL;
  208. gfp_t gfp_l1;
  209. /*
  210. * ARM_MTK_TTBR_EXT extend the translation table base support larger
  211. * memory address.
  212. */
  213. gfp_l1 = cfg->quirks & IO_PGTABLE_QUIRK_ARM_MTK_TTBR_EXT ?
  214. GFP_KERNEL : ARM_V7S_TABLE_GFP_DMA;
  215. if (lvl == 1)
  216. table = (void *)__get_free_pages(gfp_l1 | __GFP_ZERO, get_order(size));
  217. else if (lvl == 2)
  218. table = kmem_cache_zalloc(data->l2_tables, gfp);
  219. if (!table)
  220. return NULL;
  221. phys = virt_to_phys(table);
  222. if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_MTK_TTBR_EXT ?
  223. phys >= (1ULL << cfg->oas) : phys != (arm_v7s_iopte)phys) {
  224. /* Doesn't fit in PTE */
  225. dev_err(dev, "Page table does not fit in PTE: %pa", &phys);
  226. goto out_free;
  227. }
  228. if (!cfg->coherent_walk) {
  229. dma = dma_map_single(dev, table, size, DMA_TO_DEVICE);
  230. if (dma_mapping_error(dev, dma))
  231. goto out_free;
  232. /*
  233. * We depend on the IOMMU being able to work with any physical
  234. * address directly, so if the DMA layer suggests otherwise by
  235. * translating or truncating them, that bodes very badly...
  236. */
  237. if (dma != phys)
  238. goto out_unmap;
  239. }
  240. if (lvl == 2)
  241. kmemleak_ignore(table);
  242. return table;
  243. out_unmap:
  244. dev_err(dev, "Cannot accommodate DMA translation for IOMMU page tables\n");
  245. dma_unmap_single(dev, dma, size, DMA_TO_DEVICE);
  246. out_free:
  247. if (lvl == 1)
  248. free_pages((unsigned long)table, get_order(size));
  249. else
  250. kmem_cache_free(data->l2_tables, table);
  251. return NULL;
  252. }
  253. static void __arm_v7s_free_table(void *table, int lvl,
  254. struct arm_v7s_io_pgtable *data)
  255. {
  256. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  257. struct device *dev = cfg->iommu_dev;
  258. size_t size = ARM_V7S_TABLE_SIZE(lvl, cfg);
  259. if (!cfg->coherent_walk)
  260. dma_unmap_single(dev, __arm_v7s_dma_addr(table), size,
  261. DMA_TO_DEVICE);
  262. if (lvl == 1)
  263. free_pages((unsigned long)table, get_order(size));
  264. else
  265. kmem_cache_free(data->l2_tables, table);
  266. }
  267. static void __arm_v7s_pte_sync(arm_v7s_iopte *ptep, int num_entries,
  268. struct io_pgtable_cfg *cfg)
  269. {
  270. if (cfg->coherent_walk)
  271. return;
  272. dma_sync_single_for_device(cfg->iommu_dev, __arm_v7s_dma_addr(ptep),
  273. num_entries * sizeof(*ptep), DMA_TO_DEVICE);
  274. }
  275. static void __arm_v7s_set_pte(arm_v7s_iopte *ptep, arm_v7s_iopte pte,
  276. int num_entries, struct io_pgtable_cfg *cfg)
  277. {
  278. int i;
  279. for (i = 0; i < num_entries; i++)
  280. ptep[i] = pte;
  281. __arm_v7s_pte_sync(ptep, num_entries, cfg);
  282. }
  283. static arm_v7s_iopte arm_v7s_prot_to_pte(int prot, int lvl,
  284. struct io_pgtable_cfg *cfg)
  285. {
  286. bool ap = !(cfg->quirks & IO_PGTABLE_QUIRK_NO_PERMS);
  287. arm_v7s_iopte pte = ARM_V7S_ATTR_NG | ARM_V7S_ATTR_S;
  288. if (!(prot & IOMMU_MMIO))
  289. pte |= ARM_V7S_ATTR_TEX(1);
  290. if (ap) {
  291. pte |= ARM_V7S_PTE_AF;
  292. if (!(prot & IOMMU_PRIV))
  293. pte |= ARM_V7S_PTE_AP_UNPRIV;
  294. if (!(prot & IOMMU_WRITE))
  295. pte |= ARM_V7S_PTE_AP_RDONLY;
  296. }
  297. pte <<= ARM_V7S_ATTR_SHIFT(lvl);
  298. if ((prot & IOMMU_NOEXEC) && ap)
  299. pte |= ARM_V7S_ATTR_XN(lvl);
  300. if (prot & IOMMU_MMIO)
  301. pte |= ARM_V7S_ATTR_B;
  302. else if (prot & IOMMU_CACHE)
  303. pte |= ARM_V7S_ATTR_B | ARM_V7S_ATTR_C;
  304. pte |= ARM_V7S_PTE_TYPE_PAGE;
  305. if (lvl == 1 && (cfg->quirks & IO_PGTABLE_QUIRK_ARM_NS))
  306. pte |= ARM_V7S_ATTR_NS_SECTION;
  307. return pte;
  308. }
  309. static int arm_v7s_pte_to_prot(arm_v7s_iopte pte, int lvl)
  310. {
  311. int prot = IOMMU_READ;
  312. arm_v7s_iopte attr = pte >> ARM_V7S_ATTR_SHIFT(lvl);
  313. if (!(attr & ARM_V7S_PTE_AP_RDONLY))
  314. prot |= IOMMU_WRITE;
  315. if (!(attr & ARM_V7S_PTE_AP_UNPRIV))
  316. prot |= IOMMU_PRIV;
  317. if ((attr & (ARM_V7S_TEX_MASK << ARM_V7S_TEX_SHIFT)) == 0)
  318. prot |= IOMMU_MMIO;
  319. else if (pte & ARM_V7S_ATTR_C)
  320. prot |= IOMMU_CACHE;
  321. if (pte & ARM_V7S_ATTR_XN(lvl))
  322. prot |= IOMMU_NOEXEC;
  323. return prot;
  324. }
  325. static arm_v7s_iopte arm_v7s_pte_to_cont(arm_v7s_iopte pte, int lvl)
  326. {
  327. if (lvl == 1) {
  328. pte |= ARM_V7S_CONT_SECTION;
  329. } else if (lvl == 2) {
  330. arm_v7s_iopte xn = pte & ARM_V7S_ATTR_XN(lvl);
  331. arm_v7s_iopte tex = pte & ARM_V7S_CONT_PAGE_TEX_MASK;
  332. pte ^= xn | tex | ARM_V7S_PTE_TYPE_PAGE;
  333. pte |= (xn << ARM_V7S_CONT_PAGE_XN_SHIFT) |
  334. (tex << ARM_V7S_CONT_PAGE_TEX_SHIFT) |
  335. ARM_V7S_PTE_TYPE_CONT_PAGE;
  336. }
  337. return pte;
  338. }
  339. static arm_v7s_iopte arm_v7s_cont_to_pte(arm_v7s_iopte pte, int lvl)
  340. {
  341. if (lvl == 1) {
  342. pte &= ~ARM_V7S_CONT_SECTION;
  343. } else if (lvl == 2) {
  344. arm_v7s_iopte xn = pte & BIT(ARM_V7S_CONT_PAGE_XN_SHIFT);
  345. arm_v7s_iopte tex = pte & (ARM_V7S_CONT_PAGE_TEX_MASK <<
  346. ARM_V7S_CONT_PAGE_TEX_SHIFT);
  347. pte ^= xn | tex | ARM_V7S_PTE_TYPE_CONT_PAGE;
  348. pte |= (xn >> ARM_V7S_CONT_PAGE_XN_SHIFT) |
  349. (tex >> ARM_V7S_CONT_PAGE_TEX_SHIFT) |
  350. ARM_V7S_PTE_TYPE_PAGE;
  351. }
  352. return pte;
  353. }
  354. static bool arm_v7s_pte_is_cont(arm_v7s_iopte pte, int lvl)
  355. {
  356. if (lvl == 1 && !ARM_V7S_PTE_IS_TABLE(pte, lvl))
  357. return pte & ARM_V7S_CONT_SECTION;
  358. else if (lvl == 2)
  359. return !(pte & ARM_V7S_PTE_TYPE_PAGE);
  360. return false;
  361. }
  362. static size_t __arm_v7s_unmap(struct arm_v7s_io_pgtable *,
  363. struct iommu_iotlb_gather *, unsigned long,
  364. size_t, int, arm_v7s_iopte *);
  365. static int arm_v7s_init_pte(struct arm_v7s_io_pgtable *data,
  366. unsigned long iova, phys_addr_t paddr, int prot,
  367. int lvl, int num_entries, arm_v7s_iopte *ptep)
  368. {
  369. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  370. arm_v7s_iopte pte;
  371. int i;
  372. for (i = 0; i < num_entries; i++)
  373. if (ARM_V7S_PTE_IS_TABLE(ptep[i], lvl)) {
  374. /*
  375. * We need to unmap and free the old table before
  376. * overwriting it with a block entry.
  377. */
  378. arm_v7s_iopte *tblp;
  379. size_t sz = ARM_V7S_BLOCK_SIZE(lvl);
  380. tblp = ptep - ARM_V7S_LVL_IDX(iova, lvl, cfg);
  381. if (WARN_ON(__arm_v7s_unmap(data, NULL, iova + i * sz,
  382. sz, lvl, tblp) != sz))
  383. return -EINVAL;
  384. } else if (ptep[i]) {
  385. /* We require an unmap first */
  386. WARN_ON(!selftest_running);
  387. return -EEXIST;
  388. }
  389. pte = arm_v7s_prot_to_pte(prot, lvl, cfg);
  390. if (num_entries > 1)
  391. pte = arm_v7s_pte_to_cont(pte, lvl);
  392. pte |= paddr_to_iopte(paddr, lvl, cfg);
  393. __arm_v7s_set_pte(ptep, pte, num_entries, cfg);
  394. return 0;
  395. }
  396. static arm_v7s_iopte arm_v7s_install_table(arm_v7s_iopte *table,
  397. arm_v7s_iopte *ptep,
  398. arm_v7s_iopte curr,
  399. struct io_pgtable_cfg *cfg)
  400. {
  401. phys_addr_t phys = virt_to_phys(table);
  402. arm_v7s_iopte old, new;
  403. new = phys | ARM_V7S_PTE_TYPE_TABLE;
  404. if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_MTK_TTBR_EXT)
  405. new = to_mtk_iopte(phys, new);
  406. if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_NS)
  407. new |= ARM_V7S_ATTR_NS_TABLE;
  408. /*
  409. * Ensure the table itself is visible before its PTE can be.
  410. * Whilst we could get away with cmpxchg64_release below, this
  411. * doesn't have any ordering semantics when !CONFIG_SMP.
  412. */
  413. dma_wmb();
  414. old = cmpxchg_relaxed(ptep, curr, new);
  415. __arm_v7s_pte_sync(ptep, 1, cfg);
  416. return old;
  417. }
  418. static int __arm_v7s_map(struct arm_v7s_io_pgtable *data, unsigned long iova,
  419. phys_addr_t paddr, size_t size, int prot,
  420. int lvl, arm_v7s_iopte *ptep, gfp_t gfp)
  421. {
  422. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  423. arm_v7s_iopte pte, *cptep;
  424. int num_entries = size >> ARM_V7S_LVL_SHIFT(lvl);
  425. /* Find our entry at the current level */
  426. ptep += ARM_V7S_LVL_IDX(iova, lvl, cfg);
  427. /* If we can install a leaf entry at this level, then do so */
  428. if (num_entries)
  429. return arm_v7s_init_pte(data, iova, paddr, prot,
  430. lvl, num_entries, ptep);
  431. /* We can't allocate tables at the final level */
  432. if (WARN_ON(lvl == 2))
  433. return -EINVAL;
  434. /* Grab a pointer to the next level */
  435. pte = READ_ONCE(*ptep);
  436. if (!pte) {
  437. cptep = __arm_v7s_alloc_table(lvl + 1, gfp, data);
  438. if (!cptep)
  439. return -ENOMEM;
  440. pte = arm_v7s_install_table(cptep, ptep, 0, cfg);
  441. if (pte)
  442. __arm_v7s_free_table(cptep, lvl + 1, data);
  443. } else {
  444. /* We've no easy way of knowing if it's synced yet, so... */
  445. __arm_v7s_pte_sync(ptep, 1, cfg);
  446. }
  447. if (ARM_V7S_PTE_IS_TABLE(pte, lvl)) {
  448. cptep = iopte_deref(pte, lvl, data);
  449. } else if (pte) {
  450. /* We require an unmap first */
  451. WARN_ON(!selftest_running);
  452. return -EEXIST;
  453. }
  454. /* Rinse, repeat */
  455. return __arm_v7s_map(data, iova, paddr, size, prot, lvl + 1, cptep, gfp);
  456. }
  457. static int arm_v7s_map_pages(struct io_pgtable_ops *ops, unsigned long iova,
  458. phys_addr_t paddr, size_t pgsize, size_t pgcount,
  459. int prot, gfp_t gfp, size_t *mapped)
  460. {
  461. struct arm_v7s_io_pgtable *data = io_pgtable_ops_to_data(ops);
  462. int ret = -EINVAL;
  463. if (WARN_ON(iova >= (1ULL << data->iop.cfg.ias) ||
  464. paddr >= (1ULL << data->iop.cfg.oas)))
  465. return -ERANGE;
  466. /* If no access, then nothing to do */
  467. if (!(prot & (IOMMU_READ | IOMMU_WRITE)))
  468. return 0;
  469. while (pgcount--) {
  470. ret = __arm_v7s_map(data, iova, paddr, pgsize, prot, 1, data->pgd,
  471. gfp);
  472. if (ret)
  473. break;
  474. iova += pgsize;
  475. paddr += pgsize;
  476. if (mapped)
  477. *mapped += pgsize;
  478. }
  479. /*
  480. * Synchronise all PTE updates for the new mapping before there's
  481. * a chance for anything to kick off a table walk for the new iova.
  482. */
  483. wmb();
  484. return ret;
  485. }
  486. static int arm_v7s_map(struct io_pgtable_ops *ops, unsigned long iova,
  487. phys_addr_t paddr, size_t size, int prot, gfp_t gfp)
  488. {
  489. return arm_v7s_map_pages(ops, iova, paddr, size, 1, prot, gfp, NULL);
  490. }
  491. static void arm_v7s_free_pgtable(struct io_pgtable *iop)
  492. {
  493. struct arm_v7s_io_pgtable *data = io_pgtable_to_data(iop);
  494. int i;
  495. for (i = 0; i < ARM_V7S_PTES_PER_LVL(1, &data->iop.cfg); i++) {
  496. arm_v7s_iopte pte = data->pgd[i];
  497. if (ARM_V7S_PTE_IS_TABLE(pte, 1))
  498. __arm_v7s_free_table(iopte_deref(pte, 1, data),
  499. 2, data);
  500. }
  501. __arm_v7s_free_table(data->pgd, 1, data);
  502. kmem_cache_destroy(data->l2_tables);
  503. kfree(data);
  504. }
  505. static arm_v7s_iopte arm_v7s_split_cont(struct arm_v7s_io_pgtable *data,
  506. unsigned long iova, int idx, int lvl,
  507. arm_v7s_iopte *ptep)
  508. {
  509. struct io_pgtable *iop = &data->iop;
  510. arm_v7s_iopte pte;
  511. size_t size = ARM_V7S_BLOCK_SIZE(lvl);
  512. int i;
  513. /* Check that we didn't lose a race to get the lock */
  514. pte = *ptep;
  515. if (!arm_v7s_pte_is_cont(pte, lvl))
  516. return pte;
  517. ptep -= idx & (ARM_V7S_CONT_PAGES - 1);
  518. pte = arm_v7s_cont_to_pte(pte, lvl);
  519. for (i = 0; i < ARM_V7S_CONT_PAGES; i++)
  520. ptep[i] = pte + i * size;
  521. __arm_v7s_pte_sync(ptep, ARM_V7S_CONT_PAGES, &iop->cfg);
  522. size *= ARM_V7S_CONT_PAGES;
  523. io_pgtable_tlb_flush_walk(iop, iova, size, size);
  524. return pte;
  525. }
  526. static size_t arm_v7s_split_blk_unmap(struct arm_v7s_io_pgtable *data,
  527. struct iommu_iotlb_gather *gather,
  528. unsigned long iova, size_t size,
  529. arm_v7s_iopte blk_pte,
  530. arm_v7s_iopte *ptep)
  531. {
  532. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  533. arm_v7s_iopte pte, *tablep;
  534. int i, unmap_idx, num_entries, num_ptes;
  535. tablep = __arm_v7s_alloc_table(2, GFP_ATOMIC, data);
  536. if (!tablep)
  537. return 0; /* Bytes unmapped */
  538. num_ptes = ARM_V7S_PTES_PER_LVL(2, cfg);
  539. num_entries = size >> ARM_V7S_LVL_SHIFT(2);
  540. unmap_idx = ARM_V7S_LVL_IDX(iova, 2, cfg);
  541. pte = arm_v7s_prot_to_pte(arm_v7s_pte_to_prot(blk_pte, 1), 2, cfg);
  542. if (num_entries > 1)
  543. pte = arm_v7s_pte_to_cont(pte, 2);
  544. for (i = 0; i < num_ptes; i += num_entries, pte += size) {
  545. /* Unmap! */
  546. if (i == unmap_idx)
  547. continue;
  548. __arm_v7s_set_pte(&tablep[i], pte, num_entries, cfg);
  549. }
  550. pte = arm_v7s_install_table(tablep, ptep, blk_pte, cfg);
  551. if (pte != blk_pte) {
  552. __arm_v7s_free_table(tablep, 2, data);
  553. if (!ARM_V7S_PTE_IS_TABLE(pte, 1))
  554. return 0;
  555. tablep = iopte_deref(pte, 1, data);
  556. return __arm_v7s_unmap(data, gather, iova, size, 2, tablep);
  557. }
  558. io_pgtable_tlb_add_page(&data->iop, gather, iova, size);
  559. return size;
  560. }
  561. static size_t __arm_v7s_unmap(struct arm_v7s_io_pgtable *data,
  562. struct iommu_iotlb_gather *gather,
  563. unsigned long iova, size_t size, int lvl,
  564. arm_v7s_iopte *ptep)
  565. {
  566. arm_v7s_iopte pte[ARM_V7S_CONT_PAGES];
  567. struct io_pgtable *iop = &data->iop;
  568. int idx, i = 0, num_entries = size >> ARM_V7S_LVL_SHIFT(lvl);
  569. /* Something went horribly wrong and we ran out of page table */
  570. if (WARN_ON(lvl > 2))
  571. return 0;
  572. idx = ARM_V7S_LVL_IDX(iova, lvl, &iop->cfg);
  573. ptep += idx;
  574. do {
  575. pte[i] = READ_ONCE(ptep[i]);
  576. if (WARN_ON(!ARM_V7S_PTE_IS_VALID(pte[i])))
  577. return 0;
  578. } while (++i < num_entries);
  579. /*
  580. * If we've hit a contiguous 'large page' entry at this level, it
  581. * needs splitting first, unless we're unmapping the whole lot.
  582. *
  583. * For splitting, we can't rewrite 16 PTEs atomically, and since we
  584. * can't necessarily assume TEX remap we don't have a software bit to
  585. * mark live entries being split. In practice (i.e. DMA API code), we
  586. * will never be splitting large pages anyway, so just wrap this edge
  587. * case in a lock for the sake of correctness and be done with it.
  588. */
  589. if (num_entries <= 1 && arm_v7s_pte_is_cont(pte[0], lvl)) {
  590. unsigned long flags;
  591. spin_lock_irqsave(&data->split_lock, flags);
  592. pte[0] = arm_v7s_split_cont(data, iova, idx, lvl, ptep);
  593. spin_unlock_irqrestore(&data->split_lock, flags);
  594. }
  595. /* If the size matches this level, we're in the right place */
  596. if (num_entries) {
  597. size_t blk_size = ARM_V7S_BLOCK_SIZE(lvl);
  598. __arm_v7s_set_pte(ptep, 0, num_entries, &iop->cfg);
  599. for (i = 0; i < num_entries; i++) {
  600. if (ARM_V7S_PTE_IS_TABLE(pte[i], lvl)) {
  601. /* Also flush any partial walks */
  602. io_pgtable_tlb_flush_walk(iop, iova, blk_size,
  603. ARM_V7S_BLOCK_SIZE(lvl + 1));
  604. ptep = iopte_deref(pte[i], lvl, data);
  605. __arm_v7s_free_table(ptep, lvl + 1, data);
  606. } else if (!iommu_iotlb_gather_queued(gather)) {
  607. io_pgtable_tlb_add_page(iop, gather, iova, blk_size);
  608. }
  609. iova += blk_size;
  610. }
  611. return size;
  612. } else if (lvl == 1 && !ARM_V7S_PTE_IS_TABLE(pte[0], lvl)) {
  613. /*
  614. * Insert a table at the next level to map the old region,
  615. * minus the part we want to unmap
  616. */
  617. return arm_v7s_split_blk_unmap(data, gather, iova, size, pte[0],
  618. ptep);
  619. }
  620. /* Keep on walkin' */
  621. ptep = iopte_deref(pte[0], lvl, data);
  622. return __arm_v7s_unmap(data, gather, iova, size, lvl + 1, ptep);
  623. }
  624. static size_t arm_v7s_unmap_pages(struct io_pgtable_ops *ops, unsigned long iova,
  625. size_t pgsize, size_t pgcount,
  626. struct iommu_iotlb_gather *gather)
  627. {
  628. struct arm_v7s_io_pgtable *data = io_pgtable_ops_to_data(ops);
  629. size_t unmapped = 0, ret;
  630. if (WARN_ON(iova >= (1ULL << data->iop.cfg.ias)))
  631. return 0;
  632. while (pgcount--) {
  633. ret = __arm_v7s_unmap(data, gather, iova, pgsize, 1, data->pgd);
  634. if (!ret)
  635. break;
  636. unmapped += pgsize;
  637. iova += pgsize;
  638. }
  639. return unmapped;
  640. }
  641. static size_t arm_v7s_unmap(struct io_pgtable_ops *ops, unsigned long iova,
  642. size_t size, struct iommu_iotlb_gather *gather)
  643. {
  644. return arm_v7s_unmap_pages(ops, iova, size, 1, gather);
  645. }
  646. static phys_addr_t arm_v7s_iova_to_phys(struct io_pgtable_ops *ops,
  647. unsigned long iova)
  648. {
  649. struct arm_v7s_io_pgtable *data = io_pgtable_ops_to_data(ops);
  650. arm_v7s_iopte *ptep = data->pgd, pte;
  651. int lvl = 0;
  652. u32 mask;
  653. do {
  654. ptep += ARM_V7S_LVL_IDX(iova, ++lvl, &data->iop.cfg);
  655. pte = READ_ONCE(*ptep);
  656. ptep = iopte_deref(pte, lvl, data);
  657. } while (ARM_V7S_PTE_IS_TABLE(pte, lvl));
  658. if (!ARM_V7S_PTE_IS_VALID(pte))
  659. return 0;
  660. mask = ARM_V7S_LVL_MASK(lvl);
  661. if (arm_v7s_pte_is_cont(pte, lvl))
  662. mask *= ARM_V7S_CONT_PAGES;
  663. return iopte_to_paddr(pte, lvl, &data->iop.cfg) | (iova & ~mask);
  664. }
  665. static struct io_pgtable *arm_v7s_alloc_pgtable(struct io_pgtable_cfg *cfg,
  666. void *cookie)
  667. {
  668. struct arm_v7s_io_pgtable *data;
  669. slab_flags_t slab_flag;
  670. phys_addr_t paddr;
  671. if (cfg->ias > (arm_v7s_is_mtk_enabled(cfg) ? 34 : ARM_V7S_ADDR_BITS))
  672. return NULL;
  673. if (cfg->oas > (arm_v7s_is_mtk_enabled(cfg) ? 35 : ARM_V7S_ADDR_BITS))
  674. return NULL;
  675. if (cfg->quirks & ~(IO_PGTABLE_QUIRK_ARM_NS |
  676. IO_PGTABLE_QUIRK_NO_PERMS |
  677. IO_PGTABLE_QUIRK_ARM_MTK_EXT |
  678. IO_PGTABLE_QUIRK_ARM_MTK_TTBR_EXT))
  679. return NULL;
  680. /* If ARM_MTK_4GB is enabled, the NO_PERMS is also expected. */
  681. if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_MTK_EXT &&
  682. !(cfg->quirks & IO_PGTABLE_QUIRK_NO_PERMS))
  683. return NULL;
  684. if ((cfg->quirks & IO_PGTABLE_QUIRK_ARM_MTK_TTBR_EXT) &&
  685. !arm_v7s_is_mtk_enabled(cfg))
  686. return NULL;
  687. data = kmalloc(sizeof(*data), GFP_KERNEL);
  688. if (!data)
  689. return NULL;
  690. spin_lock_init(&data->split_lock);
  691. /*
  692. * ARM_MTK_TTBR_EXT extend the translation table base support larger
  693. * memory address.
  694. */
  695. slab_flag = cfg->quirks & IO_PGTABLE_QUIRK_ARM_MTK_TTBR_EXT ?
  696. 0 : ARM_V7S_TABLE_SLAB_FLAGS;
  697. data->l2_tables = kmem_cache_create("io-pgtable_armv7s_l2",
  698. ARM_V7S_TABLE_SIZE(2, cfg),
  699. ARM_V7S_TABLE_SIZE(2, cfg),
  700. slab_flag, NULL);
  701. if (!data->l2_tables)
  702. goto out_free_data;
  703. data->iop.ops = (struct io_pgtable_ops) {
  704. .map = arm_v7s_map,
  705. .map_pages = arm_v7s_map_pages,
  706. .unmap = arm_v7s_unmap,
  707. .unmap_pages = arm_v7s_unmap_pages,
  708. .iova_to_phys = arm_v7s_iova_to_phys,
  709. };
  710. /* We have to do this early for __arm_v7s_alloc_table to work... */
  711. data->iop.cfg = *cfg;
  712. /*
  713. * Unless the IOMMU driver indicates supersection support by
  714. * having SZ_16M set in the initial bitmap, they won't be used.
  715. */
  716. cfg->pgsize_bitmap &= SZ_4K | SZ_64K | SZ_1M | SZ_16M;
  717. /* TCR: T0SZ=0, EAE=0 (if applicable) */
  718. cfg->arm_v7s_cfg.tcr = 0;
  719. /*
  720. * TEX remap: the indices used map to the closest equivalent types
  721. * under the non-TEX-remap interpretation of those attribute bits,
  722. * excepting various implementation-defined aspects of shareability.
  723. */
  724. cfg->arm_v7s_cfg.prrr = ARM_V7S_PRRR_TR(1, ARM_V7S_PRRR_TYPE_DEVICE) |
  725. ARM_V7S_PRRR_TR(4, ARM_V7S_PRRR_TYPE_NORMAL) |
  726. ARM_V7S_PRRR_TR(7, ARM_V7S_PRRR_TYPE_NORMAL) |
  727. ARM_V7S_PRRR_DS0 | ARM_V7S_PRRR_DS1 |
  728. ARM_V7S_PRRR_NS1 | ARM_V7S_PRRR_NOS(7);
  729. cfg->arm_v7s_cfg.nmrr = ARM_V7S_NMRR_IR(7, ARM_V7S_RGN_WBWA) |
  730. ARM_V7S_NMRR_OR(7, ARM_V7S_RGN_WBWA);
  731. /* Looking good; allocate a pgd */
  732. data->pgd = __arm_v7s_alloc_table(1, GFP_KERNEL, data);
  733. if (!data->pgd)
  734. goto out_free_data;
  735. /* Ensure the empty pgd is visible before any actual TTBR write */
  736. wmb();
  737. /* TTBR */
  738. paddr = virt_to_phys(data->pgd);
  739. if (arm_v7s_is_mtk_enabled(cfg))
  740. cfg->arm_v7s_cfg.ttbr = paddr | upper_32_bits(paddr);
  741. else
  742. cfg->arm_v7s_cfg.ttbr = paddr | ARM_V7S_TTBR_S |
  743. (cfg->coherent_walk ? (ARM_V7S_TTBR_NOS |
  744. ARM_V7S_TTBR_IRGN_ATTR(ARM_V7S_RGN_WBWA) |
  745. ARM_V7S_TTBR_ORGN_ATTR(ARM_V7S_RGN_WBWA)) :
  746. (ARM_V7S_TTBR_IRGN_ATTR(ARM_V7S_RGN_NC) |
  747. ARM_V7S_TTBR_ORGN_ATTR(ARM_V7S_RGN_NC)));
  748. return &data->iop;
  749. out_free_data:
  750. kmem_cache_destroy(data->l2_tables);
  751. kfree(data);
  752. return NULL;
  753. }
  754. struct io_pgtable_init_fns io_pgtable_arm_v7s_init_fns = {
  755. .alloc = arm_v7s_alloc_pgtable,
  756. .free = arm_v7s_free_pgtable,
  757. };
  758. #ifdef CONFIG_IOMMU_IO_PGTABLE_ARMV7S_SELFTEST
  759. static struct io_pgtable_cfg *cfg_cookie __initdata;
  760. static void __init dummy_tlb_flush_all(void *cookie)
  761. {
  762. WARN_ON(cookie != cfg_cookie);
  763. }
  764. static void __init dummy_tlb_flush(unsigned long iova, size_t size,
  765. size_t granule, void *cookie)
  766. {
  767. WARN_ON(cookie != cfg_cookie);
  768. WARN_ON(!(size & cfg_cookie->pgsize_bitmap));
  769. }
  770. static void __init dummy_tlb_add_page(struct iommu_iotlb_gather *gather,
  771. unsigned long iova, size_t granule,
  772. void *cookie)
  773. {
  774. dummy_tlb_flush(iova, granule, granule, cookie);
  775. }
  776. static const struct iommu_flush_ops dummy_tlb_ops __initconst = {
  777. .tlb_flush_all = dummy_tlb_flush_all,
  778. .tlb_flush_walk = dummy_tlb_flush,
  779. .tlb_add_page = dummy_tlb_add_page,
  780. };
  781. #define __FAIL(ops) ({ \
  782. WARN(1, "selftest: test failed\n"); \
  783. selftest_running = false; \
  784. -EFAULT; \
  785. })
  786. static int __init arm_v7s_do_selftests(void)
  787. {
  788. struct io_pgtable_ops *ops;
  789. struct io_pgtable_cfg cfg = {
  790. .tlb = &dummy_tlb_ops,
  791. .oas = 32,
  792. .ias = 32,
  793. .coherent_walk = true,
  794. .quirks = IO_PGTABLE_QUIRK_ARM_NS,
  795. .pgsize_bitmap = SZ_4K | SZ_64K | SZ_1M | SZ_16M,
  796. };
  797. unsigned int iova, size, iova_start;
  798. unsigned int i, loopnr = 0;
  799. selftest_running = true;
  800. cfg_cookie = &cfg;
  801. ops = alloc_io_pgtable_ops(ARM_V7S, &cfg, &cfg);
  802. if (!ops) {
  803. pr_err("selftest: failed to allocate io pgtable ops\n");
  804. return -EINVAL;
  805. }
  806. /*
  807. * Initial sanity checks.
  808. * Empty page tables shouldn't provide any translations.
  809. */
  810. if (ops->iova_to_phys(ops, 42))
  811. return __FAIL(ops);
  812. if (ops->iova_to_phys(ops, SZ_1G + 42))
  813. return __FAIL(ops);
  814. if (ops->iova_to_phys(ops, SZ_2G + 42))
  815. return __FAIL(ops);
  816. /*
  817. * Distinct mappings of different granule sizes.
  818. */
  819. iova = 0;
  820. for_each_set_bit(i, &cfg.pgsize_bitmap, BITS_PER_LONG) {
  821. size = 1UL << i;
  822. if (ops->map(ops, iova, iova, size, IOMMU_READ |
  823. IOMMU_WRITE |
  824. IOMMU_NOEXEC |
  825. IOMMU_CACHE, GFP_KERNEL))
  826. return __FAIL(ops);
  827. /* Overlapping mappings */
  828. if (!ops->map(ops, iova, iova + size, size,
  829. IOMMU_READ | IOMMU_NOEXEC, GFP_KERNEL))
  830. return __FAIL(ops);
  831. if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
  832. return __FAIL(ops);
  833. iova += SZ_16M;
  834. loopnr++;
  835. }
  836. /* Partial unmap */
  837. i = 1;
  838. size = 1UL << __ffs(cfg.pgsize_bitmap);
  839. while (i < loopnr) {
  840. iova_start = i * SZ_16M;
  841. if (ops->unmap(ops, iova_start + size, size, NULL) != size)
  842. return __FAIL(ops);
  843. /* Remap of partial unmap */
  844. if (ops->map(ops, iova_start + size, size, size, IOMMU_READ, GFP_KERNEL))
  845. return __FAIL(ops);
  846. if (ops->iova_to_phys(ops, iova_start + size + 42)
  847. != (size + 42))
  848. return __FAIL(ops);
  849. i++;
  850. }
  851. /* Full unmap */
  852. iova = 0;
  853. for_each_set_bit(i, &cfg.pgsize_bitmap, BITS_PER_LONG) {
  854. size = 1UL << i;
  855. if (ops->unmap(ops, iova, size, NULL) != size)
  856. return __FAIL(ops);
  857. if (ops->iova_to_phys(ops, iova + 42))
  858. return __FAIL(ops);
  859. /* Remap full block */
  860. if (ops->map(ops, iova, iova, size, IOMMU_WRITE, GFP_KERNEL))
  861. return __FAIL(ops);
  862. if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
  863. return __FAIL(ops);
  864. iova += SZ_16M;
  865. }
  866. free_io_pgtable_ops(ops);
  867. selftest_running = false;
  868. pr_info("self test ok\n");
  869. return 0;
  870. }
  871. subsys_initcall(arm_v7s_do_selftests);
  872. #endif