imx8mp.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Interconnect framework driver for i.MX8MP SoC
  4. *
  5. * Copyright 2022 NXP
  6. * Peng Fan <[email protected]>
  7. */
  8. #include <linux/module.h>
  9. #include <linux/of_device.h>
  10. #include <linux/platform_device.h>
  11. #include <dt-bindings/interconnect/fsl,imx8mp.h>
  12. #include "imx.h"
  13. static const struct imx_icc_node_adj_desc imx8mp_noc_adj = {
  14. .bw_mul = 1,
  15. .bw_div = 16,
  16. .main_noc = true,
  17. };
  18. static struct imx_icc_noc_setting noc_setting_nodes[] = {
  19. [IMX8MP_ICM_MLMIX] = {
  20. .reg = 0x180,
  21. .mode = IMX_NOC_MODE_FIXED,
  22. .prio_level = 3,
  23. },
  24. [IMX8MP_ICM_DSP] = {
  25. .reg = 0x200,
  26. .mode = IMX_NOC_MODE_FIXED,
  27. .prio_level = 3,
  28. },
  29. [IMX8MP_ICM_SDMA2PER] = {
  30. .reg = 0x280,
  31. .mode = IMX_NOC_MODE_FIXED,
  32. .prio_level = 4,
  33. },
  34. [IMX8MP_ICM_SDMA2BURST] = {
  35. .reg = 0x300,
  36. .mode = IMX_NOC_MODE_FIXED,
  37. .prio_level = 4,
  38. },
  39. [IMX8MP_ICM_SDMA3PER] = {
  40. .reg = 0x380,
  41. .mode = IMX_NOC_MODE_FIXED,
  42. .prio_level = 4,
  43. },
  44. [IMX8MP_ICM_SDMA3BURST] = {
  45. .reg = 0x400,
  46. .mode = IMX_NOC_MODE_FIXED,
  47. .prio_level = 4,
  48. },
  49. [IMX8MP_ICM_EDMA] = {
  50. .reg = 0x480,
  51. .mode = IMX_NOC_MODE_FIXED,
  52. .prio_level = 4,
  53. },
  54. [IMX8MP_ICM_GPU3D] = {
  55. .reg = 0x500,
  56. .mode = IMX_NOC_MODE_FIXED,
  57. .prio_level = 3,
  58. },
  59. [IMX8MP_ICM_GPU2D] = {
  60. .reg = 0x580,
  61. .mode = IMX_NOC_MODE_FIXED,
  62. .prio_level = 3,
  63. },
  64. [IMX8MP_ICM_HRV] = {
  65. .reg = 0x600,
  66. .mode = IMX_NOC_MODE_FIXED,
  67. .prio_level = 2,
  68. .ext_control = 1,
  69. },
  70. [IMX8MP_ICM_LCDIF_HDMI] = {
  71. .reg = 0x680,
  72. .mode = IMX_NOC_MODE_FIXED,
  73. .prio_level = 2,
  74. .ext_control = 1,
  75. },
  76. [IMX8MP_ICM_HDCP] = {
  77. .reg = 0x700,
  78. .mode = IMX_NOC_MODE_FIXED,
  79. .prio_level = 5,
  80. },
  81. [IMX8MP_ICM_NOC_PCIE] = {
  82. .reg = 0x780,
  83. .mode = IMX_NOC_MODE_FIXED,
  84. .prio_level = 3,
  85. },
  86. [IMX8MP_ICM_USB1] = {
  87. .reg = 0x800,
  88. .mode = IMX_NOC_MODE_FIXED,
  89. .prio_level = 3,
  90. },
  91. [IMX8MP_ICM_USB2] = {
  92. .reg = 0x880,
  93. .mode = IMX_NOC_MODE_FIXED,
  94. .prio_level = 3,
  95. },
  96. [IMX8MP_ICM_PCIE] = {
  97. .reg = 0x900,
  98. .mode = IMX_NOC_MODE_FIXED,
  99. .prio_level = 3,
  100. },
  101. [IMX8MP_ICM_LCDIF_RD] = {
  102. .reg = 0x980,
  103. .mode = IMX_NOC_MODE_FIXED,
  104. .prio_level = 2,
  105. .ext_control = 1,
  106. },
  107. [IMX8MP_ICM_LCDIF_WR] = {
  108. .reg = 0xa00,
  109. .mode = IMX_NOC_MODE_FIXED,
  110. .prio_level = 2,
  111. .ext_control = 1,
  112. },
  113. [IMX8MP_ICM_ISI0] = {
  114. .reg = 0xa80,
  115. .mode = IMX_NOC_MODE_FIXED,
  116. .prio_level = 2,
  117. .ext_control = 1,
  118. },
  119. [IMX8MP_ICM_ISI1] = {
  120. .reg = 0xb00,
  121. .mode = IMX_NOC_MODE_FIXED,
  122. .prio_level = 2,
  123. .ext_control = 1,
  124. },
  125. [IMX8MP_ICM_ISI2] = {
  126. .reg = 0xb80,
  127. .mode = IMX_NOC_MODE_FIXED,
  128. .prio_level = 2,
  129. .ext_control = 1,
  130. },
  131. [IMX8MP_ICM_ISP0] = {
  132. .reg = 0xc00,
  133. .mode = IMX_NOC_MODE_FIXED,
  134. .prio_level = 7,
  135. },
  136. [IMX8MP_ICM_ISP1] = {
  137. .reg = 0xc80,
  138. .mode = IMX_NOC_MODE_FIXED,
  139. .prio_level = 7,
  140. },
  141. [IMX8MP_ICM_DWE] = {
  142. .reg = 0xd00,
  143. .mode = IMX_NOC_MODE_FIXED,
  144. .prio_level = 7,
  145. },
  146. [IMX8MP_ICM_VPU_G1] = {
  147. .reg = 0xd80,
  148. .mode = IMX_NOC_MODE_FIXED,
  149. .prio_level = 3,
  150. },
  151. [IMX8MP_ICM_VPU_G2] = {
  152. .reg = 0xe00,
  153. .mode = IMX_NOC_MODE_FIXED,
  154. .prio_level = 3,
  155. },
  156. [IMX8MP_ICM_VPU_H1] = {
  157. .reg = 0xe80,
  158. .mode = IMX_NOC_MODE_FIXED,
  159. .prio_level = 3,
  160. },
  161. [IMX8MP_ICN_MEDIA] = {
  162. .mode = IMX_NOC_MODE_UNCONFIGURED,
  163. },
  164. [IMX8MP_ICN_VIDEO] = {
  165. .mode = IMX_NOC_MODE_UNCONFIGURED,
  166. },
  167. [IMX8MP_ICN_AUDIO] = {
  168. .mode = IMX_NOC_MODE_UNCONFIGURED,
  169. },
  170. [IMX8MP_ICN_HDMI] = {
  171. .mode = IMX_NOC_MODE_UNCONFIGURED,
  172. },
  173. [IMX8MP_ICN_GPU] = {
  174. .mode = IMX_NOC_MODE_UNCONFIGURED,
  175. },
  176. [IMX8MP_ICN_HSIO] = {
  177. .mode = IMX_NOC_MODE_UNCONFIGURED,
  178. },
  179. };
  180. /* Describe bus masters, slaves and connections between them */
  181. static struct imx_icc_node_desc nodes[] = {
  182. DEFINE_BUS_INTERCONNECT("NOC", IMX8MP_ICN_NOC, &imx8mp_noc_adj,
  183. IMX8MP_ICS_DRAM, IMX8MP_ICN_MAIN),
  184. DEFINE_BUS_SLAVE("OCRAM", IMX8MP_ICS_OCRAM, NULL),
  185. DEFINE_BUS_SLAVE("DRAM", IMX8MP_ICS_DRAM, NULL),
  186. DEFINE_BUS_MASTER("A53", IMX8MP_ICM_A53, IMX8MP_ICN_NOC),
  187. DEFINE_BUS_MASTER("SUPERMIX", IMX8MP_ICM_SUPERMIX, IMX8MP_ICN_NOC),
  188. DEFINE_BUS_MASTER("GIC", IMX8MP_ICM_GIC, IMX8MP_ICN_NOC),
  189. DEFINE_BUS_MASTER("MLMIX", IMX8MP_ICM_MLMIX, IMX8MP_ICN_NOC),
  190. DEFINE_BUS_INTERCONNECT("NOC_AUDIO", IMX8MP_ICN_AUDIO, NULL, IMX8MP_ICN_NOC),
  191. DEFINE_BUS_MASTER("DSP", IMX8MP_ICM_DSP, IMX8MP_ICN_AUDIO),
  192. DEFINE_BUS_MASTER("SDMA2PER", IMX8MP_ICM_SDMA2PER, IMX8MP_ICN_AUDIO),
  193. DEFINE_BUS_MASTER("SDMA2BURST", IMX8MP_ICM_SDMA2BURST, IMX8MP_ICN_AUDIO),
  194. DEFINE_BUS_MASTER("SDMA3PER", IMX8MP_ICM_SDMA3PER, IMX8MP_ICN_AUDIO),
  195. DEFINE_BUS_MASTER("SDMA3BURST", IMX8MP_ICM_SDMA3BURST, IMX8MP_ICN_AUDIO),
  196. DEFINE_BUS_MASTER("EDMA", IMX8MP_ICM_EDMA, IMX8MP_ICN_AUDIO),
  197. DEFINE_BUS_INTERCONNECT("NOC_GPU", IMX8MP_ICN_GPU, NULL, IMX8MP_ICN_NOC),
  198. DEFINE_BUS_MASTER("GPU 2D", IMX8MP_ICM_GPU2D, IMX8MP_ICN_GPU),
  199. DEFINE_BUS_MASTER("GPU 3D", IMX8MP_ICM_GPU3D, IMX8MP_ICN_GPU),
  200. DEFINE_BUS_INTERCONNECT("NOC_HDMI", IMX8MP_ICN_HDMI, NULL, IMX8MP_ICN_NOC),
  201. DEFINE_BUS_MASTER("HRV", IMX8MP_ICM_HRV, IMX8MP_ICN_HDMI),
  202. DEFINE_BUS_MASTER("LCDIF_HDMI", IMX8MP_ICM_LCDIF_HDMI, IMX8MP_ICN_HDMI),
  203. DEFINE_BUS_MASTER("HDCP", IMX8MP_ICM_HDCP, IMX8MP_ICN_HDMI),
  204. DEFINE_BUS_INTERCONNECT("NOC_HSIO", IMX8MP_ICN_HSIO, NULL, IMX8MP_ICN_NOC),
  205. DEFINE_BUS_MASTER("NOC_PCIE", IMX8MP_ICM_NOC_PCIE, IMX8MP_ICN_HSIO),
  206. DEFINE_BUS_MASTER("USB1", IMX8MP_ICM_USB1, IMX8MP_ICN_HSIO),
  207. DEFINE_BUS_MASTER("USB2", IMX8MP_ICM_USB2, IMX8MP_ICN_HSIO),
  208. DEFINE_BUS_MASTER("PCIE", IMX8MP_ICM_PCIE, IMX8MP_ICN_HSIO),
  209. DEFINE_BUS_INTERCONNECT("NOC_MEDIA", IMX8MP_ICN_MEDIA, NULL, IMX8MP_ICN_NOC),
  210. DEFINE_BUS_MASTER("LCDIF_RD", IMX8MP_ICM_LCDIF_RD, IMX8MP_ICN_MEDIA),
  211. DEFINE_BUS_MASTER("LCDIF_WR", IMX8MP_ICM_LCDIF_WR, IMX8MP_ICN_MEDIA),
  212. DEFINE_BUS_MASTER("ISI0", IMX8MP_ICM_ISI0, IMX8MP_ICN_MEDIA),
  213. DEFINE_BUS_MASTER("ISI1", IMX8MP_ICM_ISI1, IMX8MP_ICN_MEDIA),
  214. DEFINE_BUS_MASTER("ISI2", IMX8MP_ICM_ISI2, IMX8MP_ICN_MEDIA),
  215. DEFINE_BUS_MASTER("ISP0", IMX8MP_ICM_ISP0, IMX8MP_ICN_MEDIA),
  216. DEFINE_BUS_MASTER("ISP1", IMX8MP_ICM_ISP1, IMX8MP_ICN_MEDIA),
  217. DEFINE_BUS_MASTER("DWE", IMX8MP_ICM_DWE, IMX8MP_ICN_MEDIA),
  218. DEFINE_BUS_INTERCONNECT("NOC_VIDEO", IMX8MP_ICN_VIDEO, NULL, IMX8MP_ICN_NOC),
  219. DEFINE_BUS_MASTER("VPU G1", IMX8MP_ICM_VPU_G1, IMX8MP_ICN_VIDEO),
  220. DEFINE_BUS_MASTER("VPU G2", IMX8MP_ICM_VPU_G2, IMX8MP_ICN_VIDEO),
  221. DEFINE_BUS_MASTER("VPU H1", IMX8MP_ICM_VPU_H1, IMX8MP_ICN_VIDEO),
  222. DEFINE_BUS_INTERCONNECT("PL301_MAIN", IMX8MP_ICN_MAIN, NULL,
  223. IMX8MP_ICN_NOC, IMX8MP_ICS_OCRAM),
  224. };
  225. static int imx8mp_icc_probe(struct platform_device *pdev)
  226. {
  227. return imx_icc_register(pdev, nodes, ARRAY_SIZE(nodes), noc_setting_nodes);
  228. }
  229. static int imx8mp_icc_remove(struct platform_device *pdev)
  230. {
  231. imx_icc_unregister(pdev);
  232. return 0;
  233. }
  234. static struct platform_driver imx8mp_icc_driver = {
  235. .probe = imx8mp_icc_probe,
  236. .remove = imx8mp_icc_remove,
  237. .driver = {
  238. .name = "imx8mp-interconnect",
  239. },
  240. };
  241. module_platform_driver(imx8mp_icc_driver);
  242. MODULE_AUTHOR("Peng Fan <[email protected]>");
  243. MODULE_LICENSE("GPL");
  244. MODULE_ALIAS("platform:imx8mp-interconnect");