iw_cxgb4.h 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046
  1. /*
  2. * Copyright (c) 2009-2010 Chelsio, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. * - Redistributions in binary form must reproduce the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer in the documentation and/or other materials
  20. * provided with the distribution.
  21. *
  22. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  23. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  24. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  25. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  26. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  27. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  28. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  29. * SOFTWARE.
  30. */
  31. #ifndef __IW_CXGB4_H__
  32. #define __IW_CXGB4_H__
  33. #include <linux/mutex.h>
  34. #include <linux/list.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/xarray.h>
  37. #include <linux/completion.h>
  38. #include <linux/netdevice.h>
  39. #include <linux/sched/mm.h>
  40. #include <linux/pci.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/inet.h>
  43. #include <linux/wait.h>
  44. #include <linux/kref.h>
  45. #include <linux/timer.h>
  46. #include <linux/io.h>
  47. #include <linux/workqueue.h>
  48. #include <asm/byteorder.h>
  49. #include <net/net_namespace.h>
  50. #include <rdma/ib_verbs.h>
  51. #include <rdma/iw_cm.h>
  52. #include <rdma/rdma_netlink.h>
  53. #include <rdma/iw_portmap.h>
  54. #include <rdma/restrack.h>
  55. #include "cxgb4.h"
  56. #include "cxgb4_uld.h"
  57. #include "l2t.h"
  58. #include <rdma/cxgb4-abi.h>
  59. #define DRV_NAME "iw_cxgb4"
  60. #define MOD DRV_NAME ":"
  61. #ifdef pr_fmt
  62. #undef pr_fmt
  63. #endif
  64. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  65. #include "t4.h"
  66. #define PBL_OFF(rdev_p, a) ((a) - (rdev_p)->lldi.vr->pbl.start)
  67. #define RQT_OFF(rdev_p, a) ((a) - (rdev_p)->lldi.vr->rq.start)
  68. static inline void *cplhdr(struct sk_buff *skb)
  69. {
  70. return skb->data;
  71. }
  72. #define C4IW_ID_TABLE_F_RANDOM 1 /* Pseudo-randomize the id's returned */
  73. #define C4IW_ID_TABLE_F_EMPTY 2 /* Table is initially empty */
  74. struct c4iw_id_table {
  75. u32 flags;
  76. u32 start; /* logical minimal id */
  77. u32 last; /* hint for find */
  78. u32 max;
  79. spinlock_t lock;
  80. unsigned long *table;
  81. };
  82. struct c4iw_resource {
  83. struct c4iw_id_table tpt_table;
  84. struct c4iw_id_table qid_table;
  85. struct c4iw_id_table pdid_table;
  86. struct c4iw_id_table srq_table;
  87. };
  88. struct c4iw_qid_list {
  89. struct list_head entry;
  90. u32 qid;
  91. };
  92. struct c4iw_dev_ucontext {
  93. struct list_head qpids;
  94. struct list_head cqids;
  95. struct mutex lock;
  96. struct kref kref;
  97. };
  98. enum c4iw_rdev_flags {
  99. T4_FATAL_ERROR = (1<<0),
  100. T4_STATUS_PAGE_DISABLED = (1<<1),
  101. };
  102. struct c4iw_stat {
  103. u64 total;
  104. u64 cur;
  105. u64 max;
  106. u64 fail;
  107. };
  108. struct c4iw_stats {
  109. struct mutex lock;
  110. struct c4iw_stat qid;
  111. struct c4iw_stat pd;
  112. struct c4iw_stat stag;
  113. struct c4iw_stat pbl;
  114. struct c4iw_stat rqt;
  115. struct c4iw_stat srqt;
  116. struct c4iw_stat srq;
  117. struct c4iw_stat ocqp;
  118. u64 db_full;
  119. u64 db_empty;
  120. u64 db_drop;
  121. u64 db_state_transitions;
  122. u64 db_fc_interruptions;
  123. u64 tcam_full;
  124. u64 act_ofld_conn_fails;
  125. u64 pas_ofld_conn_fails;
  126. u64 neg_adv;
  127. };
  128. struct c4iw_hw_queue {
  129. int t4_eq_status_entries;
  130. int t4_max_eq_size;
  131. int t4_max_iq_size;
  132. int t4_max_rq_size;
  133. int t4_max_sq_size;
  134. int t4_max_qp_depth;
  135. int t4_max_cq_depth;
  136. int t4_stat_len;
  137. };
  138. struct wr_log_entry {
  139. ktime_t post_host_time;
  140. ktime_t poll_host_time;
  141. u64 post_sge_ts;
  142. u64 cqe_sge_ts;
  143. u64 poll_sge_ts;
  144. u16 qid;
  145. u16 wr_id;
  146. u8 opcode;
  147. u8 valid;
  148. };
  149. struct c4iw_rdev {
  150. struct c4iw_resource resource;
  151. u32 qpmask;
  152. u32 cqmask;
  153. struct c4iw_dev_ucontext uctx;
  154. struct gen_pool *pbl_pool;
  155. struct gen_pool *rqt_pool;
  156. struct gen_pool *ocqp_pool;
  157. u32 flags;
  158. struct cxgb4_lld_info lldi;
  159. unsigned long bar2_pa;
  160. void __iomem *bar2_kva;
  161. unsigned long oc_mw_pa;
  162. void __iomem *oc_mw_kva;
  163. struct c4iw_stats stats;
  164. struct c4iw_hw_queue hw_queue;
  165. struct t4_dev_status_page *status_page;
  166. atomic_t wr_log_idx;
  167. struct wr_log_entry *wr_log;
  168. int wr_log_size;
  169. struct workqueue_struct *free_workq;
  170. struct completion rqt_compl;
  171. struct completion pbl_compl;
  172. struct kref rqt_kref;
  173. struct kref pbl_kref;
  174. };
  175. static inline int c4iw_fatal_error(struct c4iw_rdev *rdev)
  176. {
  177. return rdev->flags & T4_FATAL_ERROR;
  178. }
  179. static inline int c4iw_num_stags(struct c4iw_rdev *rdev)
  180. {
  181. return (int)(rdev->lldi.vr->stag.size >> 5);
  182. }
  183. #define C4IW_WR_TO (60*HZ)
  184. struct c4iw_wr_wait {
  185. struct completion completion;
  186. int ret;
  187. struct kref kref;
  188. };
  189. void _c4iw_free_wr_wait(struct kref *kref);
  190. static inline void c4iw_put_wr_wait(struct c4iw_wr_wait *wr_waitp)
  191. {
  192. pr_debug("wr_wait %p ref before put %u\n", wr_waitp,
  193. kref_read(&wr_waitp->kref));
  194. WARN_ON(kref_read(&wr_waitp->kref) == 0);
  195. kref_put(&wr_waitp->kref, _c4iw_free_wr_wait);
  196. }
  197. static inline void c4iw_get_wr_wait(struct c4iw_wr_wait *wr_waitp)
  198. {
  199. pr_debug("wr_wait %p ref before get %u\n", wr_waitp,
  200. kref_read(&wr_waitp->kref));
  201. WARN_ON(kref_read(&wr_waitp->kref) == 0);
  202. kref_get(&wr_waitp->kref);
  203. }
  204. static inline void c4iw_init_wr_wait(struct c4iw_wr_wait *wr_waitp)
  205. {
  206. wr_waitp->ret = 0;
  207. init_completion(&wr_waitp->completion);
  208. }
  209. static inline void _c4iw_wake_up(struct c4iw_wr_wait *wr_waitp, int ret,
  210. bool deref)
  211. {
  212. wr_waitp->ret = ret;
  213. complete(&wr_waitp->completion);
  214. if (deref)
  215. c4iw_put_wr_wait(wr_waitp);
  216. }
  217. static inline void c4iw_wake_up_noref(struct c4iw_wr_wait *wr_waitp, int ret)
  218. {
  219. _c4iw_wake_up(wr_waitp, ret, false);
  220. }
  221. static inline void c4iw_wake_up_deref(struct c4iw_wr_wait *wr_waitp, int ret)
  222. {
  223. _c4iw_wake_up(wr_waitp, ret, true);
  224. }
  225. static inline int c4iw_wait_for_reply(struct c4iw_rdev *rdev,
  226. struct c4iw_wr_wait *wr_waitp,
  227. u32 hwtid, u32 qpid,
  228. const char *func)
  229. {
  230. int ret;
  231. if (c4iw_fatal_error(rdev)) {
  232. wr_waitp->ret = -EIO;
  233. goto out;
  234. }
  235. ret = wait_for_completion_timeout(&wr_waitp->completion, C4IW_WR_TO);
  236. if (!ret) {
  237. pr_err("%s - Device %s not responding (disabling device) - tid %u qpid %u\n",
  238. func, pci_name(rdev->lldi.pdev), hwtid, qpid);
  239. rdev->flags |= T4_FATAL_ERROR;
  240. wr_waitp->ret = -EIO;
  241. goto out;
  242. }
  243. if (wr_waitp->ret)
  244. pr_debug("%s: FW reply %d tid %u qpid %u\n",
  245. pci_name(rdev->lldi.pdev), wr_waitp->ret, hwtid, qpid);
  246. out:
  247. return wr_waitp->ret;
  248. }
  249. int c4iw_ofld_send(struct c4iw_rdev *rdev, struct sk_buff *skb);
  250. static inline int c4iw_ref_send_wait(struct c4iw_rdev *rdev,
  251. struct sk_buff *skb,
  252. struct c4iw_wr_wait *wr_waitp,
  253. u32 hwtid, u32 qpid,
  254. const char *func)
  255. {
  256. int ret;
  257. pr_debug("%s wr_wait %p hwtid %u qpid %u\n", func, wr_waitp, hwtid,
  258. qpid);
  259. c4iw_get_wr_wait(wr_waitp);
  260. ret = c4iw_ofld_send(rdev, skb);
  261. if (ret) {
  262. c4iw_put_wr_wait(wr_waitp);
  263. return ret;
  264. }
  265. return c4iw_wait_for_reply(rdev, wr_waitp, hwtid, qpid, func);
  266. }
  267. enum db_state {
  268. NORMAL = 0,
  269. FLOW_CONTROL = 1,
  270. RECOVERY = 2,
  271. STOPPED = 3
  272. };
  273. struct c4iw_dev {
  274. struct ib_device ibdev;
  275. struct c4iw_rdev rdev;
  276. struct xarray cqs;
  277. struct xarray qps;
  278. struct xarray mrs;
  279. struct mutex db_mutex;
  280. struct dentry *debugfs_root;
  281. enum db_state db_state;
  282. struct xarray hwtids;
  283. struct xarray atids;
  284. struct xarray stids;
  285. struct list_head db_fc_list;
  286. u32 avail_ird;
  287. wait_queue_head_t wait;
  288. };
  289. struct uld_ctx {
  290. struct list_head entry;
  291. struct cxgb4_lld_info lldi;
  292. struct c4iw_dev *dev;
  293. struct work_struct reg_work;
  294. };
  295. static inline struct c4iw_dev *to_c4iw_dev(struct ib_device *ibdev)
  296. {
  297. return container_of(ibdev, struct c4iw_dev, ibdev);
  298. }
  299. static inline struct c4iw_cq *get_chp(struct c4iw_dev *rhp, u32 cqid)
  300. {
  301. return xa_load(&rhp->cqs, cqid);
  302. }
  303. static inline struct c4iw_qp *get_qhp(struct c4iw_dev *rhp, u32 qpid)
  304. {
  305. return xa_load(&rhp->qps, qpid);
  306. }
  307. extern uint c4iw_max_read_depth;
  308. static inline int cur_max_read_depth(struct c4iw_dev *dev)
  309. {
  310. return min(dev->rdev.lldi.max_ordird_qp, c4iw_max_read_depth);
  311. }
  312. struct c4iw_pd {
  313. struct ib_pd ibpd;
  314. u32 pdid;
  315. struct c4iw_dev *rhp;
  316. };
  317. static inline struct c4iw_pd *to_c4iw_pd(struct ib_pd *ibpd)
  318. {
  319. return container_of(ibpd, struct c4iw_pd, ibpd);
  320. }
  321. struct tpt_attributes {
  322. u64 len;
  323. u64 va_fbo;
  324. enum fw_ri_mem_perms perms;
  325. u32 stag;
  326. u32 pdid;
  327. u32 qpid;
  328. u32 pbl_addr;
  329. u32 pbl_size;
  330. u32 state:1;
  331. u32 type:2;
  332. u32 rsvd:1;
  333. u32 remote_invaliate_disable:1;
  334. u32 zbva:1;
  335. u32 mw_bind_enable:1;
  336. u32 page_size:5;
  337. };
  338. struct c4iw_mr {
  339. struct ib_mr ibmr;
  340. struct ib_umem *umem;
  341. struct c4iw_dev *rhp;
  342. struct sk_buff *dereg_skb;
  343. u64 kva;
  344. struct tpt_attributes attr;
  345. u64 *mpl;
  346. dma_addr_t mpl_addr;
  347. u32 max_mpl_len;
  348. u32 mpl_len;
  349. struct c4iw_wr_wait *wr_waitp;
  350. };
  351. static inline struct c4iw_mr *to_c4iw_mr(struct ib_mr *ibmr)
  352. {
  353. return container_of(ibmr, struct c4iw_mr, ibmr);
  354. }
  355. struct c4iw_mw {
  356. struct ib_mw ibmw;
  357. struct c4iw_dev *rhp;
  358. struct sk_buff *dereg_skb;
  359. u64 kva;
  360. struct tpt_attributes attr;
  361. struct c4iw_wr_wait *wr_waitp;
  362. };
  363. static inline struct c4iw_mw *to_c4iw_mw(struct ib_mw *ibmw)
  364. {
  365. return container_of(ibmw, struct c4iw_mw, ibmw);
  366. }
  367. struct c4iw_cq {
  368. struct ib_cq ibcq;
  369. struct c4iw_dev *rhp;
  370. struct sk_buff *destroy_skb;
  371. struct t4_cq cq;
  372. spinlock_t lock;
  373. spinlock_t comp_handler_lock;
  374. refcount_t refcnt;
  375. struct completion cq_rel_comp;
  376. struct c4iw_wr_wait *wr_waitp;
  377. };
  378. static inline struct c4iw_cq *to_c4iw_cq(struct ib_cq *ibcq)
  379. {
  380. return container_of(ibcq, struct c4iw_cq, ibcq);
  381. }
  382. struct c4iw_mpa_attributes {
  383. u8 initiator;
  384. u8 recv_marker_enabled;
  385. u8 xmit_marker_enabled;
  386. u8 crc_enabled;
  387. u8 enhanced_rdma_conn;
  388. u8 version;
  389. u8 p2p_type;
  390. };
  391. struct c4iw_qp_attributes {
  392. u32 scq;
  393. u32 rcq;
  394. u32 sq_num_entries;
  395. u32 rq_num_entries;
  396. u32 sq_max_sges;
  397. u32 sq_max_sges_rdma_write;
  398. u32 rq_max_sges;
  399. u32 state;
  400. u8 enable_rdma_read;
  401. u8 enable_rdma_write;
  402. u8 enable_bind;
  403. u8 enable_mmid0_fastreg;
  404. u32 max_ord;
  405. u32 max_ird;
  406. u32 pd;
  407. u32 next_state;
  408. char terminate_buffer[52];
  409. u32 terminate_msg_len;
  410. u8 is_terminate_local;
  411. struct c4iw_mpa_attributes mpa_attr;
  412. struct c4iw_ep *llp_stream_handle;
  413. u8 layer_etype;
  414. u8 ecode;
  415. u16 sq_db_inc;
  416. u16 rq_db_inc;
  417. u8 send_term;
  418. };
  419. struct c4iw_qp {
  420. struct ib_qp ibqp;
  421. struct list_head db_fc_entry;
  422. struct c4iw_dev *rhp;
  423. struct c4iw_ep *ep;
  424. struct c4iw_qp_attributes attr;
  425. struct t4_wq wq;
  426. spinlock_t lock;
  427. struct mutex mutex;
  428. wait_queue_head_t wait;
  429. int sq_sig_all;
  430. struct c4iw_srq *srq;
  431. struct c4iw_ucontext *ucontext;
  432. struct c4iw_wr_wait *wr_waitp;
  433. struct completion qp_rel_comp;
  434. refcount_t qp_refcnt;
  435. };
  436. static inline struct c4iw_qp *to_c4iw_qp(struct ib_qp *ibqp)
  437. {
  438. return container_of(ibqp, struct c4iw_qp, ibqp);
  439. }
  440. struct c4iw_srq {
  441. struct ib_srq ibsrq;
  442. struct list_head db_fc_entry;
  443. struct c4iw_dev *rhp;
  444. struct t4_srq wq;
  445. struct sk_buff *destroy_skb;
  446. u32 srq_limit;
  447. u32 pdid;
  448. int idx;
  449. u32 flags;
  450. spinlock_t lock; /* protects srq */
  451. struct c4iw_wr_wait *wr_waitp;
  452. bool armed;
  453. };
  454. static inline struct c4iw_srq *to_c4iw_srq(struct ib_srq *ibsrq)
  455. {
  456. return container_of(ibsrq, struct c4iw_srq, ibsrq);
  457. }
  458. struct c4iw_ucontext {
  459. struct ib_ucontext ibucontext;
  460. struct c4iw_dev_ucontext uctx;
  461. u32 key;
  462. spinlock_t mmap_lock;
  463. struct list_head mmaps;
  464. bool is_32b_cqe;
  465. };
  466. static inline struct c4iw_ucontext *to_c4iw_ucontext(struct ib_ucontext *c)
  467. {
  468. return container_of(c, struct c4iw_ucontext, ibucontext);
  469. }
  470. struct c4iw_mm_entry {
  471. struct list_head entry;
  472. u64 addr;
  473. u32 key;
  474. unsigned len;
  475. };
  476. static inline struct c4iw_mm_entry *remove_mmap(struct c4iw_ucontext *ucontext,
  477. u32 key, unsigned len)
  478. {
  479. struct list_head *pos, *nxt;
  480. struct c4iw_mm_entry *mm;
  481. spin_lock(&ucontext->mmap_lock);
  482. list_for_each_safe(pos, nxt, &ucontext->mmaps) {
  483. mm = list_entry(pos, struct c4iw_mm_entry, entry);
  484. if (mm->key == key && mm->len == len) {
  485. list_del_init(&mm->entry);
  486. spin_unlock(&ucontext->mmap_lock);
  487. pr_debug("key 0x%x addr 0x%llx len %d\n", key,
  488. (unsigned long long)mm->addr, mm->len);
  489. return mm;
  490. }
  491. }
  492. spin_unlock(&ucontext->mmap_lock);
  493. return NULL;
  494. }
  495. static inline void insert_mmap(struct c4iw_ucontext *ucontext,
  496. struct c4iw_mm_entry *mm)
  497. {
  498. spin_lock(&ucontext->mmap_lock);
  499. pr_debug("key 0x%x addr 0x%llx len %d\n",
  500. mm->key, (unsigned long long)mm->addr, mm->len);
  501. list_add_tail(&mm->entry, &ucontext->mmaps);
  502. spin_unlock(&ucontext->mmap_lock);
  503. }
  504. enum c4iw_qp_attr_mask {
  505. C4IW_QP_ATTR_NEXT_STATE = 1 << 0,
  506. C4IW_QP_ATTR_SQ_DB = 1<<1,
  507. C4IW_QP_ATTR_RQ_DB = 1<<2,
  508. C4IW_QP_ATTR_ENABLE_RDMA_READ = 1 << 7,
  509. C4IW_QP_ATTR_ENABLE_RDMA_WRITE = 1 << 8,
  510. C4IW_QP_ATTR_ENABLE_RDMA_BIND = 1 << 9,
  511. C4IW_QP_ATTR_MAX_ORD = 1 << 11,
  512. C4IW_QP_ATTR_MAX_IRD = 1 << 12,
  513. C4IW_QP_ATTR_LLP_STREAM_HANDLE = 1 << 22,
  514. C4IW_QP_ATTR_STREAM_MSG_BUFFER = 1 << 23,
  515. C4IW_QP_ATTR_MPA_ATTR = 1 << 24,
  516. C4IW_QP_ATTR_QP_CONTEXT_ACTIVATE = 1 << 25,
  517. C4IW_QP_ATTR_VALID_MODIFY = (C4IW_QP_ATTR_ENABLE_RDMA_READ |
  518. C4IW_QP_ATTR_ENABLE_RDMA_WRITE |
  519. C4IW_QP_ATTR_MAX_ORD |
  520. C4IW_QP_ATTR_MAX_IRD |
  521. C4IW_QP_ATTR_LLP_STREAM_HANDLE |
  522. C4IW_QP_ATTR_STREAM_MSG_BUFFER |
  523. C4IW_QP_ATTR_MPA_ATTR |
  524. C4IW_QP_ATTR_QP_CONTEXT_ACTIVATE)
  525. };
  526. int c4iw_modify_qp(struct c4iw_dev *rhp,
  527. struct c4iw_qp *qhp,
  528. enum c4iw_qp_attr_mask mask,
  529. struct c4iw_qp_attributes *attrs,
  530. int internal);
  531. enum c4iw_qp_state {
  532. C4IW_QP_STATE_IDLE,
  533. C4IW_QP_STATE_RTS,
  534. C4IW_QP_STATE_ERROR,
  535. C4IW_QP_STATE_TERMINATE,
  536. C4IW_QP_STATE_CLOSING,
  537. C4IW_QP_STATE_TOT
  538. };
  539. static inline int c4iw_convert_state(enum ib_qp_state ib_state)
  540. {
  541. switch (ib_state) {
  542. case IB_QPS_RESET:
  543. case IB_QPS_INIT:
  544. return C4IW_QP_STATE_IDLE;
  545. case IB_QPS_RTS:
  546. return C4IW_QP_STATE_RTS;
  547. case IB_QPS_SQD:
  548. return C4IW_QP_STATE_CLOSING;
  549. case IB_QPS_SQE:
  550. return C4IW_QP_STATE_TERMINATE;
  551. case IB_QPS_ERR:
  552. return C4IW_QP_STATE_ERROR;
  553. default:
  554. return -1;
  555. }
  556. }
  557. static inline int to_ib_qp_state(int c4iw_qp_state)
  558. {
  559. switch (c4iw_qp_state) {
  560. case C4IW_QP_STATE_IDLE:
  561. return IB_QPS_INIT;
  562. case C4IW_QP_STATE_RTS:
  563. return IB_QPS_RTS;
  564. case C4IW_QP_STATE_CLOSING:
  565. return IB_QPS_SQD;
  566. case C4IW_QP_STATE_TERMINATE:
  567. return IB_QPS_SQE;
  568. case C4IW_QP_STATE_ERROR:
  569. return IB_QPS_ERR;
  570. }
  571. return IB_QPS_ERR;
  572. }
  573. static inline u32 c4iw_ib_to_tpt_access(int a)
  574. {
  575. return (a & IB_ACCESS_REMOTE_WRITE ? FW_RI_MEM_ACCESS_REM_WRITE : 0) |
  576. (a & IB_ACCESS_REMOTE_READ ? FW_RI_MEM_ACCESS_REM_READ : 0) |
  577. (a & IB_ACCESS_LOCAL_WRITE ? FW_RI_MEM_ACCESS_LOCAL_WRITE : 0) |
  578. FW_RI_MEM_ACCESS_LOCAL_READ;
  579. }
  580. enum c4iw_mmid_state {
  581. C4IW_STAG_STATE_VALID,
  582. C4IW_STAG_STATE_INVALID
  583. };
  584. #define C4IW_NODE_DESC "cxgb4 Chelsio Communications"
  585. #define MPA_KEY_REQ "MPA ID Req Frame"
  586. #define MPA_KEY_REP "MPA ID Rep Frame"
  587. #define MPA_MAX_PRIVATE_DATA 256
  588. #define MPA_ENHANCED_RDMA_CONN 0x10
  589. #define MPA_REJECT 0x20
  590. #define MPA_CRC 0x40
  591. #define MPA_MARKERS 0x80
  592. #define MPA_FLAGS_MASK 0xE0
  593. #define MPA_V2_PEER2PEER_MODEL 0x8000
  594. #define MPA_V2_ZERO_LEN_FPDU_RTR 0x4000
  595. #define MPA_V2_RDMA_WRITE_RTR 0x8000
  596. #define MPA_V2_RDMA_READ_RTR 0x4000
  597. #define MPA_V2_IRD_ORD_MASK 0x3FFF
  598. #define c4iw_put_ep(ep) { \
  599. pr_debug("put_ep ep %p refcnt %d\n", \
  600. ep, kref_read(&((ep)->kref))); \
  601. WARN_ON(kref_read(&((ep)->kref)) < 1); \
  602. kref_put(&((ep)->kref), _c4iw_free_ep); \
  603. }
  604. #define c4iw_get_ep(ep) { \
  605. pr_debug("get_ep ep %p, refcnt %d\n", \
  606. ep, kref_read(&((ep)->kref))); \
  607. kref_get(&((ep)->kref)); \
  608. }
  609. void _c4iw_free_ep(struct kref *kref);
  610. struct mpa_message {
  611. u8 key[16];
  612. u8 flags;
  613. u8 revision;
  614. __be16 private_data_size;
  615. u8 private_data[];
  616. };
  617. struct mpa_v2_conn_params {
  618. __be16 ird;
  619. __be16 ord;
  620. };
  621. struct terminate_message {
  622. u8 layer_etype;
  623. u8 ecode;
  624. __be16 hdrct_rsvd;
  625. u8 len_hdrs[];
  626. };
  627. #define TERM_MAX_LENGTH (sizeof(struct terminate_message) + 2 + 18 + 28)
  628. enum c4iw_layers_types {
  629. LAYER_RDMAP = 0x00,
  630. LAYER_DDP = 0x10,
  631. LAYER_MPA = 0x20,
  632. RDMAP_LOCAL_CATA = 0x00,
  633. RDMAP_REMOTE_PROT = 0x01,
  634. RDMAP_REMOTE_OP = 0x02,
  635. DDP_LOCAL_CATA = 0x00,
  636. DDP_TAGGED_ERR = 0x01,
  637. DDP_UNTAGGED_ERR = 0x02,
  638. DDP_LLP = 0x03
  639. };
  640. enum c4iw_rdma_ecodes {
  641. RDMAP_INV_STAG = 0x00,
  642. RDMAP_BASE_BOUNDS = 0x01,
  643. RDMAP_ACC_VIOL = 0x02,
  644. RDMAP_STAG_NOT_ASSOC = 0x03,
  645. RDMAP_TO_WRAP = 0x04,
  646. RDMAP_INV_VERS = 0x05,
  647. RDMAP_INV_OPCODE = 0x06,
  648. RDMAP_STREAM_CATA = 0x07,
  649. RDMAP_GLOBAL_CATA = 0x08,
  650. RDMAP_CANT_INV_STAG = 0x09,
  651. RDMAP_UNSPECIFIED = 0xff
  652. };
  653. enum c4iw_ddp_ecodes {
  654. DDPT_INV_STAG = 0x00,
  655. DDPT_BASE_BOUNDS = 0x01,
  656. DDPT_STAG_NOT_ASSOC = 0x02,
  657. DDPT_TO_WRAP = 0x03,
  658. DDPT_INV_VERS = 0x04,
  659. DDPU_INV_QN = 0x01,
  660. DDPU_INV_MSN_NOBUF = 0x02,
  661. DDPU_INV_MSN_RANGE = 0x03,
  662. DDPU_INV_MO = 0x04,
  663. DDPU_MSG_TOOBIG = 0x05,
  664. DDPU_INV_VERS = 0x06
  665. };
  666. enum c4iw_mpa_ecodes {
  667. MPA_CRC_ERR = 0x02,
  668. MPA_MARKER_ERR = 0x03,
  669. MPA_LOCAL_CATA = 0x05,
  670. MPA_INSUFF_IRD = 0x06,
  671. MPA_NOMATCH_RTR = 0x07,
  672. };
  673. enum c4iw_ep_state {
  674. IDLE = 0,
  675. LISTEN,
  676. CONNECTING,
  677. MPA_REQ_WAIT,
  678. MPA_REQ_SENT,
  679. MPA_REQ_RCVD,
  680. MPA_REP_SENT,
  681. FPDU_MODE,
  682. ABORTING,
  683. CLOSING,
  684. MORIBUND,
  685. DEAD,
  686. };
  687. enum c4iw_ep_flags {
  688. PEER_ABORT_IN_PROGRESS = 0,
  689. ABORT_REQ_IN_PROGRESS = 1,
  690. RELEASE_RESOURCES = 2,
  691. CLOSE_SENT = 3,
  692. TIMEOUT = 4,
  693. QP_REFERENCED = 5,
  694. STOP_MPA_TIMER = 7,
  695. };
  696. enum c4iw_ep_history {
  697. ACT_OPEN_REQ = 0,
  698. ACT_OFLD_CONN = 1,
  699. ACT_OPEN_RPL = 2,
  700. ACT_ESTAB = 3,
  701. PASS_ACCEPT_REQ = 4,
  702. PASS_ESTAB = 5,
  703. ABORT_UPCALL = 6,
  704. ESTAB_UPCALL = 7,
  705. CLOSE_UPCALL = 8,
  706. ULP_ACCEPT = 9,
  707. ULP_REJECT = 10,
  708. TIMEDOUT = 11,
  709. PEER_ABORT = 12,
  710. PEER_CLOSE = 13,
  711. CONNREQ_UPCALL = 14,
  712. ABORT_CONN = 15,
  713. DISCONN_UPCALL = 16,
  714. EP_DISC_CLOSE = 17,
  715. EP_DISC_ABORT = 18,
  716. CONN_RPL_UPCALL = 19,
  717. ACT_RETRY_NOMEM = 20,
  718. ACT_RETRY_INUSE = 21,
  719. CLOSE_CON_RPL = 22,
  720. EP_DISC_FAIL = 24,
  721. QP_REFED = 25,
  722. QP_DEREFED = 26,
  723. CM_ID_REFED = 27,
  724. CM_ID_DEREFED = 28,
  725. };
  726. enum conn_pre_alloc_buffers {
  727. CN_ABORT_REQ_BUF,
  728. CN_ABORT_RPL_BUF,
  729. CN_CLOSE_CON_REQ_BUF,
  730. CN_DESTROY_BUF,
  731. CN_FLOWC_BUF,
  732. CN_MAX_CON_BUF
  733. };
  734. enum {
  735. FLOWC_LEN = offsetof(struct fw_flowc_wr, mnemval[FW_FLOWC_MNEM_MAX])
  736. };
  737. union cpl_wr_size {
  738. struct cpl_abort_req abrt_req;
  739. struct cpl_abort_rpl abrt_rpl;
  740. struct fw_ri_wr ri_req;
  741. struct cpl_close_con_req close_req;
  742. char flowc_buf[FLOWC_LEN];
  743. };
  744. struct c4iw_ep_common {
  745. struct iw_cm_id *cm_id;
  746. struct c4iw_qp *qp;
  747. struct c4iw_dev *dev;
  748. struct sk_buff_head ep_skb_list;
  749. enum c4iw_ep_state state;
  750. struct kref kref;
  751. struct mutex mutex;
  752. struct sockaddr_storage local_addr;
  753. struct sockaddr_storage remote_addr;
  754. struct c4iw_wr_wait *wr_waitp;
  755. unsigned long flags;
  756. unsigned long history;
  757. };
  758. struct c4iw_listen_ep {
  759. struct c4iw_ep_common com;
  760. unsigned int stid;
  761. int backlog;
  762. };
  763. struct c4iw_ep_stats {
  764. unsigned connect_neg_adv;
  765. unsigned abort_neg_adv;
  766. };
  767. struct c4iw_ep {
  768. struct c4iw_ep_common com;
  769. struct c4iw_ep *parent_ep;
  770. struct timer_list timer;
  771. struct list_head entry;
  772. unsigned int atid;
  773. u32 hwtid;
  774. u32 snd_seq;
  775. u32 rcv_seq;
  776. struct l2t_entry *l2t;
  777. struct dst_entry *dst;
  778. struct sk_buff *mpa_skb;
  779. struct c4iw_mpa_attributes mpa_attr;
  780. u8 mpa_pkt[sizeof(struct mpa_message) + MPA_MAX_PRIVATE_DATA];
  781. unsigned int mpa_pkt_len;
  782. u32 ird;
  783. u32 ord;
  784. u32 smac_idx;
  785. u32 tx_chan;
  786. u32 mtu;
  787. u16 mss;
  788. u16 emss;
  789. u16 plen;
  790. u16 rss_qid;
  791. u16 txq_idx;
  792. u16 ctrlq_idx;
  793. u8 tos;
  794. u8 retry_with_mpa_v1;
  795. u8 tried_with_mpa_v1;
  796. unsigned int retry_count;
  797. int snd_win;
  798. int rcv_win;
  799. u32 snd_wscale;
  800. struct c4iw_ep_stats stats;
  801. u32 srqe_idx;
  802. u32 rx_pdu_out_cnt;
  803. struct sk_buff *peer_abort_skb;
  804. };
  805. static inline struct c4iw_ep *to_ep(struct iw_cm_id *cm_id)
  806. {
  807. return cm_id->provider_data;
  808. }
  809. static inline struct c4iw_listen_ep *to_listen_ep(struct iw_cm_id *cm_id)
  810. {
  811. return cm_id->provider_data;
  812. }
  813. static inline int ocqp_supported(const struct cxgb4_lld_info *infop)
  814. {
  815. #if defined(__i386__) || defined(__x86_64__) || defined(CONFIG_PPC64)
  816. return infop->vr->ocq.size > 0;
  817. #else
  818. return 0;
  819. #endif
  820. }
  821. u32 c4iw_id_alloc(struct c4iw_id_table *alloc);
  822. void c4iw_id_free(struct c4iw_id_table *alloc, u32 obj);
  823. int c4iw_id_table_alloc(struct c4iw_id_table *alloc, u32 start, u32 num,
  824. u32 reserved, u32 flags);
  825. void c4iw_id_table_free(struct c4iw_id_table *alloc);
  826. typedef int (*c4iw_handler_func)(struct c4iw_dev *dev, struct sk_buff *skb);
  827. int c4iw_ep_redirect(void *ctx, struct dst_entry *old, struct dst_entry *new,
  828. struct l2t_entry *l2t);
  829. void c4iw_put_qpid(struct c4iw_rdev *rdev, u32 qpid,
  830. struct c4iw_dev_ucontext *uctx);
  831. u32 c4iw_get_resource(struct c4iw_id_table *id_table);
  832. void c4iw_put_resource(struct c4iw_id_table *id_table, u32 entry);
  833. int c4iw_init_resource(struct c4iw_rdev *rdev, u32 nr_tpt,
  834. u32 nr_pdid, u32 nr_srqt);
  835. int c4iw_init_ctrl_qp(struct c4iw_rdev *rdev);
  836. int c4iw_pblpool_create(struct c4iw_rdev *rdev);
  837. int c4iw_rqtpool_create(struct c4iw_rdev *rdev);
  838. int c4iw_ocqp_pool_create(struct c4iw_rdev *rdev);
  839. void c4iw_pblpool_destroy(struct c4iw_rdev *rdev);
  840. void c4iw_rqtpool_destroy(struct c4iw_rdev *rdev);
  841. void c4iw_ocqp_pool_destroy(struct c4iw_rdev *rdev);
  842. void c4iw_destroy_resource(struct c4iw_resource *rscp);
  843. int c4iw_destroy_ctrl_qp(struct c4iw_rdev *rdev);
  844. void c4iw_register_device(struct work_struct *work);
  845. void c4iw_unregister_device(struct c4iw_dev *dev);
  846. int __init c4iw_cm_init(void);
  847. void c4iw_cm_term(void);
  848. void c4iw_release_dev_ucontext(struct c4iw_rdev *rdev,
  849. struct c4iw_dev_ucontext *uctx);
  850. void c4iw_init_dev_ucontext(struct c4iw_rdev *rdev,
  851. struct c4iw_dev_ucontext *uctx);
  852. int c4iw_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
  853. int c4iw_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
  854. const struct ib_send_wr **bad_wr);
  855. int c4iw_post_receive(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
  856. const struct ib_recv_wr **bad_wr);
  857. int c4iw_connect(struct iw_cm_id *cm_id, struct iw_cm_conn_param *conn_param);
  858. int c4iw_create_listen(struct iw_cm_id *cm_id, int backlog);
  859. int c4iw_destroy_listen(struct iw_cm_id *cm_id);
  860. int c4iw_accept_cr(struct iw_cm_id *cm_id, struct iw_cm_conn_param *conn_param);
  861. int c4iw_reject_cr(struct iw_cm_id *cm_id, const void *pdata, u8 pdata_len);
  862. void c4iw_qp_add_ref(struct ib_qp *qp);
  863. void c4iw_qp_rem_ref(struct ib_qp *qp);
  864. struct ib_mr *c4iw_alloc_mr(struct ib_pd *pd, enum ib_mr_type mr_type,
  865. u32 max_num_sg);
  866. int c4iw_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
  867. unsigned int *sg_offset);
  868. void c4iw_dealloc(struct uld_ctx *ctx);
  869. struct ib_mr *c4iw_reg_user_mr(struct ib_pd *pd, u64 start,
  870. u64 length, u64 virt, int acc,
  871. struct ib_udata *udata);
  872. struct ib_mr *c4iw_get_dma_mr(struct ib_pd *pd, int acc);
  873. int c4iw_dereg_mr(struct ib_mr *ib_mr, struct ib_udata *udata);
  874. int c4iw_destroy_cq(struct ib_cq *ib_cq, struct ib_udata *udata);
  875. void c4iw_cq_rem_ref(struct c4iw_cq *chp);
  876. int c4iw_create_cq(struct ib_cq *ibcq, const struct ib_cq_init_attr *attr,
  877. struct ib_udata *udata);
  878. int c4iw_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
  879. int c4iw_modify_srq(struct ib_srq *ib_srq, struct ib_srq_attr *attr,
  880. enum ib_srq_attr_mask srq_attr_mask,
  881. struct ib_udata *udata);
  882. int c4iw_destroy_srq(struct ib_srq *ib_srq, struct ib_udata *udata);
  883. int c4iw_create_srq(struct ib_srq *srq, struct ib_srq_init_attr *attrs,
  884. struct ib_udata *udata);
  885. int c4iw_destroy_qp(struct ib_qp *ib_qp, struct ib_udata *udata);
  886. int c4iw_create_qp(struct ib_qp *qp, struct ib_qp_init_attr *attrs,
  887. struct ib_udata *udata);
  888. int c4iw_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  889. int attr_mask, struct ib_udata *udata);
  890. int c4iw_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  891. int attr_mask, struct ib_qp_init_attr *init_attr);
  892. struct ib_qp *c4iw_get_qp(struct ib_device *dev, int qpn);
  893. u32 c4iw_rqtpool_alloc(struct c4iw_rdev *rdev, int size);
  894. void c4iw_rqtpool_free(struct c4iw_rdev *rdev, u32 addr, int size);
  895. u32 c4iw_pblpool_alloc(struct c4iw_rdev *rdev, int size);
  896. void c4iw_pblpool_free(struct c4iw_rdev *rdev, u32 addr, int size);
  897. u32 c4iw_ocqp_pool_alloc(struct c4iw_rdev *rdev, int size);
  898. void c4iw_ocqp_pool_free(struct c4iw_rdev *rdev, u32 addr, int size);
  899. void c4iw_flush_hw_cq(struct c4iw_cq *chp, struct c4iw_qp *flush_qhp);
  900. void c4iw_count_rcqes(struct t4_cq *cq, struct t4_wq *wq, int *count);
  901. int c4iw_ep_disconnect(struct c4iw_ep *ep, int abrupt, gfp_t gfp);
  902. int c4iw_flush_rq(struct t4_wq *wq, struct t4_cq *cq, int count);
  903. int c4iw_flush_sq(struct c4iw_qp *qhp);
  904. int c4iw_ev_handler(struct c4iw_dev *rnicp, u32 qid);
  905. u16 c4iw_rqes_posted(struct c4iw_qp *qhp);
  906. int c4iw_post_terminate(struct c4iw_qp *qhp, struct t4_cqe *err_cqe);
  907. u32 c4iw_get_cqid(struct c4iw_rdev *rdev, struct c4iw_dev_ucontext *uctx);
  908. void c4iw_put_cqid(struct c4iw_rdev *rdev, u32 qid,
  909. struct c4iw_dev_ucontext *uctx);
  910. u32 c4iw_get_qpid(struct c4iw_rdev *rdev, struct c4iw_dev_ucontext *uctx);
  911. void c4iw_put_qpid(struct c4iw_rdev *rdev, u32 qid,
  912. struct c4iw_dev_ucontext *uctx);
  913. void c4iw_ev_dispatch(struct c4iw_dev *dev, struct t4_cqe *err_cqe);
  914. extern struct cxgb4_client t4c_client;
  915. extern c4iw_handler_func c4iw_handlers[NUM_CPL_CMDS];
  916. void __iomem *c4iw_bar2_addrs(struct c4iw_rdev *rdev, unsigned int qid,
  917. enum cxgb4_bar2_qtype qtype,
  918. unsigned int *pbar2_qid, u64 *pbar2_pa);
  919. int c4iw_alloc_srq_idx(struct c4iw_rdev *rdev);
  920. void c4iw_free_srq_idx(struct c4iw_rdev *rdev, int idx);
  921. extern void c4iw_log_wr_stats(struct t4_wq *wq, struct t4_cqe *cqe);
  922. extern int c4iw_wr_log;
  923. extern int db_fc_threshold;
  924. extern int db_coalescing_threshold;
  925. extern int use_dsgl;
  926. void c4iw_invalidate_mr(struct c4iw_dev *rhp, u32 rkey);
  927. void c4iw_dispatch_srq_limit_reached_event(struct c4iw_srq *srq);
  928. void c4iw_copy_wr_to_srq(struct t4_srq *srq, union t4_recv_wr *wqe, u8 len16);
  929. void c4iw_flush_srqidx(struct c4iw_qp *qhp, u32 srqidx);
  930. int c4iw_post_srq_recv(struct ib_srq *ibsrq, const struct ib_recv_wr *wr,
  931. const struct ib_recv_wr **bad_wr);
  932. struct c4iw_wr_wait *c4iw_alloc_wr_wait(gfp_t gfp);
  933. int c4iw_fill_res_mr_entry(struct sk_buff *msg, struct ib_mr *ibmr);
  934. int c4iw_fill_res_cq_entry(struct sk_buff *msg, struct ib_cq *ibcq);
  935. int c4iw_fill_res_qp_entry(struct sk_buff *msg, struct ib_qp *ibqp);
  936. int c4iw_fill_res_cm_id_entry(struct sk_buff *msg, struct rdma_cm_id *cm_id);
  937. #endif