ad9523.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * AD9523 SPI Low Jitter Clock Generator
  4. *
  5. * Copyright 2012 Analog Devices Inc.
  6. */
  7. #include <linux/device.h>
  8. #include <linux/kernel.h>
  9. #include <linux/slab.h>
  10. #include <linux/sysfs.h>
  11. #include <linux/spi/spi.h>
  12. #include <linux/regulator/consumer.h>
  13. #include <linux/gpio/consumer.h>
  14. #include <linux/err.h>
  15. #include <linux/module.h>
  16. #include <linux/delay.h>
  17. #include <linux/iio/iio.h>
  18. #include <linux/iio/sysfs.h>
  19. #include <linux/iio/frequency/ad9523.h>
  20. #define AD9523_READ (1 << 15)
  21. #define AD9523_WRITE (0 << 15)
  22. #define AD9523_CNT(x) (((x) - 1) << 13)
  23. #define AD9523_ADDR(x) ((x) & 0xFFF)
  24. #define AD9523_R1B (1 << 16)
  25. #define AD9523_R2B (2 << 16)
  26. #define AD9523_R3B (3 << 16)
  27. #define AD9523_TRANSF_LEN(x) ((x) >> 16)
  28. #define AD9523_SERIAL_PORT_CONFIG (AD9523_R1B | 0x0)
  29. #define AD9523_VERSION_REGISTER (AD9523_R1B | 0x2)
  30. #define AD9523_PART_REGISTER (AD9523_R1B | 0x3)
  31. #define AD9523_READBACK_CTRL (AD9523_R1B | 0x4)
  32. #define AD9523_EEPROM_CUSTOMER_VERSION_ID (AD9523_R2B | 0x6)
  33. #define AD9523_PLL1_REF_A_DIVIDER (AD9523_R2B | 0x11)
  34. #define AD9523_PLL1_REF_B_DIVIDER (AD9523_R2B | 0x13)
  35. #define AD9523_PLL1_REF_TEST_DIVIDER (AD9523_R1B | 0x14)
  36. #define AD9523_PLL1_FEEDBACK_DIVIDER (AD9523_R2B | 0x17)
  37. #define AD9523_PLL1_CHARGE_PUMP_CTRL (AD9523_R2B | 0x19)
  38. #define AD9523_PLL1_INPUT_RECEIVERS_CTRL (AD9523_R1B | 0x1A)
  39. #define AD9523_PLL1_REF_CTRL (AD9523_R1B | 0x1B)
  40. #define AD9523_PLL1_MISC_CTRL (AD9523_R1B | 0x1C)
  41. #define AD9523_PLL1_LOOP_FILTER_CTRL (AD9523_R1B | 0x1D)
  42. #define AD9523_PLL2_CHARGE_PUMP (AD9523_R1B | 0xF0)
  43. #define AD9523_PLL2_FEEDBACK_DIVIDER_AB (AD9523_R1B | 0xF1)
  44. #define AD9523_PLL2_CTRL (AD9523_R1B | 0xF2)
  45. #define AD9523_PLL2_VCO_CTRL (AD9523_R1B | 0xF3)
  46. #define AD9523_PLL2_VCO_DIVIDER (AD9523_R1B | 0xF4)
  47. #define AD9523_PLL2_LOOP_FILTER_CTRL (AD9523_R2B | 0xF6)
  48. #define AD9523_PLL2_R2_DIVIDER (AD9523_R1B | 0xF7)
  49. #define AD9523_CHANNEL_CLOCK_DIST(ch) (AD9523_R3B | (0x192 + 3 * ch))
  50. #define AD9523_PLL1_OUTPUT_CTRL (AD9523_R1B | 0x1BA)
  51. #define AD9523_PLL1_OUTPUT_CHANNEL_CTRL (AD9523_R1B | 0x1BB)
  52. #define AD9523_READBACK_0 (AD9523_R1B | 0x22C)
  53. #define AD9523_READBACK_1 (AD9523_R1B | 0x22D)
  54. #define AD9523_STATUS_SIGNALS (AD9523_R3B | 0x232)
  55. #define AD9523_POWER_DOWN_CTRL (AD9523_R1B | 0x233)
  56. #define AD9523_IO_UPDATE (AD9523_R1B | 0x234)
  57. #define AD9523_EEPROM_DATA_XFER_STATUS (AD9523_R1B | 0xB00)
  58. #define AD9523_EEPROM_ERROR_READBACK (AD9523_R1B | 0xB01)
  59. #define AD9523_EEPROM_CTRL1 (AD9523_R1B | 0xB02)
  60. #define AD9523_EEPROM_CTRL2 (AD9523_R1B | 0xB03)
  61. /* AD9523_SERIAL_PORT_CONFIG */
  62. #define AD9523_SER_CONF_SDO_ACTIVE (1 << 7)
  63. #define AD9523_SER_CONF_SOFT_RESET (1 << 5)
  64. /* AD9523_READBACK_CTRL */
  65. #define AD9523_READBACK_CTRL_READ_BUFFERED (1 << 0)
  66. /* AD9523_PLL1_CHARGE_PUMP_CTRL */
  67. #define AD9523_PLL1_CHARGE_PUMP_CURRENT_nA(x) (((x) / 500) & 0x7F)
  68. #define AD9523_PLL1_CHARGE_PUMP_TRISTATE (1 << 7)
  69. #define AD9523_PLL1_CHARGE_PUMP_MODE_NORMAL (3 << 8)
  70. #define AD9523_PLL1_CHARGE_PUMP_MODE_PUMP_DOWN (2 << 8)
  71. #define AD9523_PLL1_CHARGE_PUMP_MODE_PUMP_UP (1 << 8)
  72. #define AD9523_PLL1_CHARGE_PUMP_MODE_TRISTATE (0 << 8)
  73. #define AD9523_PLL1_BACKLASH_PW_MIN (0 << 10)
  74. #define AD9523_PLL1_BACKLASH_PW_LOW (1 << 10)
  75. #define AD9523_PLL1_BACKLASH_PW_HIGH (2 << 10)
  76. #define AD9523_PLL1_BACKLASH_PW_MAX (3 << 10)
  77. /* AD9523_PLL1_INPUT_RECEIVERS_CTRL */
  78. #define AD9523_PLL1_REF_TEST_RCV_EN (1 << 7)
  79. #define AD9523_PLL1_REFB_DIFF_RCV_EN (1 << 6)
  80. #define AD9523_PLL1_REFA_DIFF_RCV_EN (1 << 5)
  81. #define AD9523_PLL1_REFB_RCV_EN (1 << 4)
  82. #define AD9523_PLL1_REFA_RCV_EN (1 << 3)
  83. #define AD9523_PLL1_REFA_REFB_PWR_CTRL_EN (1 << 2)
  84. #define AD9523_PLL1_OSC_IN_CMOS_NEG_INP_EN (1 << 1)
  85. #define AD9523_PLL1_OSC_IN_DIFF_EN (1 << 0)
  86. /* AD9523_PLL1_REF_CTRL */
  87. #define AD9523_PLL1_BYPASS_REF_TEST_DIV_EN (1 << 7)
  88. #define AD9523_PLL1_BYPASS_FEEDBACK_DIV_EN (1 << 6)
  89. #define AD9523_PLL1_ZERO_DELAY_MODE_INT (1 << 5)
  90. #define AD9523_PLL1_ZERO_DELAY_MODE_EXT (0 << 5)
  91. #define AD9523_PLL1_OSC_IN_PLL_FEEDBACK_EN (1 << 4)
  92. #define AD9523_PLL1_ZD_IN_CMOS_NEG_INP_EN (1 << 3)
  93. #define AD9523_PLL1_ZD_IN_DIFF_EN (1 << 2)
  94. #define AD9523_PLL1_REFB_CMOS_NEG_INP_EN (1 << 1)
  95. #define AD9523_PLL1_REFA_CMOS_NEG_INP_EN (1 << 0)
  96. /* AD9523_PLL1_MISC_CTRL */
  97. #define AD9523_PLL1_REFB_INDEP_DIV_CTRL_EN (1 << 7)
  98. #define AD9523_PLL1_OSC_CTRL_FAIL_VCC_BY2_EN (1 << 6)
  99. #define AD9523_PLL1_REF_MODE(x) ((x) << 2)
  100. #define AD9523_PLL1_BYPASS_REFB_DIV (1 << 1)
  101. #define AD9523_PLL1_BYPASS_REFA_DIV (1 << 0)
  102. /* AD9523_PLL1_LOOP_FILTER_CTRL */
  103. #define AD9523_PLL1_LOOP_FILTER_RZERO(x) ((x) & 0xF)
  104. /* AD9523_PLL2_CHARGE_PUMP */
  105. #define AD9523_PLL2_CHARGE_PUMP_CURRENT_nA(x) ((x) / 3500)
  106. /* AD9523_PLL2_FEEDBACK_DIVIDER_AB */
  107. #define AD9523_PLL2_FB_NDIV_A_CNT(x) (((x) & 0x3) << 6)
  108. #define AD9523_PLL2_FB_NDIV_B_CNT(x) (((x) & 0x3F) << 0)
  109. #define AD9523_PLL2_FB_NDIV(a, b) (4 * (b) + (a))
  110. /* AD9523_PLL2_CTRL */
  111. #define AD9523_PLL2_CHARGE_PUMP_MODE_NORMAL (3 << 0)
  112. #define AD9523_PLL2_CHARGE_PUMP_MODE_PUMP_DOWN (2 << 0)
  113. #define AD9523_PLL2_CHARGE_PUMP_MODE_PUMP_UP (1 << 0)
  114. #define AD9523_PLL2_CHARGE_PUMP_MODE_TRISTATE (0 << 0)
  115. #define AD9523_PLL2_BACKLASH_PW_MIN (0 << 2)
  116. #define AD9523_PLL2_BACKLASH_PW_LOW (1 << 2)
  117. #define AD9523_PLL2_BACKLASH_PW_HIGH (2 << 2)
  118. #define AD9523_PLL2_BACKLASH_PW_MAX (3 << 1)
  119. #define AD9523_PLL2_BACKLASH_CTRL_EN (1 << 4)
  120. #define AD9523_PLL2_FREQ_DOUBLER_EN (1 << 5)
  121. #define AD9523_PLL2_LOCK_DETECT_PWR_DOWN_EN (1 << 7)
  122. /* AD9523_PLL2_VCO_CTRL */
  123. #define AD9523_PLL2_VCO_CALIBRATE (1 << 1)
  124. #define AD9523_PLL2_FORCE_VCO_MIDSCALE (1 << 2)
  125. #define AD9523_PLL2_FORCE_REFERENCE_VALID (1 << 3)
  126. #define AD9523_PLL2_FORCE_RELEASE_SYNC (1 << 4)
  127. /* AD9523_PLL2_VCO_DIVIDER */
  128. #define AD9523_PLL2_VCO_DIV_M1(x) ((((x) - 3) & 0x3) << 0)
  129. #define AD9523_PLL2_VCO_DIV_M2(x) ((((x) - 3) & 0x3) << 4)
  130. #define AD9523_PLL2_VCO_DIV_M1_PWR_DOWN_EN (1 << 2)
  131. #define AD9523_PLL2_VCO_DIV_M2_PWR_DOWN_EN (1 << 6)
  132. /* AD9523_PLL2_LOOP_FILTER_CTRL */
  133. #define AD9523_PLL2_LOOP_FILTER_CPOLE1(x) (((x) & 0x7) << 0)
  134. #define AD9523_PLL2_LOOP_FILTER_RZERO(x) (((x) & 0x7) << 3)
  135. #define AD9523_PLL2_LOOP_FILTER_RPOLE2(x) (((x) & 0x7) << 6)
  136. #define AD9523_PLL2_LOOP_FILTER_RZERO_BYPASS_EN (1 << 8)
  137. /* AD9523_PLL2_R2_DIVIDER */
  138. #define AD9523_PLL2_R2_DIVIDER_VAL(x) (((x) & 0x1F) << 0)
  139. /* AD9523_CHANNEL_CLOCK_DIST */
  140. #define AD9523_CLK_DIST_DIV_PHASE(x) (((x) & 0x3F) << 18)
  141. #define AD9523_CLK_DIST_DIV_PHASE_REV(x) ((ret >> 18) & 0x3F)
  142. #define AD9523_CLK_DIST_DIV(x) ((((x) - 1) & 0x3FF) << 8)
  143. #define AD9523_CLK_DIST_DIV_REV(x) (((ret >> 8) & 0x3FF) + 1)
  144. #define AD9523_CLK_DIST_INV_DIV_OUTPUT_EN (1 << 7)
  145. #define AD9523_CLK_DIST_IGNORE_SYNC_EN (1 << 6)
  146. #define AD9523_CLK_DIST_PWR_DOWN_EN (1 << 5)
  147. #define AD9523_CLK_DIST_LOW_PWR_MODE_EN (1 << 4)
  148. #define AD9523_CLK_DIST_DRIVER_MODE(x) (((x) & 0xF) << 0)
  149. /* AD9523_PLL1_OUTPUT_CTRL */
  150. #define AD9523_PLL1_OUTP_CTRL_VCO_DIV_SEL_CH6_M2 (1 << 7)
  151. #define AD9523_PLL1_OUTP_CTRL_VCO_DIV_SEL_CH5_M2 (1 << 6)
  152. #define AD9523_PLL1_OUTP_CTRL_VCO_DIV_SEL_CH4_M2 (1 << 5)
  153. #define AD9523_PLL1_OUTP_CTRL_CMOS_DRV_WEAK (1 << 4)
  154. #define AD9523_PLL1_OUTP_CTRL_OUTPUT_DIV_1 (0 << 0)
  155. #define AD9523_PLL1_OUTP_CTRL_OUTPUT_DIV_2 (1 << 0)
  156. #define AD9523_PLL1_OUTP_CTRL_OUTPUT_DIV_4 (2 << 0)
  157. #define AD9523_PLL1_OUTP_CTRL_OUTPUT_DIV_8 (4 << 0)
  158. #define AD9523_PLL1_OUTP_CTRL_OUTPUT_DIV_16 (8 << 0)
  159. /* AD9523_PLL1_OUTPUT_CHANNEL_CTRL */
  160. #define AD9523_PLL1_OUTP_CH_CTRL_OUTPUT_PWR_DOWN_EN (1 << 7)
  161. #define AD9523_PLL1_OUTP_CH_CTRL_VCO_DIV_SEL_CH9_M2 (1 << 6)
  162. #define AD9523_PLL1_OUTP_CH_CTRL_VCO_DIV_SEL_CH8_M2 (1 << 5)
  163. #define AD9523_PLL1_OUTP_CH_CTRL_VCO_DIV_SEL_CH7_M2 (1 << 4)
  164. #define AD9523_PLL1_OUTP_CH_CTRL_VCXO_SRC_SEL_CH3 (1 << 3)
  165. #define AD9523_PLL1_OUTP_CH_CTRL_VCXO_SRC_SEL_CH2 (1 << 2)
  166. #define AD9523_PLL1_OUTP_CH_CTRL_VCXO_SRC_SEL_CH1 (1 << 1)
  167. #define AD9523_PLL1_OUTP_CH_CTRL_VCXO_SRC_SEL_CH0 (1 << 0)
  168. /* AD9523_READBACK_0 */
  169. #define AD9523_READBACK_0_STAT_PLL2_REF_CLK (1 << 7)
  170. #define AD9523_READBACK_0_STAT_PLL2_FB_CLK (1 << 6)
  171. #define AD9523_READBACK_0_STAT_VCXO (1 << 5)
  172. #define AD9523_READBACK_0_STAT_REF_TEST (1 << 4)
  173. #define AD9523_READBACK_0_STAT_REFB (1 << 3)
  174. #define AD9523_READBACK_0_STAT_REFA (1 << 2)
  175. #define AD9523_READBACK_0_STAT_PLL2_LD (1 << 1)
  176. #define AD9523_READBACK_0_STAT_PLL1_LD (1 << 0)
  177. /* AD9523_READBACK_1 */
  178. #define AD9523_READBACK_1_HOLDOVER_ACTIVE (1 << 3)
  179. #define AD9523_READBACK_1_AUTOMODE_SEL_REFB (1 << 2)
  180. #define AD9523_READBACK_1_VCO_CALIB_IN_PROGRESS (1 << 0)
  181. /* AD9523_STATUS_SIGNALS */
  182. #define AD9523_STATUS_SIGNALS_SYNC_MAN_CTRL (1 << 16)
  183. #define AD9523_STATUS_MONITOR_01_PLL12_LOCKED (0x302)
  184. /* AD9523_POWER_DOWN_CTRL */
  185. #define AD9523_POWER_DOWN_CTRL_PLL1_PWR_DOWN (1 << 2)
  186. #define AD9523_POWER_DOWN_CTRL_PLL2_PWR_DOWN (1 << 1)
  187. #define AD9523_POWER_DOWN_CTRL_DIST_PWR_DOWN (1 << 0)
  188. /* AD9523_IO_UPDATE */
  189. #define AD9523_IO_UPDATE_EN (1 << 0)
  190. /* AD9523_EEPROM_DATA_XFER_STATUS */
  191. #define AD9523_EEPROM_DATA_XFER_IN_PROGRESS (1 << 0)
  192. /* AD9523_EEPROM_ERROR_READBACK */
  193. #define AD9523_EEPROM_ERROR_READBACK_FAIL (1 << 0)
  194. /* AD9523_EEPROM_CTRL1 */
  195. #define AD9523_EEPROM_CTRL1_SOFT_EEPROM (1 << 1)
  196. #define AD9523_EEPROM_CTRL1_EEPROM_WRITE_PROT_DIS (1 << 0)
  197. /* AD9523_EEPROM_CTRL2 */
  198. #define AD9523_EEPROM_CTRL2_REG2EEPROM (1 << 0)
  199. #define AD9523_NUM_CHAN 14
  200. #define AD9523_NUM_CHAN_ALT_CLK_SRC 10
  201. /* Helpers to avoid excess line breaks */
  202. #define AD_IFE(_pde, _a, _b) ((pdata->_pde) ? _a : _b)
  203. #define AD_IF(_pde, _a) AD_IFE(_pde, _a, 0)
  204. enum {
  205. AD9523_STAT_PLL1_LD,
  206. AD9523_STAT_PLL2_LD,
  207. AD9523_STAT_REFA,
  208. AD9523_STAT_REFB,
  209. AD9523_STAT_REF_TEST,
  210. AD9523_STAT_VCXO,
  211. AD9523_STAT_PLL2_FB_CLK,
  212. AD9523_STAT_PLL2_REF_CLK,
  213. AD9523_SYNC,
  214. AD9523_EEPROM,
  215. };
  216. enum {
  217. AD9523_VCO1,
  218. AD9523_VCO2,
  219. AD9523_VCXO,
  220. AD9523_NUM_CLK_SRC,
  221. };
  222. struct ad9523_state {
  223. struct spi_device *spi;
  224. struct regulator *reg;
  225. struct ad9523_platform_data *pdata;
  226. struct iio_chan_spec ad9523_channels[AD9523_NUM_CHAN];
  227. struct gpio_desc *pwrdown_gpio;
  228. struct gpio_desc *reset_gpio;
  229. struct gpio_desc *sync_gpio;
  230. unsigned long vcxo_freq;
  231. unsigned long vco_freq;
  232. unsigned long vco_out_freq[AD9523_NUM_CLK_SRC];
  233. unsigned char vco_out_map[AD9523_NUM_CHAN_ALT_CLK_SRC];
  234. /*
  235. * Lock for accessing device registers. Some operations require
  236. * multiple consecutive R/W operations, during which the device
  237. * shouldn't be interrupted. The buffers are also shared across
  238. * all operations so need to be protected on stand alone reads and
  239. * writes.
  240. */
  241. struct mutex lock;
  242. /*
  243. * DMA (thus cache coherency maintenance) may require that
  244. * transfer buffers live in their own cache lines.
  245. */
  246. union {
  247. __be32 d32;
  248. u8 d8[4];
  249. } data[2] __aligned(IIO_DMA_MINALIGN);
  250. };
  251. static int ad9523_read(struct iio_dev *indio_dev, unsigned int addr)
  252. {
  253. struct ad9523_state *st = iio_priv(indio_dev);
  254. int ret;
  255. /* We encode the register size 1..3 bytes into the register address.
  256. * On transfer we get the size from the register datum, and make sure
  257. * the result is properly aligned.
  258. */
  259. struct spi_transfer t[] = {
  260. {
  261. .tx_buf = &st->data[0].d8[2],
  262. .len = 2,
  263. }, {
  264. .rx_buf = &st->data[1].d8[4 - AD9523_TRANSF_LEN(addr)],
  265. .len = AD9523_TRANSF_LEN(addr),
  266. },
  267. };
  268. st->data[0].d32 = cpu_to_be32(AD9523_READ |
  269. AD9523_CNT(AD9523_TRANSF_LEN(addr)) |
  270. AD9523_ADDR(addr));
  271. ret = spi_sync_transfer(st->spi, t, ARRAY_SIZE(t));
  272. if (ret < 0)
  273. dev_err(&indio_dev->dev, "read failed (%d)", ret);
  274. else
  275. ret = be32_to_cpu(st->data[1].d32) & (0xFFFFFF >>
  276. (8 * (3 - AD9523_TRANSF_LEN(addr))));
  277. return ret;
  278. };
  279. static int ad9523_write(struct iio_dev *indio_dev,
  280. unsigned int addr, unsigned int val)
  281. {
  282. struct ad9523_state *st = iio_priv(indio_dev);
  283. int ret;
  284. struct spi_transfer t[] = {
  285. {
  286. .tx_buf = &st->data[0].d8[2],
  287. .len = 2,
  288. }, {
  289. .tx_buf = &st->data[1].d8[4 - AD9523_TRANSF_LEN(addr)],
  290. .len = AD9523_TRANSF_LEN(addr),
  291. },
  292. };
  293. st->data[0].d32 = cpu_to_be32(AD9523_WRITE |
  294. AD9523_CNT(AD9523_TRANSF_LEN(addr)) |
  295. AD9523_ADDR(addr));
  296. st->data[1].d32 = cpu_to_be32(val);
  297. ret = spi_sync_transfer(st->spi, t, ARRAY_SIZE(t));
  298. if (ret < 0)
  299. dev_err(&indio_dev->dev, "write failed (%d)", ret);
  300. return ret;
  301. }
  302. static int ad9523_io_update(struct iio_dev *indio_dev)
  303. {
  304. return ad9523_write(indio_dev, AD9523_IO_UPDATE, AD9523_IO_UPDATE_EN);
  305. }
  306. static int ad9523_vco_out_map(struct iio_dev *indio_dev,
  307. unsigned int ch, unsigned int out)
  308. {
  309. struct ad9523_state *st = iio_priv(indio_dev);
  310. int ret;
  311. unsigned int mask;
  312. switch (ch) {
  313. case 0 ... 3:
  314. ret = ad9523_read(indio_dev, AD9523_PLL1_OUTPUT_CHANNEL_CTRL);
  315. if (ret < 0)
  316. break;
  317. mask = AD9523_PLL1_OUTP_CH_CTRL_VCXO_SRC_SEL_CH0 << ch;
  318. if (out) {
  319. ret |= mask;
  320. out = 2;
  321. } else {
  322. ret &= ~mask;
  323. }
  324. ret = ad9523_write(indio_dev,
  325. AD9523_PLL1_OUTPUT_CHANNEL_CTRL, ret);
  326. break;
  327. case 4 ... 6:
  328. ret = ad9523_read(indio_dev, AD9523_PLL1_OUTPUT_CTRL);
  329. if (ret < 0)
  330. break;
  331. mask = AD9523_PLL1_OUTP_CTRL_VCO_DIV_SEL_CH4_M2 << (ch - 4);
  332. if (out)
  333. ret |= mask;
  334. else
  335. ret &= ~mask;
  336. ret = ad9523_write(indio_dev, AD9523_PLL1_OUTPUT_CTRL, ret);
  337. break;
  338. case 7 ... 9:
  339. ret = ad9523_read(indio_dev, AD9523_PLL1_OUTPUT_CHANNEL_CTRL);
  340. if (ret < 0)
  341. break;
  342. mask = AD9523_PLL1_OUTP_CH_CTRL_VCO_DIV_SEL_CH7_M2 << (ch - 7);
  343. if (out)
  344. ret |= mask;
  345. else
  346. ret &= ~mask;
  347. ret = ad9523_write(indio_dev,
  348. AD9523_PLL1_OUTPUT_CHANNEL_CTRL, ret);
  349. break;
  350. default:
  351. return 0;
  352. }
  353. st->vco_out_map[ch] = out;
  354. return ret;
  355. }
  356. static int ad9523_set_clock_provider(struct iio_dev *indio_dev,
  357. unsigned int ch, unsigned long freq)
  358. {
  359. struct ad9523_state *st = iio_priv(indio_dev);
  360. long tmp1, tmp2;
  361. bool use_alt_clk_src;
  362. switch (ch) {
  363. case 0 ... 3:
  364. use_alt_clk_src = (freq == st->vco_out_freq[AD9523_VCXO]);
  365. break;
  366. case 4 ... 9:
  367. tmp1 = st->vco_out_freq[AD9523_VCO1] / freq;
  368. tmp2 = st->vco_out_freq[AD9523_VCO2] / freq;
  369. tmp1 *= freq;
  370. tmp2 *= freq;
  371. use_alt_clk_src = (abs(tmp1 - freq) > abs(tmp2 - freq));
  372. break;
  373. default:
  374. /* Ch 10..14: No action required, return success */
  375. return 0;
  376. }
  377. return ad9523_vco_out_map(indio_dev, ch, use_alt_clk_src);
  378. }
  379. static int ad9523_store_eeprom(struct iio_dev *indio_dev)
  380. {
  381. int ret, tmp;
  382. ret = ad9523_write(indio_dev, AD9523_EEPROM_CTRL1,
  383. AD9523_EEPROM_CTRL1_EEPROM_WRITE_PROT_DIS);
  384. if (ret < 0)
  385. return ret;
  386. ret = ad9523_write(indio_dev, AD9523_EEPROM_CTRL2,
  387. AD9523_EEPROM_CTRL2_REG2EEPROM);
  388. if (ret < 0)
  389. return ret;
  390. tmp = 4;
  391. do {
  392. msleep(20);
  393. ret = ad9523_read(indio_dev,
  394. AD9523_EEPROM_DATA_XFER_STATUS);
  395. if (ret < 0)
  396. return ret;
  397. } while ((ret & AD9523_EEPROM_DATA_XFER_IN_PROGRESS) && tmp--);
  398. ret = ad9523_write(indio_dev, AD9523_EEPROM_CTRL1, 0);
  399. if (ret < 0)
  400. return ret;
  401. ret = ad9523_read(indio_dev, AD9523_EEPROM_ERROR_READBACK);
  402. if (ret < 0)
  403. return ret;
  404. if (ret & AD9523_EEPROM_ERROR_READBACK_FAIL) {
  405. dev_err(&indio_dev->dev, "Verify EEPROM failed");
  406. ret = -EIO;
  407. }
  408. return ret;
  409. }
  410. static int ad9523_sync(struct iio_dev *indio_dev)
  411. {
  412. int ret, tmp;
  413. ret = ad9523_read(indio_dev, AD9523_STATUS_SIGNALS);
  414. if (ret < 0)
  415. return ret;
  416. tmp = ret;
  417. tmp |= AD9523_STATUS_SIGNALS_SYNC_MAN_CTRL;
  418. ret = ad9523_write(indio_dev, AD9523_STATUS_SIGNALS, tmp);
  419. if (ret < 0)
  420. return ret;
  421. ad9523_io_update(indio_dev);
  422. tmp &= ~AD9523_STATUS_SIGNALS_SYNC_MAN_CTRL;
  423. ret = ad9523_write(indio_dev, AD9523_STATUS_SIGNALS, tmp);
  424. if (ret < 0)
  425. return ret;
  426. return ad9523_io_update(indio_dev);
  427. }
  428. static ssize_t ad9523_store(struct device *dev,
  429. struct device_attribute *attr,
  430. const char *buf, size_t len)
  431. {
  432. struct iio_dev *indio_dev = dev_to_iio_dev(dev);
  433. struct iio_dev_attr *this_attr = to_iio_dev_attr(attr);
  434. struct ad9523_state *st = iio_priv(indio_dev);
  435. bool state;
  436. int ret;
  437. ret = kstrtobool(buf, &state);
  438. if (ret < 0)
  439. return ret;
  440. if (!state)
  441. return len;
  442. mutex_lock(&st->lock);
  443. switch ((u32)this_attr->address) {
  444. case AD9523_SYNC:
  445. ret = ad9523_sync(indio_dev);
  446. break;
  447. case AD9523_EEPROM:
  448. ret = ad9523_store_eeprom(indio_dev);
  449. break;
  450. default:
  451. ret = -ENODEV;
  452. }
  453. mutex_unlock(&st->lock);
  454. return ret ? ret : len;
  455. }
  456. static ssize_t ad9523_show(struct device *dev,
  457. struct device_attribute *attr,
  458. char *buf)
  459. {
  460. struct iio_dev *indio_dev = dev_to_iio_dev(dev);
  461. struct iio_dev_attr *this_attr = to_iio_dev_attr(attr);
  462. struct ad9523_state *st = iio_priv(indio_dev);
  463. int ret;
  464. mutex_lock(&st->lock);
  465. ret = ad9523_read(indio_dev, AD9523_READBACK_0);
  466. if (ret >= 0) {
  467. ret = sysfs_emit(buf, "%d\n", !!(ret & (1 <<
  468. (u32)this_attr->address)));
  469. }
  470. mutex_unlock(&st->lock);
  471. return ret;
  472. }
  473. static IIO_DEVICE_ATTR(pll1_locked, S_IRUGO,
  474. ad9523_show,
  475. NULL,
  476. AD9523_STAT_PLL1_LD);
  477. static IIO_DEVICE_ATTR(pll2_locked, S_IRUGO,
  478. ad9523_show,
  479. NULL,
  480. AD9523_STAT_PLL2_LD);
  481. static IIO_DEVICE_ATTR(pll1_reference_clk_a_present, S_IRUGO,
  482. ad9523_show,
  483. NULL,
  484. AD9523_STAT_REFA);
  485. static IIO_DEVICE_ATTR(pll1_reference_clk_b_present, S_IRUGO,
  486. ad9523_show,
  487. NULL,
  488. AD9523_STAT_REFB);
  489. static IIO_DEVICE_ATTR(pll1_reference_clk_test_present, S_IRUGO,
  490. ad9523_show,
  491. NULL,
  492. AD9523_STAT_REF_TEST);
  493. static IIO_DEVICE_ATTR(vcxo_clk_present, S_IRUGO,
  494. ad9523_show,
  495. NULL,
  496. AD9523_STAT_VCXO);
  497. static IIO_DEVICE_ATTR(pll2_feedback_clk_present, S_IRUGO,
  498. ad9523_show,
  499. NULL,
  500. AD9523_STAT_PLL2_FB_CLK);
  501. static IIO_DEVICE_ATTR(pll2_reference_clk_present, S_IRUGO,
  502. ad9523_show,
  503. NULL,
  504. AD9523_STAT_PLL2_REF_CLK);
  505. static IIO_DEVICE_ATTR(sync_dividers, S_IWUSR,
  506. NULL,
  507. ad9523_store,
  508. AD9523_SYNC);
  509. static IIO_DEVICE_ATTR(store_eeprom, S_IWUSR,
  510. NULL,
  511. ad9523_store,
  512. AD9523_EEPROM);
  513. static struct attribute *ad9523_attributes[] = {
  514. &iio_dev_attr_sync_dividers.dev_attr.attr,
  515. &iio_dev_attr_store_eeprom.dev_attr.attr,
  516. &iio_dev_attr_pll2_feedback_clk_present.dev_attr.attr,
  517. &iio_dev_attr_pll2_reference_clk_present.dev_attr.attr,
  518. &iio_dev_attr_pll1_reference_clk_a_present.dev_attr.attr,
  519. &iio_dev_attr_pll1_reference_clk_b_present.dev_attr.attr,
  520. &iio_dev_attr_pll1_reference_clk_test_present.dev_attr.attr,
  521. &iio_dev_attr_vcxo_clk_present.dev_attr.attr,
  522. &iio_dev_attr_pll1_locked.dev_attr.attr,
  523. &iio_dev_attr_pll2_locked.dev_attr.attr,
  524. NULL,
  525. };
  526. static const struct attribute_group ad9523_attribute_group = {
  527. .attrs = ad9523_attributes,
  528. };
  529. static int ad9523_read_raw(struct iio_dev *indio_dev,
  530. struct iio_chan_spec const *chan,
  531. int *val,
  532. int *val2,
  533. long m)
  534. {
  535. struct ad9523_state *st = iio_priv(indio_dev);
  536. unsigned int code;
  537. int ret;
  538. mutex_lock(&st->lock);
  539. ret = ad9523_read(indio_dev, AD9523_CHANNEL_CLOCK_DIST(chan->channel));
  540. mutex_unlock(&st->lock);
  541. if (ret < 0)
  542. return ret;
  543. switch (m) {
  544. case IIO_CHAN_INFO_RAW:
  545. *val = !(ret & AD9523_CLK_DIST_PWR_DOWN_EN);
  546. return IIO_VAL_INT;
  547. case IIO_CHAN_INFO_FREQUENCY:
  548. *val = st->vco_out_freq[st->vco_out_map[chan->channel]] /
  549. AD9523_CLK_DIST_DIV_REV(ret);
  550. return IIO_VAL_INT;
  551. case IIO_CHAN_INFO_PHASE:
  552. code = (AD9523_CLK_DIST_DIV_PHASE_REV(ret) * 3141592) /
  553. AD9523_CLK_DIST_DIV_REV(ret);
  554. *val = code / 1000000;
  555. *val2 = code % 1000000;
  556. return IIO_VAL_INT_PLUS_MICRO;
  557. default:
  558. return -EINVAL;
  559. }
  560. };
  561. static int ad9523_write_raw(struct iio_dev *indio_dev,
  562. struct iio_chan_spec const *chan,
  563. int val,
  564. int val2,
  565. long mask)
  566. {
  567. struct ad9523_state *st = iio_priv(indio_dev);
  568. unsigned int reg;
  569. int ret, tmp, code;
  570. mutex_lock(&st->lock);
  571. ret = ad9523_read(indio_dev, AD9523_CHANNEL_CLOCK_DIST(chan->channel));
  572. if (ret < 0)
  573. goto out;
  574. reg = ret;
  575. switch (mask) {
  576. case IIO_CHAN_INFO_RAW:
  577. if (val)
  578. reg &= ~AD9523_CLK_DIST_PWR_DOWN_EN;
  579. else
  580. reg |= AD9523_CLK_DIST_PWR_DOWN_EN;
  581. break;
  582. case IIO_CHAN_INFO_FREQUENCY:
  583. if (val <= 0) {
  584. ret = -EINVAL;
  585. goto out;
  586. }
  587. ret = ad9523_set_clock_provider(indio_dev, chan->channel, val);
  588. if (ret < 0)
  589. goto out;
  590. tmp = st->vco_out_freq[st->vco_out_map[chan->channel]] / val;
  591. tmp = clamp(tmp, 1, 1024);
  592. reg &= ~(0x3FF << 8);
  593. reg |= AD9523_CLK_DIST_DIV(tmp);
  594. break;
  595. case IIO_CHAN_INFO_PHASE:
  596. code = val * 1000000 + val2 % 1000000;
  597. tmp = (code * AD9523_CLK_DIST_DIV_REV(ret)) / 3141592;
  598. tmp = clamp(tmp, 0, 63);
  599. reg &= ~AD9523_CLK_DIST_DIV_PHASE(~0);
  600. reg |= AD9523_CLK_DIST_DIV_PHASE(tmp);
  601. break;
  602. default:
  603. ret = -EINVAL;
  604. goto out;
  605. }
  606. ret = ad9523_write(indio_dev, AD9523_CHANNEL_CLOCK_DIST(chan->channel),
  607. reg);
  608. if (ret < 0)
  609. goto out;
  610. ad9523_io_update(indio_dev);
  611. out:
  612. mutex_unlock(&st->lock);
  613. return ret;
  614. }
  615. static int ad9523_reg_access(struct iio_dev *indio_dev,
  616. unsigned int reg, unsigned int writeval,
  617. unsigned int *readval)
  618. {
  619. struct ad9523_state *st = iio_priv(indio_dev);
  620. int ret;
  621. mutex_lock(&st->lock);
  622. if (readval == NULL) {
  623. ret = ad9523_write(indio_dev, reg | AD9523_R1B, writeval);
  624. ad9523_io_update(indio_dev);
  625. } else {
  626. ret = ad9523_read(indio_dev, reg | AD9523_R1B);
  627. if (ret < 0)
  628. goto out_unlock;
  629. *readval = ret;
  630. ret = 0;
  631. }
  632. out_unlock:
  633. mutex_unlock(&st->lock);
  634. return ret;
  635. }
  636. static const struct iio_info ad9523_info = {
  637. .read_raw = &ad9523_read_raw,
  638. .write_raw = &ad9523_write_raw,
  639. .debugfs_reg_access = &ad9523_reg_access,
  640. .attrs = &ad9523_attribute_group,
  641. };
  642. static int ad9523_setup(struct iio_dev *indio_dev)
  643. {
  644. struct ad9523_state *st = iio_priv(indio_dev);
  645. struct ad9523_platform_data *pdata = st->pdata;
  646. struct ad9523_channel_spec *chan;
  647. unsigned long active_mask = 0;
  648. int ret, i;
  649. ret = ad9523_write(indio_dev, AD9523_SERIAL_PORT_CONFIG,
  650. AD9523_SER_CONF_SOFT_RESET |
  651. (st->spi->mode & SPI_3WIRE ? 0 :
  652. AD9523_SER_CONF_SDO_ACTIVE));
  653. if (ret < 0)
  654. return ret;
  655. ret = ad9523_write(indio_dev, AD9523_READBACK_CTRL,
  656. AD9523_READBACK_CTRL_READ_BUFFERED);
  657. if (ret < 0)
  658. return ret;
  659. ret = ad9523_io_update(indio_dev);
  660. if (ret < 0)
  661. return ret;
  662. /*
  663. * PLL1 Setup
  664. */
  665. ret = ad9523_write(indio_dev, AD9523_PLL1_REF_A_DIVIDER,
  666. pdata->refa_r_div);
  667. if (ret < 0)
  668. return ret;
  669. ret = ad9523_write(indio_dev, AD9523_PLL1_REF_B_DIVIDER,
  670. pdata->refb_r_div);
  671. if (ret < 0)
  672. return ret;
  673. ret = ad9523_write(indio_dev, AD9523_PLL1_FEEDBACK_DIVIDER,
  674. pdata->pll1_feedback_div);
  675. if (ret < 0)
  676. return ret;
  677. ret = ad9523_write(indio_dev, AD9523_PLL1_CHARGE_PUMP_CTRL,
  678. AD9523_PLL1_CHARGE_PUMP_CURRENT_nA(pdata->
  679. pll1_charge_pump_current_nA) |
  680. AD9523_PLL1_CHARGE_PUMP_MODE_NORMAL |
  681. AD9523_PLL1_BACKLASH_PW_MIN);
  682. if (ret < 0)
  683. return ret;
  684. ret = ad9523_write(indio_dev, AD9523_PLL1_INPUT_RECEIVERS_CTRL,
  685. AD_IF(refa_diff_rcv_en, AD9523_PLL1_REFA_RCV_EN) |
  686. AD_IF(refb_diff_rcv_en, AD9523_PLL1_REFB_RCV_EN) |
  687. AD_IF(osc_in_diff_en, AD9523_PLL1_OSC_IN_DIFF_EN) |
  688. AD_IF(osc_in_cmos_neg_inp_en,
  689. AD9523_PLL1_OSC_IN_CMOS_NEG_INP_EN) |
  690. AD_IF(refa_diff_rcv_en, AD9523_PLL1_REFA_DIFF_RCV_EN) |
  691. AD_IF(refb_diff_rcv_en, AD9523_PLL1_REFB_DIFF_RCV_EN));
  692. if (ret < 0)
  693. return ret;
  694. ret = ad9523_write(indio_dev, AD9523_PLL1_REF_CTRL,
  695. AD_IF(zd_in_diff_en, AD9523_PLL1_ZD_IN_DIFF_EN) |
  696. AD_IF(zd_in_cmos_neg_inp_en,
  697. AD9523_PLL1_ZD_IN_CMOS_NEG_INP_EN) |
  698. AD_IF(zero_delay_mode_internal_en,
  699. AD9523_PLL1_ZERO_DELAY_MODE_INT) |
  700. AD_IF(osc_in_feedback_en, AD9523_PLL1_OSC_IN_PLL_FEEDBACK_EN) |
  701. AD_IF(refa_cmos_neg_inp_en, AD9523_PLL1_REFA_CMOS_NEG_INP_EN) |
  702. AD_IF(refb_cmos_neg_inp_en, AD9523_PLL1_REFB_CMOS_NEG_INP_EN));
  703. if (ret < 0)
  704. return ret;
  705. ret = ad9523_write(indio_dev, AD9523_PLL1_MISC_CTRL,
  706. AD9523_PLL1_REFB_INDEP_DIV_CTRL_EN |
  707. AD9523_PLL1_REF_MODE(pdata->ref_mode));
  708. if (ret < 0)
  709. return ret;
  710. ret = ad9523_write(indio_dev, AD9523_PLL1_LOOP_FILTER_CTRL,
  711. AD9523_PLL1_LOOP_FILTER_RZERO(pdata->pll1_loop_filter_rzero));
  712. if (ret < 0)
  713. return ret;
  714. /*
  715. * PLL2 Setup
  716. */
  717. ret = ad9523_write(indio_dev, AD9523_PLL2_CHARGE_PUMP,
  718. AD9523_PLL2_CHARGE_PUMP_CURRENT_nA(pdata->
  719. pll2_charge_pump_current_nA));
  720. if (ret < 0)
  721. return ret;
  722. ret = ad9523_write(indio_dev, AD9523_PLL2_FEEDBACK_DIVIDER_AB,
  723. AD9523_PLL2_FB_NDIV_A_CNT(pdata->pll2_ndiv_a_cnt) |
  724. AD9523_PLL2_FB_NDIV_B_CNT(pdata->pll2_ndiv_b_cnt));
  725. if (ret < 0)
  726. return ret;
  727. ret = ad9523_write(indio_dev, AD9523_PLL2_CTRL,
  728. AD9523_PLL2_CHARGE_PUMP_MODE_NORMAL |
  729. AD9523_PLL2_BACKLASH_CTRL_EN |
  730. AD_IF(pll2_freq_doubler_en, AD9523_PLL2_FREQ_DOUBLER_EN));
  731. if (ret < 0)
  732. return ret;
  733. st->vco_freq = div_u64((unsigned long long)pdata->vcxo_freq *
  734. (pdata->pll2_freq_doubler_en ? 2 : 1) *
  735. AD9523_PLL2_FB_NDIV(pdata->pll2_ndiv_a_cnt,
  736. pdata->pll2_ndiv_b_cnt),
  737. pdata->pll2_r2_div);
  738. ret = ad9523_write(indio_dev, AD9523_PLL2_VCO_CTRL,
  739. AD9523_PLL2_VCO_CALIBRATE);
  740. if (ret < 0)
  741. return ret;
  742. ret = ad9523_write(indio_dev, AD9523_PLL2_VCO_DIVIDER,
  743. AD9523_PLL2_VCO_DIV_M1(pdata->pll2_vco_div_m1) |
  744. AD9523_PLL2_VCO_DIV_M2(pdata->pll2_vco_div_m2) |
  745. AD_IFE(pll2_vco_div_m1, 0,
  746. AD9523_PLL2_VCO_DIV_M1_PWR_DOWN_EN) |
  747. AD_IFE(pll2_vco_div_m2, 0,
  748. AD9523_PLL2_VCO_DIV_M2_PWR_DOWN_EN));
  749. if (ret < 0)
  750. return ret;
  751. if (pdata->pll2_vco_div_m1)
  752. st->vco_out_freq[AD9523_VCO1] =
  753. st->vco_freq / pdata->pll2_vco_div_m1;
  754. if (pdata->pll2_vco_div_m2)
  755. st->vco_out_freq[AD9523_VCO2] =
  756. st->vco_freq / pdata->pll2_vco_div_m2;
  757. st->vco_out_freq[AD9523_VCXO] = pdata->vcxo_freq;
  758. ret = ad9523_write(indio_dev, AD9523_PLL2_R2_DIVIDER,
  759. AD9523_PLL2_R2_DIVIDER_VAL(pdata->pll2_r2_div));
  760. if (ret < 0)
  761. return ret;
  762. ret = ad9523_write(indio_dev, AD9523_PLL2_LOOP_FILTER_CTRL,
  763. AD9523_PLL2_LOOP_FILTER_CPOLE1(pdata->cpole1) |
  764. AD9523_PLL2_LOOP_FILTER_RZERO(pdata->rzero) |
  765. AD9523_PLL2_LOOP_FILTER_RPOLE2(pdata->rpole2) |
  766. AD_IF(rzero_bypass_en,
  767. AD9523_PLL2_LOOP_FILTER_RZERO_BYPASS_EN));
  768. if (ret < 0)
  769. return ret;
  770. for (i = 0; i < pdata->num_channels; i++) {
  771. chan = &pdata->channels[i];
  772. if (chan->channel_num < AD9523_NUM_CHAN) {
  773. __set_bit(chan->channel_num, &active_mask);
  774. ret = ad9523_write(indio_dev,
  775. AD9523_CHANNEL_CLOCK_DIST(chan->channel_num),
  776. AD9523_CLK_DIST_DRIVER_MODE(chan->driver_mode) |
  777. AD9523_CLK_DIST_DIV(chan->channel_divider) |
  778. AD9523_CLK_DIST_DIV_PHASE(chan->divider_phase) |
  779. (chan->sync_ignore_en ?
  780. AD9523_CLK_DIST_IGNORE_SYNC_EN : 0) |
  781. (chan->divider_output_invert_en ?
  782. AD9523_CLK_DIST_INV_DIV_OUTPUT_EN : 0) |
  783. (chan->low_power_mode_en ?
  784. AD9523_CLK_DIST_LOW_PWR_MODE_EN : 0) |
  785. (chan->output_dis ?
  786. AD9523_CLK_DIST_PWR_DOWN_EN : 0));
  787. if (ret < 0)
  788. return ret;
  789. ret = ad9523_vco_out_map(indio_dev, chan->channel_num,
  790. chan->use_alt_clock_src);
  791. if (ret < 0)
  792. return ret;
  793. st->ad9523_channels[i].type = IIO_ALTVOLTAGE;
  794. st->ad9523_channels[i].output = 1;
  795. st->ad9523_channels[i].indexed = 1;
  796. st->ad9523_channels[i].channel = chan->channel_num;
  797. st->ad9523_channels[i].extend_name =
  798. chan->extended_name;
  799. st->ad9523_channels[i].info_mask_separate =
  800. BIT(IIO_CHAN_INFO_RAW) |
  801. BIT(IIO_CHAN_INFO_PHASE) |
  802. BIT(IIO_CHAN_INFO_FREQUENCY);
  803. }
  804. }
  805. for_each_clear_bit(i, &active_mask, AD9523_NUM_CHAN) {
  806. ret = ad9523_write(indio_dev,
  807. AD9523_CHANNEL_CLOCK_DIST(i),
  808. AD9523_CLK_DIST_DRIVER_MODE(TRISTATE) |
  809. AD9523_CLK_DIST_PWR_DOWN_EN);
  810. if (ret < 0)
  811. return ret;
  812. }
  813. ret = ad9523_write(indio_dev, AD9523_POWER_DOWN_CTRL, 0);
  814. if (ret < 0)
  815. return ret;
  816. ret = ad9523_write(indio_dev, AD9523_STATUS_SIGNALS,
  817. AD9523_STATUS_MONITOR_01_PLL12_LOCKED);
  818. if (ret < 0)
  819. return ret;
  820. ret = ad9523_io_update(indio_dev);
  821. if (ret < 0)
  822. return ret;
  823. return 0;
  824. }
  825. static void ad9523_reg_disable(void *data)
  826. {
  827. struct regulator *reg = data;
  828. regulator_disable(reg);
  829. }
  830. static int ad9523_probe(struct spi_device *spi)
  831. {
  832. struct ad9523_platform_data *pdata = spi->dev.platform_data;
  833. struct iio_dev *indio_dev;
  834. struct ad9523_state *st;
  835. int ret;
  836. if (!pdata) {
  837. dev_err(&spi->dev, "no platform data?\n");
  838. return -EINVAL;
  839. }
  840. indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*st));
  841. if (indio_dev == NULL)
  842. return -ENOMEM;
  843. st = iio_priv(indio_dev);
  844. mutex_init(&st->lock);
  845. st->reg = devm_regulator_get(&spi->dev, "vcc");
  846. if (!IS_ERR(st->reg)) {
  847. ret = regulator_enable(st->reg);
  848. if (ret)
  849. return ret;
  850. ret = devm_add_action_or_reset(&spi->dev, ad9523_reg_disable,
  851. st->reg);
  852. if (ret)
  853. return ret;
  854. }
  855. st->pwrdown_gpio = devm_gpiod_get_optional(&spi->dev, "powerdown",
  856. GPIOD_OUT_HIGH);
  857. if (IS_ERR(st->pwrdown_gpio))
  858. return PTR_ERR(st->pwrdown_gpio);
  859. st->reset_gpio = devm_gpiod_get_optional(&spi->dev, "reset",
  860. GPIOD_OUT_LOW);
  861. if (IS_ERR(st->reset_gpio))
  862. return PTR_ERR(st->reset_gpio);
  863. if (st->reset_gpio) {
  864. udelay(1);
  865. gpiod_direction_output(st->reset_gpio, 1);
  866. }
  867. st->sync_gpio = devm_gpiod_get_optional(&spi->dev, "sync",
  868. GPIOD_OUT_HIGH);
  869. if (IS_ERR(st->sync_gpio))
  870. return PTR_ERR(st->sync_gpio);
  871. spi_set_drvdata(spi, indio_dev);
  872. st->spi = spi;
  873. st->pdata = pdata;
  874. indio_dev->name = (pdata->name[0] != 0) ? pdata->name :
  875. spi_get_device_id(spi)->name;
  876. indio_dev->info = &ad9523_info;
  877. indio_dev->modes = INDIO_DIRECT_MODE;
  878. indio_dev->channels = st->ad9523_channels;
  879. indio_dev->num_channels = pdata->num_channels;
  880. ret = ad9523_setup(indio_dev);
  881. if (ret < 0)
  882. return ret;
  883. return devm_iio_device_register(&spi->dev, indio_dev);
  884. }
  885. static const struct spi_device_id ad9523_id[] = {
  886. {"ad9523-1", 9523},
  887. {}
  888. };
  889. MODULE_DEVICE_TABLE(spi, ad9523_id);
  890. static struct spi_driver ad9523_driver = {
  891. .driver = {
  892. .name = "ad9523",
  893. },
  894. .probe = ad9523_probe,
  895. .id_table = ad9523_id,
  896. };
  897. module_spi_driver(ad9523_driver);
  898. MODULE_AUTHOR("Michael Hennerich <[email protected]>");
  899. MODULE_DESCRIPTION("Analog Devices AD9523 CLOCKDIST/PLL");
  900. MODULE_LICENSE("GPL v2");