ti-ads124s08.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* TI ADS124S0X chip family driver
  3. * Copyright (C) 2018 Texas Instruments Incorporated - https://www.ti.com/
  4. */
  5. #include <linux/err.h>
  6. #include <linux/delay.h>
  7. #include <linux/device.h>
  8. #include <linux/kernel.h>
  9. #include <linux/module.h>
  10. #include <linux/mod_devicetable.h>
  11. #include <linux/slab.h>
  12. #include <linux/sysfs.h>
  13. #include <linux/gpio/consumer.h>
  14. #include <linux/spi/spi.h>
  15. #include <linux/iio/iio.h>
  16. #include <linux/iio/buffer.h>
  17. #include <linux/iio/trigger_consumer.h>
  18. #include <linux/iio/triggered_buffer.h>
  19. #include <linux/iio/sysfs.h>
  20. #include <asm/unaligned.h>
  21. /* Commands */
  22. #define ADS124S08_CMD_NOP 0x00
  23. #define ADS124S08_CMD_WAKEUP 0x02
  24. #define ADS124S08_CMD_PWRDWN 0x04
  25. #define ADS124S08_CMD_RESET 0x06
  26. #define ADS124S08_CMD_START 0x08
  27. #define ADS124S08_CMD_STOP 0x0a
  28. #define ADS124S08_CMD_SYOCAL 0x16
  29. #define ADS124S08_CMD_SYGCAL 0x17
  30. #define ADS124S08_CMD_SFOCAL 0x19
  31. #define ADS124S08_CMD_RDATA 0x12
  32. #define ADS124S08_CMD_RREG 0x20
  33. #define ADS124S08_CMD_WREG 0x40
  34. /* Registers */
  35. #define ADS124S08_ID_REG 0x00
  36. #define ADS124S08_STATUS 0x01
  37. #define ADS124S08_INPUT_MUX 0x02
  38. #define ADS124S08_PGA 0x03
  39. #define ADS124S08_DATA_RATE 0x04
  40. #define ADS124S08_REF 0x05
  41. #define ADS124S08_IDACMAG 0x06
  42. #define ADS124S08_IDACMUX 0x07
  43. #define ADS124S08_VBIAS 0x08
  44. #define ADS124S08_SYS 0x09
  45. #define ADS124S08_OFCAL0 0x0a
  46. #define ADS124S08_OFCAL1 0x0b
  47. #define ADS124S08_OFCAL2 0x0c
  48. #define ADS124S08_FSCAL0 0x0d
  49. #define ADS124S08_FSCAL1 0x0e
  50. #define ADS124S08_FSCAL2 0x0f
  51. #define ADS124S08_GPIODAT 0x10
  52. #define ADS124S08_GPIOCON 0x11
  53. /* ADS124S0x common channels */
  54. #define ADS124S08_AIN0 0x00
  55. #define ADS124S08_AIN1 0x01
  56. #define ADS124S08_AIN2 0x02
  57. #define ADS124S08_AIN3 0x03
  58. #define ADS124S08_AIN4 0x04
  59. #define ADS124S08_AIN5 0x05
  60. #define ADS124S08_AINCOM 0x0c
  61. /* ADS124S08 only channels */
  62. #define ADS124S08_AIN6 0x06
  63. #define ADS124S08_AIN7 0x07
  64. #define ADS124S08_AIN8 0x08
  65. #define ADS124S08_AIN9 0x09
  66. #define ADS124S08_AIN10 0x0a
  67. #define ADS124S08_AIN11 0x0b
  68. #define ADS124S08_MAX_CHANNELS 12
  69. #define ADS124S08_POS_MUX_SHIFT 0x04
  70. #define ADS124S08_INT_REF 0x09
  71. #define ADS124S08_START_REG_MASK 0x1f
  72. #define ADS124S08_NUM_BYTES_MASK 0x1f
  73. #define ADS124S08_START_CONV 0x01
  74. #define ADS124S08_STOP_CONV 0x00
  75. enum ads124s_id {
  76. ADS124S08_ID,
  77. ADS124S06_ID,
  78. };
  79. struct ads124s_chip_info {
  80. const struct iio_chan_spec *channels;
  81. unsigned int num_channels;
  82. };
  83. struct ads124s_private {
  84. const struct ads124s_chip_info *chip_info;
  85. struct gpio_desc *reset_gpio;
  86. struct spi_device *spi;
  87. struct mutex lock;
  88. /*
  89. * Used to correctly align data.
  90. * Ensure timestamp is naturally aligned.
  91. * Note that the full buffer length may not be needed if not
  92. * all channels are enabled, as long as the alignment of the
  93. * timestamp is maintained.
  94. */
  95. u32 buffer[ADS124S08_MAX_CHANNELS + sizeof(s64)/sizeof(u32)] __aligned(8);
  96. u8 data[5] __aligned(IIO_DMA_MINALIGN);
  97. };
  98. #define ADS124S08_CHAN(index) \
  99. { \
  100. .type = IIO_VOLTAGE, \
  101. .indexed = 1, \
  102. .channel = index, \
  103. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
  104. .scan_index = index, \
  105. .scan_type = { \
  106. .sign = 'u', \
  107. .realbits = 32, \
  108. .storagebits = 32, \
  109. }, \
  110. }
  111. static const struct iio_chan_spec ads124s06_channels[] = {
  112. ADS124S08_CHAN(0),
  113. ADS124S08_CHAN(1),
  114. ADS124S08_CHAN(2),
  115. ADS124S08_CHAN(3),
  116. ADS124S08_CHAN(4),
  117. ADS124S08_CHAN(5),
  118. };
  119. static const struct iio_chan_spec ads124s08_channels[] = {
  120. ADS124S08_CHAN(0),
  121. ADS124S08_CHAN(1),
  122. ADS124S08_CHAN(2),
  123. ADS124S08_CHAN(3),
  124. ADS124S08_CHAN(4),
  125. ADS124S08_CHAN(5),
  126. ADS124S08_CHAN(6),
  127. ADS124S08_CHAN(7),
  128. ADS124S08_CHAN(8),
  129. ADS124S08_CHAN(9),
  130. ADS124S08_CHAN(10),
  131. ADS124S08_CHAN(11),
  132. };
  133. static const struct ads124s_chip_info ads124s_chip_info_tbl[] = {
  134. [ADS124S08_ID] = {
  135. .channels = ads124s08_channels,
  136. .num_channels = ARRAY_SIZE(ads124s08_channels),
  137. },
  138. [ADS124S06_ID] = {
  139. .channels = ads124s06_channels,
  140. .num_channels = ARRAY_SIZE(ads124s06_channels),
  141. },
  142. };
  143. static int ads124s_write_cmd(struct iio_dev *indio_dev, u8 command)
  144. {
  145. struct ads124s_private *priv = iio_priv(indio_dev);
  146. priv->data[0] = command;
  147. return spi_write(priv->spi, &priv->data[0], 1);
  148. }
  149. static int ads124s_write_reg(struct iio_dev *indio_dev, u8 reg, u8 data)
  150. {
  151. struct ads124s_private *priv = iio_priv(indio_dev);
  152. priv->data[0] = ADS124S08_CMD_WREG | reg;
  153. priv->data[1] = 0x0;
  154. priv->data[2] = data;
  155. return spi_write(priv->spi, &priv->data[0], 3);
  156. }
  157. static int ads124s_reset(struct iio_dev *indio_dev)
  158. {
  159. struct ads124s_private *priv = iio_priv(indio_dev);
  160. if (priv->reset_gpio) {
  161. gpiod_set_value(priv->reset_gpio, 0);
  162. udelay(200);
  163. gpiod_set_value(priv->reset_gpio, 1);
  164. } else {
  165. return ads124s_write_cmd(indio_dev, ADS124S08_CMD_RESET);
  166. }
  167. return 0;
  168. };
  169. static int ads124s_read(struct iio_dev *indio_dev)
  170. {
  171. struct ads124s_private *priv = iio_priv(indio_dev);
  172. int ret;
  173. struct spi_transfer t[] = {
  174. {
  175. .tx_buf = &priv->data[0],
  176. .len = 4,
  177. .cs_change = 1,
  178. }, {
  179. .tx_buf = &priv->data[1],
  180. .rx_buf = &priv->data[1],
  181. .len = 4,
  182. },
  183. };
  184. priv->data[0] = ADS124S08_CMD_RDATA;
  185. memset(&priv->data[1], ADS124S08_CMD_NOP, sizeof(priv->data) - 1);
  186. ret = spi_sync_transfer(priv->spi, t, ARRAY_SIZE(t));
  187. if (ret < 0)
  188. return ret;
  189. return get_unaligned_be24(&priv->data[2]);
  190. }
  191. static int ads124s_read_raw(struct iio_dev *indio_dev,
  192. struct iio_chan_spec const *chan,
  193. int *val, int *val2, long m)
  194. {
  195. struct ads124s_private *priv = iio_priv(indio_dev);
  196. int ret;
  197. mutex_lock(&priv->lock);
  198. switch (m) {
  199. case IIO_CHAN_INFO_RAW:
  200. ret = ads124s_write_reg(indio_dev, ADS124S08_INPUT_MUX,
  201. chan->channel);
  202. if (ret) {
  203. dev_err(&priv->spi->dev, "Set ADC CH failed\n");
  204. goto out;
  205. }
  206. ret = ads124s_write_cmd(indio_dev, ADS124S08_START_CONV);
  207. if (ret) {
  208. dev_err(&priv->spi->dev, "Start conversions failed\n");
  209. goto out;
  210. }
  211. ret = ads124s_read(indio_dev);
  212. if (ret < 0) {
  213. dev_err(&priv->spi->dev, "Read ADC failed\n");
  214. goto out;
  215. }
  216. *val = ret;
  217. ret = ads124s_write_cmd(indio_dev, ADS124S08_STOP_CONV);
  218. if (ret) {
  219. dev_err(&priv->spi->dev, "Stop conversions failed\n");
  220. goto out;
  221. }
  222. ret = IIO_VAL_INT;
  223. break;
  224. default:
  225. ret = -EINVAL;
  226. break;
  227. }
  228. out:
  229. mutex_unlock(&priv->lock);
  230. return ret;
  231. }
  232. static const struct iio_info ads124s_info = {
  233. .read_raw = &ads124s_read_raw,
  234. };
  235. static irqreturn_t ads124s_trigger_handler(int irq, void *p)
  236. {
  237. struct iio_poll_func *pf = p;
  238. struct iio_dev *indio_dev = pf->indio_dev;
  239. struct ads124s_private *priv = iio_priv(indio_dev);
  240. int scan_index, j = 0;
  241. int ret;
  242. for_each_set_bit(scan_index, indio_dev->active_scan_mask,
  243. indio_dev->masklength) {
  244. ret = ads124s_write_reg(indio_dev, ADS124S08_INPUT_MUX,
  245. scan_index);
  246. if (ret)
  247. dev_err(&priv->spi->dev, "Set ADC CH failed\n");
  248. ret = ads124s_write_cmd(indio_dev, ADS124S08_START_CONV);
  249. if (ret)
  250. dev_err(&priv->spi->dev, "Start ADC conversions failed\n");
  251. priv->buffer[j] = ads124s_read(indio_dev);
  252. ret = ads124s_write_cmd(indio_dev, ADS124S08_STOP_CONV);
  253. if (ret)
  254. dev_err(&priv->spi->dev, "Stop ADC conversions failed\n");
  255. j++;
  256. }
  257. iio_push_to_buffers_with_timestamp(indio_dev, priv->buffer,
  258. pf->timestamp);
  259. iio_trigger_notify_done(indio_dev->trig);
  260. return IRQ_HANDLED;
  261. }
  262. static int ads124s_probe(struct spi_device *spi)
  263. {
  264. struct ads124s_private *ads124s_priv;
  265. struct iio_dev *indio_dev;
  266. const struct spi_device_id *spi_id = spi_get_device_id(spi);
  267. int ret;
  268. indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*ads124s_priv));
  269. if (indio_dev == NULL)
  270. return -ENOMEM;
  271. ads124s_priv = iio_priv(indio_dev);
  272. ads124s_priv->reset_gpio = devm_gpiod_get_optional(&spi->dev,
  273. "reset", GPIOD_OUT_LOW);
  274. if (IS_ERR(ads124s_priv->reset_gpio))
  275. dev_info(&spi->dev, "Reset GPIO not defined\n");
  276. ads124s_priv->chip_info = &ads124s_chip_info_tbl[spi_id->driver_data];
  277. ads124s_priv->spi = spi;
  278. indio_dev->name = spi_id->name;
  279. indio_dev->modes = INDIO_DIRECT_MODE;
  280. indio_dev->channels = ads124s_priv->chip_info->channels;
  281. indio_dev->num_channels = ads124s_priv->chip_info->num_channels;
  282. indio_dev->info = &ads124s_info;
  283. mutex_init(&ads124s_priv->lock);
  284. ret = devm_iio_triggered_buffer_setup(&spi->dev, indio_dev, NULL,
  285. ads124s_trigger_handler, NULL);
  286. if (ret) {
  287. dev_err(&spi->dev, "iio triggered buffer setup failed\n");
  288. return ret;
  289. }
  290. ads124s_reset(indio_dev);
  291. return devm_iio_device_register(&spi->dev, indio_dev);
  292. }
  293. static const struct spi_device_id ads124s_id[] = {
  294. { "ads124s06", ADS124S06_ID },
  295. { "ads124s08", ADS124S08_ID },
  296. { }
  297. };
  298. MODULE_DEVICE_TABLE(spi, ads124s_id);
  299. static const struct of_device_id ads124s_of_table[] = {
  300. { .compatible = "ti,ads124s06" },
  301. { .compatible = "ti,ads124s08" },
  302. { },
  303. };
  304. MODULE_DEVICE_TABLE(of, ads124s_of_table);
  305. static struct spi_driver ads124s_driver = {
  306. .driver = {
  307. .name = "ads124s08",
  308. .of_match_table = ads124s_of_table,
  309. },
  310. .probe = ads124s_probe,
  311. .id_table = ads124s_id,
  312. };
  313. module_spi_driver(ads124s_driver);
  314. MODULE_AUTHOR("Dan Murphy <[email protected]>");
  315. MODULE_DESCRIPTION("TI TI_ADS12S0X ADC");
  316. MODULE_LICENSE("GPL v2");