rockchip_saradc.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Rockchip Successive Approximation Register (SAR) A/D Converter
  4. * Copyright (C) 2014 ROCKCHIP, Inc.
  5. */
  6. #include <linux/module.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/interrupt.h>
  9. #include <linux/io.h>
  10. #include <linux/of.h>
  11. #include <linux/of_device.h>
  12. #include <linux/clk.h>
  13. #include <linux/completion.h>
  14. #include <linux/delay.h>
  15. #include <linux/reset.h>
  16. #include <linux/regulator/consumer.h>
  17. #include <linux/iio/buffer.h>
  18. #include <linux/iio/iio.h>
  19. #include <linux/iio/trigger_consumer.h>
  20. #include <linux/iio/triggered_buffer.h>
  21. #define SARADC_DATA 0x00
  22. #define SARADC_STAS 0x04
  23. #define SARADC_STAS_BUSY BIT(0)
  24. #define SARADC_CTRL 0x08
  25. #define SARADC_CTRL_IRQ_STATUS BIT(6)
  26. #define SARADC_CTRL_IRQ_ENABLE BIT(5)
  27. #define SARADC_CTRL_POWER_CTRL BIT(3)
  28. #define SARADC_CTRL_CHN_MASK 0x7
  29. #define SARADC_DLY_PU_SOC 0x0c
  30. #define SARADC_DLY_PU_SOC_MASK 0x3f
  31. #define SARADC_TIMEOUT msecs_to_jiffies(100)
  32. #define SARADC_MAX_CHANNELS 8
  33. struct rockchip_saradc_data {
  34. const struct iio_chan_spec *channels;
  35. int num_channels;
  36. unsigned long clk_rate;
  37. };
  38. struct rockchip_saradc {
  39. void __iomem *regs;
  40. struct clk *pclk;
  41. struct clk *clk;
  42. struct completion completion;
  43. struct regulator *vref;
  44. int uv_vref;
  45. struct reset_control *reset;
  46. const struct rockchip_saradc_data *data;
  47. u16 last_val;
  48. const struct iio_chan_spec *last_chan;
  49. struct notifier_block nb;
  50. };
  51. static void rockchip_saradc_power_down(struct rockchip_saradc *info)
  52. {
  53. /* Clear irq & power down adc */
  54. writel_relaxed(0, info->regs + SARADC_CTRL);
  55. }
  56. static int rockchip_saradc_conversion(struct rockchip_saradc *info,
  57. struct iio_chan_spec const *chan)
  58. {
  59. reinit_completion(&info->completion);
  60. /* 8 clock periods as delay between power up and start cmd */
  61. writel_relaxed(8, info->regs + SARADC_DLY_PU_SOC);
  62. info->last_chan = chan;
  63. /* Select the channel to be used and trigger conversion */
  64. writel(SARADC_CTRL_POWER_CTRL
  65. | (chan->channel & SARADC_CTRL_CHN_MASK)
  66. | SARADC_CTRL_IRQ_ENABLE,
  67. info->regs + SARADC_CTRL);
  68. if (!wait_for_completion_timeout(&info->completion, SARADC_TIMEOUT))
  69. return -ETIMEDOUT;
  70. return 0;
  71. }
  72. static int rockchip_saradc_read_raw(struct iio_dev *indio_dev,
  73. struct iio_chan_spec const *chan,
  74. int *val, int *val2, long mask)
  75. {
  76. struct rockchip_saradc *info = iio_priv(indio_dev);
  77. int ret;
  78. switch (mask) {
  79. case IIO_CHAN_INFO_RAW:
  80. mutex_lock(&indio_dev->mlock);
  81. ret = rockchip_saradc_conversion(info, chan);
  82. if (ret) {
  83. rockchip_saradc_power_down(info);
  84. mutex_unlock(&indio_dev->mlock);
  85. return ret;
  86. }
  87. *val = info->last_val;
  88. mutex_unlock(&indio_dev->mlock);
  89. return IIO_VAL_INT;
  90. case IIO_CHAN_INFO_SCALE:
  91. *val = info->uv_vref / 1000;
  92. *val2 = chan->scan_type.realbits;
  93. return IIO_VAL_FRACTIONAL_LOG2;
  94. default:
  95. return -EINVAL;
  96. }
  97. }
  98. static irqreturn_t rockchip_saradc_isr(int irq, void *dev_id)
  99. {
  100. struct rockchip_saradc *info = dev_id;
  101. /* Read value */
  102. info->last_val = readl_relaxed(info->regs + SARADC_DATA);
  103. info->last_val &= GENMASK(info->last_chan->scan_type.realbits - 1, 0);
  104. rockchip_saradc_power_down(info);
  105. complete(&info->completion);
  106. return IRQ_HANDLED;
  107. }
  108. static const struct iio_info rockchip_saradc_iio_info = {
  109. .read_raw = rockchip_saradc_read_raw,
  110. };
  111. #define SARADC_CHANNEL(_index, _id, _res) { \
  112. .type = IIO_VOLTAGE, \
  113. .indexed = 1, \
  114. .channel = _index, \
  115. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
  116. .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE), \
  117. .datasheet_name = _id, \
  118. .scan_index = _index, \
  119. .scan_type = { \
  120. .sign = 'u', \
  121. .realbits = _res, \
  122. .storagebits = 16, \
  123. .endianness = IIO_CPU, \
  124. }, \
  125. }
  126. static const struct iio_chan_spec rockchip_saradc_iio_channels[] = {
  127. SARADC_CHANNEL(0, "adc0", 10),
  128. SARADC_CHANNEL(1, "adc1", 10),
  129. SARADC_CHANNEL(2, "adc2", 10),
  130. };
  131. static const struct rockchip_saradc_data saradc_data = {
  132. .channels = rockchip_saradc_iio_channels,
  133. .num_channels = ARRAY_SIZE(rockchip_saradc_iio_channels),
  134. .clk_rate = 1000000,
  135. };
  136. static const struct iio_chan_spec rockchip_rk3066_tsadc_iio_channels[] = {
  137. SARADC_CHANNEL(0, "adc0", 12),
  138. SARADC_CHANNEL(1, "adc1", 12),
  139. };
  140. static const struct rockchip_saradc_data rk3066_tsadc_data = {
  141. .channels = rockchip_rk3066_tsadc_iio_channels,
  142. .num_channels = ARRAY_SIZE(rockchip_rk3066_tsadc_iio_channels),
  143. .clk_rate = 50000,
  144. };
  145. static const struct iio_chan_spec rockchip_rk3399_saradc_iio_channels[] = {
  146. SARADC_CHANNEL(0, "adc0", 10),
  147. SARADC_CHANNEL(1, "adc1", 10),
  148. SARADC_CHANNEL(2, "adc2", 10),
  149. SARADC_CHANNEL(3, "adc3", 10),
  150. SARADC_CHANNEL(4, "adc4", 10),
  151. SARADC_CHANNEL(5, "adc5", 10),
  152. };
  153. static const struct rockchip_saradc_data rk3399_saradc_data = {
  154. .channels = rockchip_rk3399_saradc_iio_channels,
  155. .num_channels = ARRAY_SIZE(rockchip_rk3399_saradc_iio_channels),
  156. .clk_rate = 1000000,
  157. };
  158. static const struct iio_chan_spec rockchip_rk3568_saradc_iio_channels[] = {
  159. SARADC_CHANNEL(0, "adc0", 10),
  160. SARADC_CHANNEL(1, "adc1", 10),
  161. SARADC_CHANNEL(2, "adc2", 10),
  162. SARADC_CHANNEL(3, "adc3", 10),
  163. SARADC_CHANNEL(4, "adc4", 10),
  164. SARADC_CHANNEL(5, "adc5", 10),
  165. SARADC_CHANNEL(6, "adc6", 10),
  166. SARADC_CHANNEL(7, "adc7", 10),
  167. };
  168. static const struct rockchip_saradc_data rk3568_saradc_data = {
  169. .channels = rockchip_rk3568_saradc_iio_channels,
  170. .num_channels = ARRAY_SIZE(rockchip_rk3568_saradc_iio_channels),
  171. .clk_rate = 1000000,
  172. };
  173. static const struct of_device_id rockchip_saradc_match[] = {
  174. {
  175. .compatible = "rockchip,saradc",
  176. .data = &saradc_data,
  177. }, {
  178. .compatible = "rockchip,rk3066-tsadc",
  179. .data = &rk3066_tsadc_data,
  180. }, {
  181. .compatible = "rockchip,rk3399-saradc",
  182. .data = &rk3399_saradc_data,
  183. }, {
  184. .compatible = "rockchip,rk3568-saradc",
  185. .data = &rk3568_saradc_data,
  186. },
  187. {},
  188. };
  189. MODULE_DEVICE_TABLE(of, rockchip_saradc_match);
  190. /*
  191. * Reset SARADC Controller.
  192. */
  193. static void rockchip_saradc_reset_controller(struct reset_control *reset)
  194. {
  195. reset_control_assert(reset);
  196. usleep_range(10, 20);
  197. reset_control_deassert(reset);
  198. }
  199. static void rockchip_saradc_clk_disable(void *data)
  200. {
  201. struct rockchip_saradc *info = data;
  202. clk_disable_unprepare(info->clk);
  203. }
  204. static void rockchip_saradc_pclk_disable(void *data)
  205. {
  206. struct rockchip_saradc *info = data;
  207. clk_disable_unprepare(info->pclk);
  208. }
  209. static void rockchip_saradc_regulator_disable(void *data)
  210. {
  211. struct rockchip_saradc *info = data;
  212. regulator_disable(info->vref);
  213. }
  214. static irqreturn_t rockchip_saradc_trigger_handler(int irq, void *p)
  215. {
  216. struct iio_poll_func *pf = p;
  217. struct iio_dev *i_dev = pf->indio_dev;
  218. struct rockchip_saradc *info = iio_priv(i_dev);
  219. /*
  220. * @values: each channel takes an u16 value
  221. * @timestamp: will be 8-byte aligned automatically
  222. */
  223. struct {
  224. u16 values[SARADC_MAX_CHANNELS];
  225. int64_t timestamp;
  226. } data;
  227. int ret;
  228. int i, j = 0;
  229. mutex_lock(&i_dev->mlock);
  230. for_each_set_bit(i, i_dev->active_scan_mask, i_dev->masklength) {
  231. const struct iio_chan_spec *chan = &i_dev->channels[i];
  232. ret = rockchip_saradc_conversion(info, chan);
  233. if (ret) {
  234. rockchip_saradc_power_down(info);
  235. goto out;
  236. }
  237. data.values[j] = info->last_val;
  238. j++;
  239. }
  240. iio_push_to_buffers_with_timestamp(i_dev, &data, iio_get_time_ns(i_dev));
  241. out:
  242. mutex_unlock(&i_dev->mlock);
  243. iio_trigger_notify_done(i_dev->trig);
  244. return IRQ_HANDLED;
  245. }
  246. static int rockchip_saradc_volt_notify(struct notifier_block *nb,
  247. unsigned long event,
  248. void *data)
  249. {
  250. struct rockchip_saradc *info =
  251. container_of(nb, struct rockchip_saradc, nb);
  252. if (event & REGULATOR_EVENT_VOLTAGE_CHANGE)
  253. info->uv_vref = (unsigned long)data;
  254. return NOTIFY_OK;
  255. }
  256. static void rockchip_saradc_regulator_unreg_notifier(void *data)
  257. {
  258. struct rockchip_saradc *info = data;
  259. regulator_unregister_notifier(info->vref, &info->nb);
  260. }
  261. static int rockchip_saradc_probe(struct platform_device *pdev)
  262. {
  263. struct rockchip_saradc *info = NULL;
  264. struct device_node *np = pdev->dev.of_node;
  265. struct iio_dev *indio_dev = NULL;
  266. const struct of_device_id *match;
  267. int ret;
  268. int irq;
  269. if (!np)
  270. return -ENODEV;
  271. indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(*info));
  272. if (!indio_dev) {
  273. dev_err(&pdev->dev, "failed allocating iio device\n");
  274. return -ENOMEM;
  275. }
  276. info = iio_priv(indio_dev);
  277. match = of_match_device(rockchip_saradc_match, &pdev->dev);
  278. if (!match) {
  279. dev_err(&pdev->dev, "failed to match device\n");
  280. return -ENODEV;
  281. }
  282. info->data = match->data;
  283. /* Sanity check for possible later IP variants with more channels */
  284. if (info->data->num_channels > SARADC_MAX_CHANNELS) {
  285. dev_err(&pdev->dev, "max channels exceeded");
  286. return -EINVAL;
  287. }
  288. info->regs = devm_platform_ioremap_resource(pdev, 0);
  289. if (IS_ERR(info->regs))
  290. return PTR_ERR(info->regs);
  291. /*
  292. * The reset should be an optional property, as it should work
  293. * with old devicetrees as well
  294. */
  295. info->reset = devm_reset_control_get_exclusive(&pdev->dev,
  296. "saradc-apb");
  297. if (IS_ERR(info->reset)) {
  298. ret = PTR_ERR(info->reset);
  299. if (ret != -ENOENT)
  300. return dev_err_probe(&pdev->dev, ret,
  301. "failed to get saradc-apb\n");
  302. dev_dbg(&pdev->dev, "no reset control found\n");
  303. info->reset = NULL;
  304. }
  305. init_completion(&info->completion);
  306. irq = platform_get_irq(pdev, 0);
  307. if (irq < 0)
  308. return dev_err_probe(&pdev->dev, irq, "failed to get irq\n");
  309. ret = devm_request_irq(&pdev->dev, irq, rockchip_saradc_isr,
  310. 0, dev_name(&pdev->dev), info);
  311. if (ret < 0) {
  312. dev_err(&pdev->dev, "failed requesting irq %d\n", irq);
  313. return ret;
  314. }
  315. info->pclk = devm_clk_get(&pdev->dev, "apb_pclk");
  316. if (IS_ERR(info->pclk))
  317. return dev_err_probe(&pdev->dev, PTR_ERR(info->pclk),
  318. "failed to get pclk\n");
  319. info->clk = devm_clk_get(&pdev->dev, "saradc");
  320. if (IS_ERR(info->clk))
  321. return dev_err_probe(&pdev->dev, PTR_ERR(info->clk),
  322. "failed to get adc clock\n");
  323. info->vref = devm_regulator_get(&pdev->dev, "vref");
  324. if (IS_ERR(info->vref))
  325. return dev_err_probe(&pdev->dev, PTR_ERR(info->vref),
  326. "failed to get regulator\n");
  327. if (info->reset)
  328. rockchip_saradc_reset_controller(info->reset);
  329. /*
  330. * Use a default value for the converter clock.
  331. * This may become user-configurable in the future.
  332. */
  333. ret = clk_set_rate(info->clk, info->data->clk_rate);
  334. if (ret < 0) {
  335. dev_err(&pdev->dev, "failed to set adc clk rate, %d\n", ret);
  336. return ret;
  337. }
  338. ret = regulator_enable(info->vref);
  339. if (ret < 0) {
  340. dev_err(&pdev->dev, "failed to enable vref regulator\n");
  341. return ret;
  342. }
  343. ret = devm_add_action_or_reset(&pdev->dev,
  344. rockchip_saradc_regulator_disable, info);
  345. if (ret) {
  346. dev_err(&pdev->dev, "failed to register devm action, %d\n",
  347. ret);
  348. return ret;
  349. }
  350. ret = regulator_get_voltage(info->vref);
  351. if (ret < 0)
  352. return ret;
  353. info->uv_vref = ret;
  354. ret = clk_prepare_enable(info->pclk);
  355. if (ret < 0) {
  356. dev_err(&pdev->dev, "failed to enable pclk\n");
  357. return ret;
  358. }
  359. ret = devm_add_action_or_reset(&pdev->dev,
  360. rockchip_saradc_pclk_disable, info);
  361. if (ret) {
  362. dev_err(&pdev->dev, "failed to register devm action, %d\n",
  363. ret);
  364. return ret;
  365. }
  366. ret = clk_prepare_enable(info->clk);
  367. if (ret < 0) {
  368. dev_err(&pdev->dev, "failed to enable converter clock\n");
  369. return ret;
  370. }
  371. ret = devm_add_action_or_reset(&pdev->dev,
  372. rockchip_saradc_clk_disable, info);
  373. if (ret) {
  374. dev_err(&pdev->dev, "failed to register devm action, %d\n",
  375. ret);
  376. return ret;
  377. }
  378. platform_set_drvdata(pdev, indio_dev);
  379. indio_dev->name = dev_name(&pdev->dev);
  380. indio_dev->info = &rockchip_saradc_iio_info;
  381. indio_dev->modes = INDIO_DIRECT_MODE;
  382. indio_dev->channels = info->data->channels;
  383. indio_dev->num_channels = info->data->num_channels;
  384. ret = devm_iio_triggered_buffer_setup(&indio_dev->dev, indio_dev, NULL,
  385. rockchip_saradc_trigger_handler,
  386. NULL);
  387. if (ret)
  388. return ret;
  389. info->nb.notifier_call = rockchip_saradc_volt_notify;
  390. ret = regulator_register_notifier(info->vref, &info->nb);
  391. if (ret)
  392. return ret;
  393. ret = devm_add_action_or_reset(&pdev->dev,
  394. rockchip_saradc_regulator_unreg_notifier,
  395. info);
  396. if (ret)
  397. return ret;
  398. return devm_iio_device_register(&pdev->dev, indio_dev);
  399. }
  400. static int rockchip_saradc_suspend(struct device *dev)
  401. {
  402. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  403. struct rockchip_saradc *info = iio_priv(indio_dev);
  404. clk_disable_unprepare(info->clk);
  405. clk_disable_unprepare(info->pclk);
  406. regulator_disable(info->vref);
  407. return 0;
  408. }
  409. static int rockchip_saradc_resume(struct device *dev)
  410. {
  411. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  412. struct rockchip_saradc *info = iio_priv(indio_dev);
  413. int ret;
  414. ret = regulator_enable(info->vref);
  415. if (ret)
  416. return ret;
  417. ret = clk_prepare_enable(info->pclk);
  418. if (ret)
  419. return ret;
  420. ret = clk_prepare_enable(info->clk);
  421. if (ret)
  422. clk_disable_unprepare(info->pclk);
  423. return ret;
  424. }
  425. static DEFINE_SIMPLE_DEV_PM_OPS(rockchip_saradc_pm_ops,
  426. rockchip_saradc_suspend,
  427. rockchip_saradc_resume);
  428. static struct platform_driver rockchip_saradc_driver = {
  429. .probe = rockchip_saradc_probe,
  430. .driver = {
  431. .name = "rockchip-saradc",
  432. .of_match_table = rockchip_saradc_match,
  433. .pm = pm_sleep_ptr(&rockchip_saradc_pm_ops),
  434. },
  435. };
  436. module_platform_driver(rockchip_saradc_driver);
  437. MODULE_AUTHOR("Heiko Stuebner <[email protected]>");
  438. MODULE_DESCRIPTION("Rockchip SARADC driver");
  439. MODULE_LICENSE("GPL v2");