qcom-pm8xxx-xoadc.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Qualcomm PM8xxx PMIC XOADC driver
  4. *
  5. * These ADCs are known as HK/XO (house keeping / chrystal oscillator)
  6. * "XO" in "XOADC" means Chrystal Oscillator. It's a bunch of
  7. * specific-purpose and general purpose ADC converters and channels.
  8. *
  9. * Copyright (C) 2017 Linaro Ltd.
  10. * Author: Linus Walleij <[email protected]>
  11. */
  12. #include <linux/iio/adc/qcom-vadc-common.h>
  13. #include <linux/iio/iio.h>
  14. #include <linux/iio/sysfs.h>
  15. #include <linux/module.h>
  16. #include <linux/mod_devicetable.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/property.h>
  19. #include <linux/regmap.h>
  20. #include <linux/init.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/regulator/consumer.h>
  23. /*
  24. * Definitions for the "user processor" registers lifted from the v3.4
  25. * Qualcomm tree. Their kernel has two out-of-tree drivers for the ADC:
  26. * drivers/misc/pmic8058-xoadc.c
  27. * drivers/hwmon/pm8xxx-adc.c
  28. * None of them contain any complete register specification, so this is
  29. * a best effort of combining the information.
  30. */
  31. /* These appear to be "battery monitor" registers */
  32. #define ADC_ARB_BTM_CNTRL1 0x17e
  33. #define ADC_ARB_BTM_CNTRL1_EN_BTM BIT(0)
  34. #define ADC_ARB_BTM_CNTRL1_SEL_OP_MODE BIT(1)
  35. #define ADC_ARB_BTM_CNTRL1_MEAS_INTERVAL1 BIT(2)
  36. #define ADC_ARB_BTM_CNTRL1_MEAS_INTERVAL2 BIT(3)
  37. #define ADC_ARB_BTM_CNTRL1_MEAS_INTERVAL3 BIT(4)
  38. #define ADC_ARB_BTM_CNTRL1_MEAS_INTERVAL4 BIT(5)
  39. #define ADC_ARB_BTM_CNTRL1_EOC BIT(6)
  40. #define ADC_ARB_BTM_CNTRL1_REQ BIT(7)
  41. #define ADC_ARB_BTM_AMUX_CNTRL 0x17f
  42. #define ADC_ARB_BTM_ANA_PARAM 0x180
  43. #define ADC_ARB_BTM_DIG_PARAM 0x181
  44. #define ADC_ARB_BTM_RSV 0x182
  45. #define ADC_ARB_BTM_DATA1 0x183
  46. #define ADC_ARB_BTM_DATA0 0x184
  47. #define ADC_ARB_BTM_BAT_COOL_THR1 0x185
  48. #define ADC_ARB_BTM_BAT_COOL_THR0 0x186
  49. #define ADC_ARB_BTM_BAT_WARM_THR1 0x187
  50. #define ADC_ARB_BTM_BAT_WARM_THR0 0x188
  51. #define ADC_ARB_BTM_CNTRL2 0x18c
  52. /* Proper ADC registers */
  53. #define ADC_ARB_USRP_CNTRL 0x197
  54. #define ADC_ARB_USRP_CNTRL_EN_ARB BIT(0)
  55. #define ADC_ARB_USRP_CNTRL_RSV1 BIT(1)
  56. #define ADC_ARB_USRP_CNTRL_RSV2 BIT(2)
  57. #define ADC_ARB_USRP_CNTRL_RSV3 BIT(3)
  58. #define ADC_ARB_USRP_CNTRL_RSV4 BIT(4)
  59. #define ADC_ARB_USRP_CNTRL_RSV5 BIT(5)
  60. #define ADC_ARB_USRP_CNTRL_EOC BIT(6)
  61. #define ADC_ARB_USRP_CNTRL_REQ BIT(7)
  62. #define ADC_ARB_USRP_AMUX_CNTRL 0x198
  63. /*
  64. * The channel mask includes the bits selecting channel mux and prescaler
  65. * on PM8058, or channel mux and premux on PM8921.
  66. */
  67. #define ADC_ARB_USRP_AMUX_CNTRL_CHAN_MASK 0xfc
  68. #define ADC_ARB_USRP_AMUX_CNTRL_RSV0 BIT(0)
  69. #define ADC_ARB_USRP_AMUX_CNTRL_RSV1 BIT(1)
  70. /* On PM8058 this is prescaling, on PM8921 this is premux */
  71. #define ADC_ARB_USRP_AMUX_CNTRL_PRESCALEMUX0 BIT(2)
  72. #define ADC_ARB_USRP_AMUX_CNTRL_PRESCALEMUX1 BIT(3)
  73. #define ADC_ARB_USRP_AMUX_CNTRL_SEL0 BIT(4)
  74. #define ADC_ARB_USRP_AMUX_CNTRL_SEL1 BIT(5)
  75. #define ADC_ARB_USRP_AMUX_CNTRL_SEL2 BIT(6)
  76. #define ADC_ARB_USRP_AMUX_CNTRL_SEL3 BIT(7)
  77. #define ADC_AMUX_PREMUX_SHIFT 2
  78. #define ADC_AMUX_SEL_SHIFT 4
  79. /* We know very little about the bits in this register */
  80. #define ADC_ARB_USRP_ANA_PARAM 0x199
  81. #define ADC_ARB_USRP_ANA_PARAM_DIS 0xFE
  82. #define ADC_ARB_USRP_ANA_PARAM_EN 0xFF
  83. #define ADC_ARB_USRP_DIG_PARAM 0x19A
  84. #define ADC_ARB_USRP_DIG_PARAM_SEL_SHIFT0 BIT(0)
  85. #define ADC_ARB_USRP_DIG_PARAM_SEL_SHIFT1 BIT(1)
  86. #define ADC_ARB_USRP_DIG_PARAM_CLK_RATE0 BIT(2)
  87. #define ADC_ARB_USRP_DIG_PARAM_CLK_RATE1 BIT(3)
  88. #define ADC_ARB_USRP_DIG_PARAM_EOC BIT(4)
  89. /*
  90. * On a later ADC the decimation factors are defined as
  91. * 00 = 512, 01 = 1024, 10 = 2048, 11 = 4096 so assume this
  92. * holds also for this older XOADC.
  93. */
  94. #define ADC_ARB_USRP_DIG_PARAM_DEC_RATE0 BIT(5)
  95. #define ADC_ARB_USRP_DIG_PARAM_DEC_RATE1 BIT(6)
  96. #define ADC_ARB_USRP_DIG_PARAM_EN BIT(7)
  97. #define ADC_DIG_PARAM_DEC_SHIFT 5
  98. #define ADC_ARB_USRP_RSV 0x19B
  99. #define ADC_ARB_USRP_RSV_RST BIT(0)
  100. #define ADC_ARB_USRP_RSV_DTEST0 BIT(1)
  101. #define ADC_ARB_USRP_RSV_DTEST1 BIT(2)
  102. #define ADC_ARB_USRP_RSV_OP BIT(3)
  103. #define ADC_ARB_USRP_RSV_IP_SEL0 BIT(4)
  104. #define ADC_ARB_USRP_RSV_IP_SEL1 BIT(5)
  105. #define ADC_ARB_USRP_RSV_IP_SEL2 BIT(6)
  106. #define ADC_ARB_USRP_RSV_TRM BIT(7)
  107. #define ADC_RSV_IP_SEL_SHIFT 4
  108. #define ADC_ARB_USRP_DATA0 0x19D
  109. #define ADC_ARB_USRP_DATA1 0x19C
  110. /*
  111. * Physical channels which MUST exist on all PM variants in order to provide
  112. * proper reference points for calibration.
  113. *
  114. * @PM8XXX_CHANNEL_INTERNAL: 625mV reference channel
  115. * @PM8XXX_CHANNEL_125V: 1250mV reference channel
  116. * @PM8XXX_CHANNEL_INTERNAL_2: 325mV reference channel
  117. * @PM8XXX_CHANNEL_MUXOFF: channel to reduce input load on mux, apparently also
  118. * measures XO temperature
  119. */
  120. #define PM8XXX_CHANNEL_INTERNAL 0x0c
  121. #define PM8XXX_CHANNEL_125V 0x0d
  122. #define PM8XXX_CHANNEL_INTERNAL_2 0x0e
  123. #define PM8XXX_CHANNEL_MUXOFF 0x0f
  124. /*
  125. * PM8058 AMUX premux scaling, two bits. This is done of the channel before
  126. * reaching the AMUX.
  127. */
  128. #define PM8058_AMUX_PRESCALE_0 0x0 /* No scaling on the signal */
  129. #define PM8058_AMUX_PRESCALE_1 0x1 /* Unity scaling selected by the user */
  130. #define PM8058_AMUX_PRESCALE_1_DIV3 0x2 /* 1/3 prescaler on the input */
  131. /* Defines reference voltage for the XOADC */
  132. #define AMUX_RSV0 0x0 /* XO_IN/XOADC_GND, special selection to read XO temp */
  133. #define AMUX_RSV1 0x1 /* PMIC_IN/XOADC_GND */
  134. #define AMUX_RSV2 0x2 /* PMIC_IN/BMS_CSP */
  135. #define AMUX_RSV3 0x3 /* not used */
  136. #define AMUX_RSV4 0x4 /* XOADC_GND/XOADC_GND */
  137. #define AMUX_RSV5 0x5 /* XOADC_VREF/XOADC_GND */
  138. #define XOADC_RSV_MAX 5 /* 3 bits 0..7, 3 and 6,7 are invalid */
  139. /**
  140. * struct xoadc_channel - encodes channel properties and defaults
  141. * @datasheet_name: the hardwarename of this channel
  142. * @pre_scale_mux: prescale (PM8058) or premux (PM8921) for selecting
  143. * this channel. Both this and the amux channel is needed to uniquely
  144. * identify a channel. Values 0..3.
  145. * @amux_channel: value of the ADC_ARB_USRP_AMUX_CNTRL register for this
  146. * channel, bits 4..7, selects the amux, values 0..f
  147. * @prescale: the channels have hard-coded prescale ratios defined
  148. * by the hardware, this tells us what it is
  149. * @type: corresponding IIO channel type, usually IIO_VOLTAGE or
  150. * IIO_TEMP
  151. * @scale_fn_type: the liner interpolation etc to convert the
  152. * ADC code to the value that IIO expects, in uV or millicelsius
  153. * etc. This scale function can be pretty elaborate if different
  154. * thermistors are connected or other hardware characteristics are
  155. * deployed.
  156. * @amux_ip_rsv: ratiometric scale value used by the analog muxer: this
  157. * selects the reference voltage for ratiometric scaling
  158. */
  159. struct xoadc_channel {
  160. const char *datasheet_name;
  161. u8 pre_scale_mux:2;
  162. u8 amux_channel:4;
  163. const struct u32_fract prescale;
  164. enum iio_chan_type type;
  165. enum vadc_scale_fn_type scale_fn_type;
  166. u8 amux_ip_rsv:3;
  167. };
  168. /**
  169. * struct xoadc_variant - encodes the XOADC variant characteristics
  170. * @name: name of this PMIC variant
  171. * @channels: the hardware channels and respective settings and defaults
  172. * @broken_ratiometric: if the PMIC has broken ratiometric scaling (this
  173. * is a known problem on PM8058)
  174. * @prescaling: this variant uses AMUX bits 2 & 3 for prescaling (PM8058)
  175. * @second_level_mux: this variant uses AMUX bits 2 & 3 for a second level
  176. * mux
  177. */
  178. struct xoadc_variant {
  179. const char name[16];
  180. const struct xoadc_channel *channels;
  181. bool broken_ratiometric;
  182. bool prescaling;
  183. bool second_level_mux;
  184. };
  185. /*
  186. * XOADC_CHAN macro parameters:
  187. * _dname: the name of the channel
  188. * _presmux: prescaler (PM8058) or premux (PM8921) setting for this channel
  189. * _amux: the value in bits 2..7 of the ADC_ARB_USRP_AMUX_CNTRL register
  190. * for this channel. On some PMICs some of the bits select a prescaler, and
  191. * on some PMICs some of the bits select various complex multiplex settings.
  192. * _type: IIO channel type
  193. * _prenum: prescaler numerator (dividend)
  194. * _preden: prescaler denominator (divisor)
  195. * _scale: scaling function type, this selects how the raw valued is mangled
  196. * to output the actual processed measurement
  197. * _amip: analog mux input parent when using ratiometric measurements
  198. */
  199. #define XOADC_CHAN(_dname, _presmux, _amux, _type, _prenum, _preden, _scale, _amip) \
  200. { \
  201. .datasheet_name = __stringify(_dname), \
  202. .pre_scale_mux = _presmux, \
  203. .amux_channel = _amux, \
  204. .prescale = { \
  205. .numerator = _prenum, .denominator = _preden, \
  206. }, \
  207. .type = _type, \
  208. .scale_fn_type = _scale, \
  209. .amux_ip_rsv = _amip, \
  210. }
  211. /*
  212. * Taken from arch/arm/mach-msm/board-9615.c in the vendor tree:
  213. * TODO: incomplete, needs testing.
  214. */
  215. static const struct xoadc_channel pm8018_xoadc_channels[] = {
  216. XOADC_CHAN(VCOIN, 0x00, 0x00, IIO_VOLTAGE, 1, 3, SCALE_DEFAULT, AMUX_RSV1),
  217. XOADC_CHAN(VBAT, 0x00, 0x01, IIO_VOLTAGE, 1, 3, SCALE_DEFAULT, AMUX_RSV1),
  218. XOADC_CHAN(VPH_PWR, 0x00, 0x02, IIO_VOLTAGE, 1, 3, SCALE_DEFAULT, AMUX_RSV1),
  219. XOADC_CHAN(DIE_TEMP, 0x00, 0x0b, IIO_TEMP, 1, 1, SCALE_PMIC_THERM, AMUX_RSV1),
  220. /* Used for battery ID or battery temperature */
  221. XOADC_CHAN(AMUX8, 0x00, 0x08, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV2),
  222. XOADC_CHAN(INTERNAL, 0x00, 0x0c, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  223. XOADC_CHAN(125V, 0x00, 0x0d, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  224. XOADC_CHAN(MUXOFF, 0x00, 0x0f, IIO_TEMP, 1, 1, SCALE_XOTHERM, AMUX_RSV0),
  225. { }, /* Sentinel */
  226. };
  227. /*
  228. * Taken from arch/arm/mach-msm/board-8930-pmic.c in the vendor tree:
  229. * TODO: needs testing.
  230. */
  231. static const struct xoadc_channel pm8038_xoadc_channels[] = {
  232. XOADC_CHAN(VCOIN, 0x00, 0x00, IIO_VOLTAGE, 1, 3, SCALE_DEFAULT, AMUX_RSV1),
  233. XOADC_CHAN(VBAT, 0x00, 0x01, IIO_VOLTAGE, 1, 3, SCALE_DEFAULT, AMUX_RSV1),
  234. XOADC_CHAN(DCIN, 0x00, 0x02, IIO_VOLTAGE, 1, 6, SCALE_DEFAULT, AMUX_RSV1),
  235. XOADC_CHAN(ICHG, 0x00, 0x03, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  236. XOADC_CHAN(VPH_PWR, 0x00, 0x04, IIO_VOLTAGE, 1, 3, SCALE_DEFAULT, AMUX_RSV1),
  237. XOADC_CHAN(AMUX5, 0x00, 0x05, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  238. XOADC_CHAN(AMUX6, 0x00, 0x06, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  239. XOADC_CHAN(AMUX7, 0x00, 0x07, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  240. /* AMUX8 used for battery temperature in most cases */
  241. XOADC_CHAN(AMUX8, 0x00, 0x08, IIO_TEMP, 1, 1, SCALE_THERM_100K_PULLUP, AMUX_RSV2),
  242. XOADC_CHAN(AMUX9, 0x00, 0x09, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  243. XOADC_CHAN(USB_VBUS, 0x00, 0x0a, IIO_VOLTAGE, 1, 4, SCALE_DEFAULT, AMUX_RSV1),
  244. XOADC_CHAN(DIE_TEMP, 0x00, 0x0b, IIO_TEMP, 1, 1, SCALE_PMIC_THERM, AMUX_RSV1),
  245. XOADC_CHAN(INTERNAL, 0x00, 0x0c, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  246. XOADC_CHAN(125V, 0x00, 0x0d, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  247. XOADC_CHAN(INTERNAL_2, 0x00, 0x0e, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  248. XOADC_CHAN(MUXOFF, 0x00, 0x0f, IIO_TEMP, 1, 1, SCALE_XOTHERM, AMUX_RSV0),
  249. { }, /* Sentinel */
  250. };
  251. /*
  252. * This was created by cross-referencing the vendor tree
  253. * arch/arm/mach-msm/board-msm8x60.c msm_adc_channels_data[]
  254. * with the "channel types" (first field) to find the right
  255. * configuration for these channels on an MSM8x60 i.e. PM8058
  256. * setup.
  257. */
  258. static const struct xoadc_channel pm8058_xoadc_channels[] = {
  259. XOADC_CHAN(VCOIN, 0x00, 0x00, IIO_VOLTAGE, 1, 2, SCALE_DEFAULT, AMUX_RSV1),
  260. XOADC_CHAN(VBAT, 0x00, 0x01, IIO_VOLTAGE, 1, 3, SCALE_DEFAULT, AMUX_RSV1),
  261. XOADC_CHAN(DCIN, 0x00, 0x02, IIO_VOLTAGE, 1, 10, SCALE_DEFAULT, AMUX_RSV1),
  262. XOADC_CHAN(ICHG, 0x00, 0x03, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  263. XOADC_CHAN(VPH_PWR, 0x00, 0x04, IIO_VOLTAGE, 1, 3, SCALE_DEFAULT, AMUX_RSV1),
  264. /*
  265. * AMUX channels 5 thru 9 are referred to as MPP5 thru MPP9 in
  266. * some code and documentation. But they are really just 5
  267. * channels just like any other. They are connected to a switching
  268. * matrix where they can be routed to any of the MPPs, not just
  269. * 1-to-1 onto MPP5 thru 9, so naming them MPP5 thru MPP9 is
  270. * very confusing.
  271. */
  272. XOADC_CHAN(AMUX5, 0x00, 0x05, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  273. XOADC_CHAN(AMUX6, 0x00, 0x06, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  274. XOADC_CHAN(AMUX7, 0x00, 0x07, IIO_VOLTAGE, 1, 2, SCALE_DEFAULT, AMUX_RSV1),
  275. XOADC_CHAN(AMUX8, 0x00, 0x08, IIO_VOLTAGE, 1, 2, SCALE_DEFAULT, AMUX_RSV1),
  276. XOADC_CHAN(AMUX9, 0x00, 0x09, IIO_VOLTAGE, 1, 3, SCALE_DEFAULT, AMUX_RSV1),
  277. XOADC_CHAN(USB_VBUS, 0x00, 0x0a, IIO_VOLTAGE, 1, 3, SCALE_DEFAULT, AMUX_RSV1),
  278. XOADC_CHAN(DIE_TEMP, 0x00, 0x0b, IIO_TEMP, 1, 1, SCALE_PMIC_THERM, AMUX_RSV1),
  279. XOADC_CHAN(INTERNAL, 0x00, 0x0c, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  280. XOADC_CHAN(125V, 0x00, 0x0d, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  281. XOADC_CHAN(INTERNAL_2, 0x00, 0x0e, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  282. XOADC_CHAN(MUXOFF, 0x00, 0x0f, IIO_TEMP, 1, 1, SCALE_XOTHERM, AMUX_RSV0),
  283. /* There are also "unity" and divided by 3 channels (prescaler) but noone is using them */
  284. { }, /* Sentinel */
  285. };
  286. /*
  287. * The PM8921 has some pre-muxing on its channels, this comes from the vendor tree
  288. * include/linux/mfd/pm8xxx/pm8xxx-adc.h
  289. * board-flo-pmic.c (Nexus 7) and board-8064-pmic.c
  290. */
  291. static const struct xoadc_channel pm8921_xoadc_channels[] = {
  292. XOADC_CHAN(VCOIN, 0x00, 0x00, IIO_VOLTAGE, 1, 3, SCALE_DEFAULT, AMUX_RSV1),
  293. XOADC_CHAN(VBAT, 0x00, 0x01, IIO_VOLTAGE, 1, 3, SCALE_DEFAULT, AMUX_RSV1),
  294. XOADC_CHAN(DCIN, 0x00, 0x02, IIO_VOLTAGE, 1, 6, SCALE_DEFAULT, AMUX_RSV1),
  295. /* channel "ICHG" is reserved and not used on PM8921 */
  296. XOADC_CHAN(VPH_PWR, 0x00, 0x04, IIO_VOLTAGE, 1, 3, SCALE_DEFAULT, AMUX_RSV1),
  297. XOADC_CHAN(IBAT, 0x00, 0x05, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  298. /* CHAN 6 & 7 (MPP1 & MPP2) are reserved for MPP channels on PM8921 */
  299. XOADC_CHAN(BATT_THERM, 0x00, 0x08, IIO_TEMP, 1, 1, SCALE_THERM_100K_PULLUP, AMUX_RSV1),
  300. XOADC_CHAN(BATT_ID, 0x00, 0x09, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  301. XOADC_CHAN(USB_VBUS, 0x00, 0x0a, IIO_VOLTAGE, 1, 4, SCALE_DEFAULT, AMUX_RSV1),
  302. XOADC_CHAN(DIE_TEMP, 0x00, 0x0b, IIO_TEMP, 1, 1, SCALE_PMIC_THERM, AMUX_RSV1),
  303. XOADC_CHAN(INTERNAL, 0x00, 0x0c, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  304. XOADC_CHAN(125V, 0x00, 0x0d, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  305. /* FIXME: look into the scaling of this temperature */
  306. XOADC_CHAN(CHG_TEMP, 0x00, 0x0e, IIO_TEMP, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  307. XOADC_CHAN(MUXOFF, 0x00, 0x0f, IIO_TEMP, 1, 1, SCALE_XOTHERM, AMUX_RSV0),
  308. /* The following channels have premux bit 0 set to 1 (all end in 4) */
  309. XOADC_CHAN(ATEST_8, 0x01, 0x00, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  310. /* Set scaling to 1/2 based on the name for these two */
  311. XOADC_CHAN(USB_SNS_DIV20, 0x01, 0x01, IIO_VOLTAGE, 1, 2, SCALE_DEFAULT, AMUX_RSV1),
  312. XOADC_CHAN(DCIN_SNS_DIV20, 0x01, 0x02, IIO_VOLTAGE, 1, 2, SCALE_DEFAULT, AMUX_RSV1),
  313. XOADC_CHAN(AMUX3, 0x01, 0x03, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  314. XOADC_CHAN(AMUX4, 0x01, 0x04, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  315. XOADC_CHAN(AMUX5, 0x01, 0x05, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  316. XOADC_CHAN(AMUX6, 0x01, 0x06, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  317. XOADC_CHAN(AMUX7, 0x01, 0x07, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  318. XOADC_CHAN(AMUX8, 0x01, 0x08, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  319. /* Internal test signals, I think */
  320. XOADC_CHAN(ATEST_1, 0x01, 0x09, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  321. XOADC_CHAN(ATEST_2, 0x01, 0x0a, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  322. XOADC_CHAN(ATEST_3, 0x01, 0x0b, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  323. XOADC_CHAN(ATEST_4, 0x01, 0x0c, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  324. XOADC_CHAN(ATEST_5, 0x01, 0x0d, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  325. XOADC_CHAN(ATEST_6, 0x01, 0x0e, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  326. XOADC_CHAN(ATEST_7, 0x01, 0x0f, IIO_VOLTAGE, 1, 1, SCALE_DEFAULT, AMUX_RSV1),
  327. /* The following channels have premux bit 1 set to 1 (all end in 8) */
  328. /* I guess even ATEST8 will be divided by 3 here */
  329. XOADC_CHAN(ATEST_8, 0x02, 0x00, IIO_VOLTAGE, 1, 3, SCALE_DEFAULT, AMUX_RSV1),
  330. /* I guess div 2 div 3 becomes div 6 */
  331. XOADC_CHAN(USB_SNS_DIV20_DIV3, 0x02, 0x01, IIO_VOLTAGE, 1, 6, SCALE_DEFAULT, AMUX_RSV1),
  332. XOADC_CHAN(DCIN_SNS_DIV20_DIV3, 0x02, 0x02, IIO_VOLTAGE, 1, 6, SCALE_DEFAULT, AMUX_RSV1),
  333. XOADC_CHAN(AMUX3_DIV3, 0x02, 0x03, IIO_VOLTAGE, 1, 3, SCALE_DEFAULT, AMUX_RSV1),
  334. XOADC_CHAN(AMUX4_DIV3, 0x02, 0x04, IIO_VOLTAGE, 1, 3, SCALE_DEFAULT, AMUX_RSV1),
  335. XOADC_CHAN(AMUX5_DIV3, 0x02, 0x05, IIO_VOLTAGE, 1, 3, SCALE_DEFAULT, AMUX_RSV1),
  336. XOADC_CHAN(AMUX6_DIV3, 0x02, 0x06, IIO_VOLTAGE, 1, 3, SCALE_DEFAULT, AMUX_RSV1),
  337. XOADC_CHAN(AMUX7_DIV3, 0x02, 0x07, IIO_VOLTAGE, 1, 3, SCALE_DEFAULT, AMUX_RSV1),
  338. XOADC_CHAN(AMUX8_DIV3, 0x02, 0x08, IIO_VOLTAGE, 1, 3, SCALE_DEFAULT, AMUX_RSV1),
  339. XOADC_CHAN(ATEST_1_DIV3, 0x02, 0x09, IIO_VOLTAGE, 1, 3, SCALE_DEFAULT, AMUX_RSV1),
  340. XOADC_CHAN(ATEST_2_DIV3, 0x02, 0x0a, IIO_VOLTAGE, 1, 3, SCALE_DEFAULT, AMUX_RSV1),
  341. XOADC_CHAN(ATEST_3_DIV3, 0x02, 0x0b, IIO_VOLTAGE, 1, 3, SCALE_DEFAULT, AMUX_RSV1),
  342. XOADC_CHAN(ATEST_4_DIV3, 0x02, 0x0c, IIO_VOLTAGE, 1, 3, SCALE_DEFAULT, AMUX_RSV1),
  343. XOADC_CHAN(ATEST_5_DIV3, 0x02, 0x0d, IIO_VOLTAGE, 1, 3, SCALE_DEFAULT, AMUX_RSV1),
  344. XOADC_CHAN(ATEST_6_DIV3, 0x02, 0x0e, IIO_VOLTAGE, 1, 3, SCALE_DEFAULT, AMUX_RSV1),
  345. XOADC_CHAN(ATEST_7_DIV3, 0x02, 0x0f, IIO_VOLTAGE, 1, 3, SCALE_DEFAULT, AMUX_RSV1),
  346. { }, /* Sentinel */
  347. };
  348. /**
  349. * struct pm8xxx_chan_info - ADC channel information
  350. * @name: name of this channel
  351. * @hwchan: pointer to hardware channel information (muxing & scaling settings)
  352. * @calibration: whether to use absolute or ratiometric calibration
  353. * @scale_fn_type: scaling function type
  354. * @decimation: 0,1,2,3
  355. * @amux_ip_rsv: ratiometric scale value if using ratiometric
  356. * calibration: 0, 1, 2, 4, 5.
  357. */
  358. struct pm8xxx_chan_info {
  359. const char *name;
  360. const struct xoadc_channel *hwchan;
  361. enum vadc_calibration calibration;
  362. u8 decimation:2;
  363. u8 amux_ip_rsv:3;
  364. };
  365. /**
  366. * struct pm8xxx_xoadc - state container for the XOADC
  367. * @dev: pointer to device
  368. * @map: regmap to access registers
  369. * @variant: XOADC variant characteristics
  370. * @vref: reference voltage regulator
  371. * characteristics of the channels, and sensible default settings
  372. * @nchans: number of channels, configured by the device tree
  373. * @chans: the channel information per-channel, configured by the device tree
  374. * @iio_chans: IIO channel specifiers
  375. * @graph: linear calibration parameters for absolute and
  376. * ratiometric measurements
  377. * @complete: completion to indicate end of conversion
  378. * @lock: lock to restrict access to the hardware to one client at the time
  379. */
  380. struct pm8xxx_xoadc {
  381. struct device *dev;
  382. struct regmap *map;
  383. const struct xoadc_variant *variant;
  384. struct regulator *vref;
  385. unsigned int nchans;
  386. struct pm8xxx_chan_info *chans;
  387. struct iio_chan_spec *iio_chans;
  388. struct vadc_linear_graph graph[2];
  389. struct completion complete;
  390. struct mutex lock;
  391. };
  392. static irqreturn_t pm8xxx_eoc_irq(int irq, void *d)
  393. {
  394. struct iio_dev *indio_dev = d;
  395. struct pm8xxx_xoadc *adc = iio_priv(indio_dev);
  396. complete(&adc->complete);
  397. return IRQ_HANDLED;
  398. }
  399. static struct pm8xxx_chan_info *
  400. pm8xxx_get_channel(struct pm8xxx_xoadc *adc, u8 chan)
  401. {
  402. int i;
  403. for (i = 0; i < adc->nchans; i++) {
  404. struct pm8xxx_chan_info *ch = &adc->chans[i];
  405. if (ch->hwchan->amux_channel == chan)
  406. return ch;
  407. }
  408. return NULL;
  409. }
  410. static int pm8xxx_read_channel_rsv(struct pm8xxx_xoadc *adc,
  411. const struct pm8xxx_chan_info *ch,
  412. u8 rsv, u16 *adc_code,
  413. bool force_ratiometric)
  414. {
  415. int ret;
  416. unsigned int val;
  417. u8 rsvmask, rsvval;
  418. u8 lsb, msb;
  419. dev_dbg(adc->dev, "read channel \"%s\", amux %d, prescale/mux: %d, rsv %d\n",
  420. ch->name, ch->hwchan->amux_channel, ch->hwchan->pre_scale_mux, rsv);
  421. mutex_lock(&adc->lock);
  422. /* Mux in this channel */
  423. val = ch->hwchan->amux_channel << ADC_AMUX_SEL_SHIFT;
  424. val |= ch->hwchan->pre_scale_mux << ADC_AMUX_PREMUX_SHIFT;
  425. ret = regmap_write(adc->map, ADC_ARB_USRP_AMUX_CNTRL, val);
  426. if (ret)
  427. goto unlock;
  428. /* Set up ratiometric scale value, mask off all bits except these */
  429. rsvmask = (ADC_ARB_USRP_RSV_RST | ADC_ARB_USRP_RSV_DTEST0 |
  430. ADC_ARB_USRP_RSV_DTEST1 | ADC_ARB_USRP_RSV_OP);
  431. if (adc->variant->broken_ratiometric && !force_ratiometric) {
  432. /*
  433. * Apparently the PM8058 has some kind of bug which is
  434. * reflected in the vendor tree drivers/misc/pmix8058-xoadc.c
  435. * which just hardcodes the RSV selector to SEL1 (0x20) for
  436. * most cases and SEL0 (0x10) for the MUXOFF channel only.
  437. * If we force ratiometric (currently only done when attempting
  438. * to do ratiometric calibration) this doesn't seem to work
  439. * very well and I suspect ratiometric conversion is simply
  440. * broken or not supported on the PM8058.
  441. *
  442. * Maybe IO_SEL2 doesn't exist on PM8058 and bits 4 & 5 select
  443. * the mode alone.
  444. *
  445. * Some PM8058 register documentation would be nice to get
  446. * this right.
  447. */
  448. if (ch->hwchan->amux_channel == PM8XXX_CHANNEL_MUXOFF)
  449. rsvval = ADC_ARB_USRP_RSV_IP_SEL0;
  450. else
  451. rsvval = ADC_ARB_USRP_RSV_IP_SEL1;
  452. } else {
  453. if (rsv == 0xff)
  454. rsvval = (ch->amux_ip_rsv << ADC_RSV_IP_SEL_SHIFT) |
  455. ADC_ARB_USRP_RSV_TRM;
  456. else
  457. rsvval = (rsv << ADC_RSV_IP_SEL_SHIFT) |
  458. ADC_ARB_USRP_RSV_TRM;
  459. }
  460. ret = regmap_update_bits(adc->map,
  461. ADC_ARB_USRP_RSV,
  462. ~rsvmask,
  463. rsvval);
  464. if (ret)
  465. goto unlock;
  466. ret = regmap_write(adc->map, ADC_ARB_USRP_ANA_PARAM,
  467. ADC_ARB_USRP_ANA_PARAM_DIS);
  468. if (ret)
  469. goto unlock;
  470. /* Decimation factor */
  471. ret = regmap_write(adc->map, ADC_ARB_USRP_DIG_PARAM,
  472. ADC_ARB_USRP_DIG_PARAM_SEL_SHIFT0 |
  473. ADC_ARB_USRP_DIG_PARAM_SEL_SHIFT1 |
  474. ch->decimation << ADC_DIG_PARAM_DEC_SHIFT);
  475. if (ret)
  476. goto unlock;
  477. ret = regmap_write(adc->map, ADC_ARB_USRP_ANA_PARAM,
  478. ADC_ARB_USRP_ANA_PARAM_EN);
  479. if (ret)
  480. goto unlock;
  481. /* Enable the arbiter, the Qualcomm code does it twice like this */
  482. ret = regmap_write(adc->map, ADC_ARB_USRP_CNTRL,
  483. ADC_ARB_USRP_CNTRL_EN_ARB);
  484. if (ret)
  485. goto unlock;
  486. ret = regmap_write(adc->map, ADC_ARB_USRP_CNTRL,
  487. ADC_ARB_USRP_CNTRL_EN_ARB);
  488. if (ret)
  489. goto unlock;
  490. /* Fire a request! */
  491. reinit_completion(&adc->complete);
  492. ret = regmap_write(adc->map, ADC_ARB_USRP_CNTRL,
  493. ADC_ARB_USRP_CNTRL_EN_ARB |
  494. ADC_ARB_USRP_CNTRL_REQ);
  495. if (ret)
  496. goto unlock;
  497. /* Next the interrupt occurs */
  498. ret = wait_for_completion_timeout(&adc->complete,
  499. VADC_CONV_TIME_MAX_US);
  500. if (!ret) {
  501. dev_err(adc->dev, "conversion timed out\n");
  502. ret = -ETIMEDOUT;
  503. goto unlock;
  504. }
  505. ret = regmap_read(adc->map, ADC_ARB_USRP_DATA0, &val);
  506. if (ret)
  507. goto unlock;
  508. lsb = val;
  509. ret = regmap_read(adc->map, ADC_ARB_USRP_DATA1, &val);
  510. if (ret)
  511. goto unlock;
  512. msb = val;
  513. *adc_code = (msb << 8) | lsb;
  514. /* Turn off the ADC by setting the arbiter to 0 twice */
  515. ret = regmap_write(adc->map, ADC_ARB_USRP_CNTRL, 0);
  516. if (ret)
  517. goto unlock;
  518. ret = regmap_write(adc->map, ADC_ARB_USRP_CNTRL, 0);
  519. if (ret)
  520. goto unlock;
  521. unlock:
  522. mutex_unlock(&adc->lock);
  523. return ret;
  524. }
  525. static int pm8xxx_read_channel(struct pm8xxx_xoadc *adc,
  526. const struct pm8xxx_chan_info *ch,
  527. u16 *adc_code)
  528. {
  529. /*
  530. * Normally we just use the ratiometric scale value (RSV) predefined
  531. * for the channel, but during calibration we need to modify this
  532. * so this wrapper is a helper hiding the more complex version.
  533. */
  534. return pm8xxx_read_channel_rsv(adc, ch, 0xff, adc_code, false);
  535. }
  536. static int pm8xxx_calibrate_device(struct pm8xxx_xoadc *adc)
  537. {
  538. const struct pm8xxx_chan_info *ch;
  539. u16 read_1250v;
  540. u16 read_0625v;
  541. u16 read_nomux_rsv5;
  542. u16 read_nomux_rsv4;
  543. int ret;
  544. adc->graph[VADC_CALIB_ABSOLUTE].dx = VADC_ABSOLUTE_RANGE_UV;
  545. adc->graph[VADC_CALIB_RATIOMETRIC].dx = VADC_RATIOMETRIC_RANGE;
  546. /* Common reference channel calibration */
  547. ch = pm8xxx_get_channel(adc, PM8XXX_CHANNEL_125V);
  548. if (!ch)
  549. return -ENODEV;
  550. ret = pm8xxx_read_channel(adc, ch, &read_1250v);
  551. if (ret) {
  552. dev_err(adc->dev, "could not read 1.25V reference channel\n");
  553. return -ENODEV;
  554. }
  555. ch = pm8xxx_get_channel(adc, PM8XXX_CHANNEL_INTERNAL);
  556. if (!ch)
  557. return -ENODEV;
  558. ret = pm8xxx_read_channel(adc, ch, &read_0625v);
  559. if (ret) {
  560. dev_err(adc->dev, "could not read 0.625V reference channel\n");
  561. return -ENODEV;
  562. }
  563. if (read_1250v == read_0625v) {
  564. dev_err(adc->dev, "read same ADC code for 1.25V and 0.625V\n");
  565. return -ENODEV;
  566. }
  567. adc->graph[VADC_CALIB_ABSOLUTE].dy = read_1250v - read_0625v;
  568. adc->graph[VADC_CALIB_ABSOLUTE].gnd = read_0625v;
  569. dev_info(adc->dev, "absolute calibration dx = %d uV, dy = %d units\n",
  570. VADC_ABSOLUTE_RANGE_UV, adc->graph[VADC_CALIB_ABSOLUTE].dy);
  571. /* Ratiometric calibration */
  572. ch = pm8xxx_get_channel(adc, PM8XXX_CHANNEL_MUXOFF);
  573. if (!ch)
  574. return -ENODEV;
  575. ret = pm8xxx_read_channel_rsv(adc, ch, AMUX_RSV5,
  576. &read_nomux_rsv5, true);
  577. if (ret) {
  578. dev_err(adc->dev, "could not read MUXOFF reference channel\n");
  579. return -ENODEV;
  580. }
  581. ret = pm8xxx_read_channel_rsv(adc, ch, AMUX_RSV4,
  582. &read_nomux_rsv4, true);
  583. if (ret) {
  584. dev_err(adc->dev, "could not read MUXOFF reference channel\n");
  585. return -ENODEV;
  586. }
  587. adc->graph[VADC_CALIB_RATIOMETRIC].dy =
  588. read_nomux_rsv5 - read_nomux_rsv4;
  589. adc->graph[VADC_CALIB_RATIOMETRIC].gnd = read_nomux_rsv4;
  590. dev_info(adc->dev, "ratiometric calibration dx = %d, dy = %d units\n",
  591. VADC_RATIOMETRIC_RANGE,
  592. adc->graph[VADC_CALIB_RATIOMETRIC].dy);
  593. return 0;
  594. }
  595. static int pm8xxx_read_raw(struct iio_dev *indio_dev,
  596. struct iio_chan_spec const *chan,
  597. int *val, int *val2, long mask)
  598. {
  599. struct pm8xxx_xoadc *adc = iio_priv(indio_dev);
  600. const struct pm8xxx_chan_info *ch;
  601. u16 adc_code;
  602. int ret;
  603. switch (mask) {
  604. case IIO_CHAN_INFO_PROCESSED:
  605. ch = pm8xxx_get_channel(adc, chan->address);
  606. if (!ch) {
  607. dev_err(adc->dev, "no such channel %lu\n",
  608. chan->address);
  609. return -EINVAL;
  610. }
  611. ret = pm8xxx_read_channel(adc, ch, &adc_code);
  612. if (ret)
  613. return ret;
  614. ret = qcom_vadc_scale(ch->hwchan->scale_fn_type,
  615. &adc->graph[ch->calibration],
  616. &ch->hwchan->prescale,
  617. (ch->calibration == VADC_CALIB_ABSOLUTE),
  618. adc_code, val);
  619. if (ret)
  620. return ret;
  621. return IIO_VAL_INT;
  622. case IIO_CHAN_INFO_RAW:
  623. ch = pm8xxx_get_channel(adc, chan->address);
  624. if (!ch) {
  625. dev_err(adc->dev, "no such channel %lu\n",
  626. chan->address);
  627. return -EINVAL;
  628. }
  629. ret = pm8xxx_read_channel(adc, ch, &adc_code);
  630. if (ret)
  631. return ret;
  632. *val = (int)adc_code;
  633. return IIO_VAL_INT;
  634. default:
  635. return -EINVAL;
  636. }
  637. }
  638. static int pm8xxx_fwnode_xlate(struct iio_dev *indio_dev,
  639. const struct fwnode_reference_args *iiospec)
  640. {
  641. struct pm8xxx_xoadc *adc = iio_priv(indio_dev);
  642. u8 pre_scale_mux;
  643. u8 amux_channel;
  644. unsigned int i;
  645. /*
  646. * First cell is prescaler or premux, second cell is analog
  647. * mux.
  648. */
  649. if (iiospec->nargs != 2) {
  650. dev_err(&indio_dev->dev, "wrong number of arguments for %pfwP need 2 got %d\n",
  651. iiospec->fwnode,
  652. iiospec->nargs);
  653. return -EINVAL;
  654. }
  655. pre_scale_mux = (u8)iiospec->args[0];
  656. amux_channel = (u8)iiospec->args[1];
  657. dev_dbg(&indio_dev->dev, "pre scale/mux: %02x, amux: %02x\n",
  658. pre_scale_mux, amux_channel);
  659. /* We need to match exactly on the prescale/premux and channel */
  660. for (i = 0; i < adc->nchans; i++)
  661. if (adc->chans[i].hwchan->pre_scale_mux == pre_scale_mux &&
  662. adc->chans[i].hwchan->amux_channel == amux_channel)
  663. return i;
  664. return -EINVAL;
  665. }
  666. static const struct iio_info pm8xxx_xoadc_info = {
  667. .fwnode_xlate = pm8xxx_fwnode_xlate,
  668. .read_raw = pm8xxx_read_raw,
  669. };
  670. static int pm8xxx_xoadc_parse_channel(struct device *dev,
  671. struct fwnode_handle *fwnode,
  672. const struct xoadc_channel *hw_channels,
  673. struct iio_chan_spec *iio_chan,
  674. struct pm8xxx_chan_info *ch)
  675. {
  676. const char *name = fwnode_get_name(fwnode);
  677. const struct xoadc_channel *hwchan;
  678. u32 pre_scale_mux, amux_channel, reg[2];
  679. u32 rsv, dec;
  680. int ret;
  681. int chid;
  682. ret = fwnode_property_read_u32_array(fwnode, "reg", reg,
  683. ARRAY_SIZE(reg));
  684. if (ret) {
  685. dev_err(dev, "invalid pre scale/mux or amux channel number %s\n",
  686. name);
  687. return ret;
  688. }
  689. pre_scale_mux = reg[0];
  690. amux_channel = reg[1];
  691. /* Find the right channel setting */
  692. chid = 0;
  693. hwchan = &hw_channels[0];
  694. while (hwchan && hwchan->datasheet_name) {
  695. if (hwchan->pre_scale_mux == pre_scale_mux &&
  696. hwchan->amux_channel == amux_channel)
  697. break;
  698. hwchan++;
  699. chid++;
  700. }
  701. /* The sentinel does not have a name assigned */
  702. if (!hwchan->datasheet_name) {
  703. dev_err(dev, "could not locate channel %02x/%02x\n",
  704. pre_scale_mux, amux_channel);
  705. return -EINVAL;
  706. }
  707. ch->name = name;
  708. ch->hwchan = hwchan;
  709. /* Everyone seems to use absolute calibration except in special cases */
  710. ch->calibration = VADC_CALIB_ABSOLUTE;
  711. /* Everyone seems to use default ("type 2") decimation */
  712. ch->decimation = VADC_DEF_DECIMATION;
  713. if (!fwnode_property_read_u32(fwnode, "qcom,ratiometric", &rsv)) {
  714. ch->calibration = VADC_CALIB_RATIOMETRIC;
  715. if (rsv > XOADC_RSV_MAX) {
  716. dev_err(dev, "%s too large RSV value %d\n", name, rsv);
  717. return -EINVAL;
  718. }
  719. if (rsv == AMUX_RSV3) {
  720. dev_err(dev, "%s invalid RSV value %d\n", name, rsv);
  721. return -EINVAL;
  722. }
  723. }
  724. /* Optional decimation, if omitted we use the default */
  725. ret = fwnode_property_read_u32(fwnode, "qcom,decimation", &dec);
  726. if (!ret) {
  727. ret = qcom_vadc_decimation_from_dt(dec);
  728. if (ret < 0) {
  729. dev_err(dev, "%s invalid decimation %d\n",
  730. name, dec);
  731. return ret;
  732. }
  733. ch->decimation = ret;
  734. }
  735. iio_chan->channel = chid;
  736. iio_chan->address = hwchan->amux_channel;
  737. iio_chan->datasheet_name = hwchan->datasheet_name;
  738. iio_chan->type = hwchan->type;
  739. /* All channels are raw or processed */
  740. iio_chan->info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
  741. BIT(IIO_CHAN_INFO_PROCESSED);
  742. iio_chan->indexed = 1;
  743. dev_dbg(dev,
  744. "channel [PRESCALE/MUX: %02x AMUX: %02x] \"%s\" ref voltage: %d, decimation %d prescale %d/%d, scale function %d\n",
  745. hwchan->pre_scale_mux, hwchan->amux_channel, ch->name,
  746. ch->amux_ip_rsv, ch->decimation, hwchan->prescale.numerator,
  747. hwchan->prescale.denominator, hwchan->scale_fn_type);
  748. return 0;
  749. }
  750. static int pm8xxx_xoadc_parse_channels(struct pm8xxx_xoadc *adc)
  751. {
  752. struct fwnode_handle *child;
  753. struct pm8xxx_chan_info *ch;
  754. int ret;
  755. int i;
  756. adc->nchans = device_get_child_node_count(adc->dev);
  757. if (!adc->nchans) {
  758. dev_err(adc->dev, "no channel children\n");
  759. return -ENODEV;
  760. }
  761. dev_dbg(adc->dev, "found %d ADC channels\n", adc->nchans);
  762. adc->iio_chans = devm_kcalloc(adc->dev, adc->nchans,
  763. sizeof(*adc->iio_chans), GFP_KERNEL);
  764. if (!adc->iio_chans)
  765. return -ENOMEM;
  766. adc->chans = devm_kcalloc(adc->dev, adc->nchans,
  767. sizeof(*adc->chans), GFP_KERNEL);
  768. if (!adc->chans)
  769. return -ENOMEM;
  770. i = 0;
  771. device_for_each_child_node(adc->dev, child) {
  772. ch = &adc->chans[i];
  773. ret = pm8xxx_xoadc_parse_channel(adc->dev, child,
  774. adc->variant->channels,
  775. &adc->iio_chans[i],
  776. ch);
  777. if (ret) {
  778. fwnode_handle_put(child);
  779. return ret;
  780. }
  781. i++;
  782. }
  783. /* Check for required channels */
  784. ch = pm8xxx_get_channel(adc, PM8XXX_CHANNEL_125V);
  785. if (!ch) {
  786. dev_err(adc->dev, "missing 1.25V reference channel\n");
  787. return -ENODEV;
  788. }
  789. ch = pm8xxx_get_channel(adc, PM8XXX_CHANNEL_INTERNAL);
  790. if (!ch) {
  791. dev_err(adc->dev, "missing 0.625V reference channel\n");
  792. return -ENODEV;
  793. }
  794. ch = pm8xxx_get_channel(adc, PM8XXX_CHANNEL_MUXOFF);
  795. if (!ch) {
  796. dev_err(adc->dev, "missing MUXOFF reference channel\n");
  797. return -ENODEV;
  798. }
  799. return 0;
  800. }
  801. static int pm8xxx_xoadc_probe(struct platform_device *pdev)
  802. {
  803. const struct xoadc_variant *variant;
  804. struct pm8xxx_xoadc *adc;
  805. struct iio_dev *indio_dev;
  806. struct regmap *map;
  807. struct device *dev = &pdev->dev;
  808. int ret;
  809. variant = device_get_match_data(dev);
  810. if (!variant)
  811. return -ENODEV;
  812. indio_dev = devm_iio_device_alloc(dev, sizeof(*adc));
  813. if (!indio_dev)
  814. return -ENOMEM;
  815. platform_set_drvdata(pdev, indio_dev);
  816. adc = iio_priv(indio_dev);
  817. adc->dev = dev;
  818. adc->variant = variant;
  819. init_completion(&adc->complete);
  820. mutex_init(&adc->lock);
  821. ret = pm8xxx_xoadc_parse_channels(adc);
  822. if (ret)
  823. return ret;
  824. map = dev_get_regmap(dev->parent, NULL);
  825. if (!map) {
  826. dev_err(dev, "parent regmap unavailable.\n");
  827. return -ENODEV;
  828. }
  829. adc->map = map;
  830. /* Bring up regulator */
  831. adc->vref = devm_regulator_get(dev, "xoadc-ref");
  832. if (IS_ERR(adc->vref))
  833. return dev_err_probe(dev, PTR_ERR(adc->vref),
  834. "failed to get XOADC VREF regulator\n");
  835. ret = regulator_enable(adc->vref);
  836. if (ret) {
  837. dev_err(dev, "failed to enable XOADC VREF regulator\n");
  838. return ret;
  839. }
  840. ret = devm_request_threaded_irq(dev, platform_get_irq(pdev, 0),
  841. pm8xxx_eoc_irq, NULL, 0, variant->name, indio_dev);
  842. if (ret) {
  843. dev_err(dev, "unable to request IRQ\n");
  844. goto out_disable_vref;
  845. }
  846. indio_dev->name = variant->name;
  847. indio_dev->modes = INDIO_DIRECT_MODE;
  848. indio_dev->info = &pm8xxx_xoadc_info;
  849. indio_dev->channels = adc->iio_chans;
  850. indio_dev->num_channels = adc->nchans;
  851. ret = iio_device_register(indio_dev);
  852. if (ret)
  853. goto out_disable_vref;
  854. ret = pm8xxx_calibrate_device(adc);
  855. if (ret)
  856. goto out_unreg_device;
  857. dev_info(dev, "%s XOADC driver enabled\n", variant->name);
  858. return 0;
  859. out_unreg_device:
  860. iio_device_unregister(indio_dev);
  861. out_disable_vref:
  862. regulator_disable(adc->vref);
  863. return ret;
  864. }
  865. static int pm8xxx_xoadc_remove(struct platform_device *pdev)
  866. {
  867. struct iio_dev *indio_dev = platform_get_drvdata(pdev);
  868. struct pm8xxx_xoadc *adc = iio_priv(indio_dev);
  869. iio_device_unregister(indio_dev);
  870. regulator_disable(adc->vref);
  871. return 0;
  872. }
  873. static const struct xoadc_variant pm8018_variant = {
  874. .name = "PM8018-XOADC",
  875. .channels = pm8018_xoadc_channels,
  876. };
  877. static const struct xoadc_variant pm8038_variant = {
  878. .name = "PM8038-XOADC",
  879. .channels = pm8038_xoadc_channels,
  880. };
  881. static const struct xoadc_variant pm8058_variant = {
  882. .name = "PM8058-XOADC",
  883. .channels = pm8058_xoadc_channels,
  884. .broken_ratiometric = true,
  885. .prescaling = true,
  886. };
  887. static const struct xoadc_variant pm8921_variant = {
  888. .name = "PM8921-XOADC",
  889. .channels = pm8921_xoadc_channels,
  890. .second_level_mux = true,
  891. };
  892. static const struct of_device_id pm8xxx_xoadc_id_table[] = {
  893. {
  894. .compatible = "qcom,pm8018-adc",
  895. .data = &pm8018_variant,
  896. },
  897. {
  898. .compatible = "qcom,pm8038-adc",
  899. .data = &pm8038_variant,
  900. },
  901. {
  902. .compatible = "qcom,pm8058-adc",
  903. .data = &pm8058_variant,
  904. },
  905. {
  906. .compatible = "qcom,pm8921-adc",
  907. .data = &pm8921_variant,
  908. },
  909. { },
  910. };
  911. MODULE_DEVICE_TABLE(of, pm8xxx_xoadc_id_table);
  912. static struct platform_driver pm8xxx_xoadc_driver = {
  913. .driver = {
  914. .name = "pm8xxx-adc",
  915. .of_match_table = pm8xxx_xoadc_id_table,
  916. },
  917. .probe = pm8xxx_xoadc_probe,
  918. .remove = pm8xxx_xoadc_remove,
  919. };
  920. module_platform_driver(pm8xxx_xoadc_driver);
  921. MODULE_DESCRIPTION("PM8xxx XOADC driver");
  922. MODULE_LICENSE("GPL v2");
  923. MODULE_ALIAS("platform:pm8xxx-xoadc");