mt6360-adc.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373
  1. // SPDX-License-Identifier: GPL-2.0
  2. #include <linux/bits.h>
  3. #include <linux/delay.h>
  4. #include <linux/irq.h>
  5. #include <linux/kernel.h>
  6. #include <linux/ktime.h>
  7. #include <linux/mod_devicetable.h>
  8. #include <linux/module.h>
  9. #include <linux/mutex.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/regmap.h>
  12. #include <linux/iio/buffer.h>
  13. #include <linux/iio/iio.h>
  14. #include <linux/iio/trigger_consumer.h>
  15. #include <linux/iio/triggered_buffer.h>
  16. #include <asm/unaligned.h>
  17. #define MT6360_REG_PMUCHGCTRL3 0x313
  18. #define MT6360_REG_PMUADCCFG 0x356
  19. #define MT6360_REG_PMUADCIDLET 0x358
  20. #define MT6360_REG_PMUADCRPT1 0x35A
  21. /* PMUCHGCTRL3 0x313 */
  22. #define MT6360_AICR_MASK GENMASK(7, 2)
  23. #define MT6360_AICR_SHFT 2
  24. #define MT6360_AICR_400MA 0x6
  25. /* PMUADCCFG 0x356 */
  26. #define MT6360_ADCEN_MASK BIT(15)
  27. /* PMUADCRPT1 0x35A */
  28. #define MT6360_PREFERCH_MASK GENMASK(7, 4)
  29. #define MT6360_PREFERCH_SHFT 4
  30. #define MT6360_RPTCH_MASK GENMASK(3, 0)
  31. #define MT6360_NO_PREFER 15
  32. /* Time in ms */
  33. #define ADC_WAIT_TIME_MS 25
  34. #define ADC_CONV_TIMEOUT_MS 100
  35. #define ADC_LOOP_TIME_US 2000
  36. enum {
  37. MT6360_CHAN_USBID = 0,
  38. MT6360_CHAN_VBUSDIV5,
  39. MT6360_CHAN_VBUSDIV2,
  40. MT6360_CHAN_VSYS,
  41. MT6360_CHAN_VBAT,
  42. MT6360_CHAN_IBUS,
  43. MT6360_CHAN_IBAT,
  44. MT6360_CHAN_CHG_VDDP,
  45. MT6360_CHAN_TEMP_JC,
  46. MT6360_CHAN_VREF_TS,
  47. MT6360_CHAN_TS,
  48. MT6360_CHAN_MAX
  49. };
  50. struct mt6360_adc_data {
  51. struct device *dev;
  52. struct regmap *regmap;
  53. /* Due to only one set of ADC control, this lock is used to prevent the race condition */
  54. struct mutex adc_lock;
  55. ktime_t last_off_timestamps[MT6360_CHAN_MAX];
  56. };
  57. static int mt6360_adc_read_channel(struct mt6360_adc_data *mad, int channel, int *val)
  58. {
  59. __be16 adc_enable;
  60. u8 rpt[3];
  61. ktime_t predict_end_t, timeout;
  62. unsigned int pre_wait_time;
  63. int ret;
  64. mutex_lock(&mad->adc_lock);
  65. /* Select the preferred ADC channel */
  66. ret = regmap_update_bits(mad->regmap, MT6360_REG_PMUADCRPT1, MT6360_PREFERCH_MASK,
  67. channel << MT6360_PREFERCH_SHFT);
  68. if (ret)
  69. goto out_adc_lock;
  70. adc_enable = cpu_to_be16(MT6360_ADCEN_MASK | BIT(channel));
  71. ret = regmap_raw_write(mad->regmap, MT6360_REG_PMUADCCFG, &adc_enable, sizeof(adc_enable));
  72. if (ret)
  73. goto out_adc_lock;
  74. predict_end_t = ktime_add_ms(mad->last_off_timestamps[channel], 2 * ADC_WAIT_TIME_MS);
  75. if (ktime_after(ktime_get(), predict_end_t))
  76. pre_wait_time = ADC_WAIT_TIME_MS;
  77. else
  78. pre_wait_time = 3 * ADC_WAIT_TIME_MS;
  79. if (msleep_interruptible(pre_wait_time)) {
  80. ret = -ERESTARTSYS;
  81. goto out_adc_conv;
  82. }
  83. timeout = ktime_add_ms(ktime_get(), ADC_CONV_TIMEOUT_MS);
  84. while (true) {
  85. ret = regmap_raw_read(mad->regmap, MT6360_REG_PMUADCRPT1, rpt, sizeof(rpt));
  86. if (ret)
  87. goto out_adc_conv;
  88. /*
  89. * There are two functions, ZCV and TypeC OTP, running ADC VBAT and TS in
  90. * background, and ADC samples are taken on a fixed frequency no matter read the
  91. * previous one or not.
  92. * To avoid conflict, We set minimum time threshold after enable ADC and
  93. * check report channel is the same.
  94. * The worst case is run the same ADC twice and background function is also running,
  95. * ADC conversion sequence is desire channel before start ADC, background ADC,
  96. * desire channel after start ADC.
  97. * So the minimum correct data is three times of typical conversion time.
  98. */
  99. if ((rpt[0] & MT6360_RPTCH_MASK) == channel)
  100. break;
  101. if (ktime_compare(ktime_get(), timeout) > 0) {
  102. ret = -ETIMEDOUT;
  103. goto out_adc_conv;
  104. }
  105. usleep_range(ADC_LOOP_TIME_US / 2, ADC_LOOP_TIME_US);
  106. }
  107. *val = rpt[1] << 8 | rpt[2];
  108. ret = IIO_VAL_INT;
  109. out_adc_conv:
  110. /* Only keep ADC enable */
  111. adc_enable = cpu_to_be16(MT6360_ADCEN_MASK);
  112. regmap_raw_write(mad->regmap, MT6360_REG_PMUADCCFG, &adc_enable, sizeof(adc_enable));
  113. mad->last_off_timestamps[channel] = ktime_get();
  114. /* Config prefer channel to NO_PREFER */
  115. regmap_update_bits(mad->regmap, MT6360_REG_PMUADCRPT1, MT6360_PREFERCH_MASK,
  116. MT6360_NO_PREFER << MT6360_PREFERCH_SHFT);
  117. out_adc_lock:
  118. mutex_unlock(&mad->adc_lock);
  119. return ret;
  120. }
  121. static int mt6360_adc_read_scale(struct mt6360_adc_data *mad, int channel, int *val, int *val2)
  122. {
  123. unsigned int regval;
  124. int ret;
  125. switch (channel) {
  126. case MT6360_CHAN_USBID:
  127. case MT6360_CHAN_VSYS:
  128. case MT6360_CHAN_VBAT:
  129. case MT6360_CHAN_CHG_VDDP:
  130. case MT6360_CHAN_VREF_TS:
  131. case MT6360_CHAN_TS:
  132. *val = 1250;
  133. return IIO_VAL_INT;
  134. case MT6360_CHAN_VBUSDIV5:
  135. *val = 6250;
  136. return IIO_VAL_INT;
  137. case MT6360_CHAN_VBUSDIV2:
  138. case MT6360_CHAN_IBUS:
  139. case MT6360_CHAN_IBAT:
  140. *val = 2500;
  141. if (channel == MT6360_CHAN_IBUS) {
  142. /* IBUS will be affected by input current limit for the different Ron */
  143. /* Check whether the config is <400mA or not */
  144. ret = regmap_read(mad->regmap, MT6360_REG_PMUCHGCTRL3, &regval);
  145. if (ret)
  146. return ret;
  147. regval = (regval & MT6360_AICR_MASK) >> MT6360_AICR_SHFT;
  148. if (regval < MT6360_AICR_400MA)
  149. *val = 1900;
  150. }
  151. return IIO_VAL_INT;
  152. case MT6360_CHAN_TEMP_JC:
  153. *val = 105;
  154. *val2 = 100;
  155. return IIO_VAL_FRACTIONAL;
  156. }
  157. return -EINVAL;
  158. }
  159. static int mt6360_adc_read_offset(struct mt6360_adc_data *mad, int channel, int *val)
  160. {
  161. *val = (channel == MT6360_CHAN_TEMP_JC) ? -80 : 0;
  162. return IIO_VAL_INT;
  163. }
  164. static int mt6360_adc_read_raw(struct iio_dev *iio_dev, const struct iio_chan_spec *chan,
  165. int *val, int *val2, long mask)
  166. {
  167. struct mt6360_adc_data *mad = iio_priv(iio_dev);
  168. switch (mask) {
  169. case IIO_CHAN_INFO_RAW:
  170. return mt6360_adc_read_channel(mad, chan->channel, val);
  171. case IIO_CHAN_INFO_SCALE:
  172. return mt6360_adc_read_scale(mad, chan->channel, val, val2);
  173. case IIO_CHAN_INFO_OFFSET:
  174. return mt6360_adc_read_offset(mad, chan->channel, val);
  175. }
  176. return -EINVAL;
  177. }
  178. static const char *mt6360_channel_labels[MT6360_CHAN_MAX] = {
  179. "usbid", "vbusdiv5", "vbusdiv2", "vsys", "vbat", "ibus", "ibat", "chg_vddp",
  180. "temp_jc", "vref_ts", "ts",
  181. };
  182. static int mt6360_adc_read_label(struct iio_dev *iio_dev, const struct iio_chan_spec *chan,
  183. char *label)
  184. {
  185. return snprintf(label, PAGE_SIZE, "%s\n", mt6360_channel_labels[chan->channel]);
  186. }
  187. static const struct iio_info mt6360_adc_iio_info = {
  188. .read_raw = mt6360_adc_read_raw,
  189. .read_label = mt6360_adc_read_label,
  190. };
  191. #define MT6360_ADC_CHAN(_idx, _type) { \
  192. .type = _type, \
  193. .channel = MT6360_CHAN_##_idx, \
  194. .scan_index = MT6360_CHAN_##_idx, \
  195. .datasheet_name = #_idx, \
  196. .scan_type = { \
  197. .sign = 'u', \
  198. .realbits = 16, \
  199. .storagebits = 16, \
  200. .endianness = IIO_CPU, \
  201. }, \
  202. .indexed = 1, \
  203. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
  204. BIT(IIO_CHAN_INFO_SCALE) | \
  205. BIT(IIO_CHAN_INFO_OFFSET), \
  206. }
  207. static const struct iio_chan_spec mt6360_adc_channels[] = {
  208. MT6360_ADC_CHAN(USBID, IIO_VOLTAGE),
  209. MT6360_ADC_CHAN(VBUSDIV5, IIO_VOLTAGE),
  210. MT6360_ADC_CHAN(VBUSDIV2, IIO_VOLTAGE),
  211. MT6360_ADC_CHAN(VSYS, IIO_VOLTAGE),
  212. MT6360_ADC_CHAN(VBAT, IIO_VOLTAGE),
  213. MT6360_ADC_CHAN(IBUS, IIO_CURRENT),
  214. MT6360_ADC_CHAN(IBAT, IIO_CURRENT),
  215. MT6360_ADC_CHAN(CHG_VDDP, IIO_VOLTAGE),
  216. MT6360_ADC_CHAN(TEMP_JC, IIO_TEMP),
  217. MT6360_ADC_CHAN(VREF_TS, IIO_VOLTAGE),
  218. MT6360_ADC_CHAN(TS, IIO_VOLTAGE),
  219. IIO_CHAN_SOFT_TIMESTAMP(MT6360_CHAN_MAX),
  220. };
  221. static irqreturn_t mt6360_adc_trigger_handler(int irq, void *p)
  222. {
  223. struct iio_poll_func *pf = p;
  224. struct iio_dev *indio_dev = pf->indio_dev;
  225. struct mt6360_adc_data *mad = iio_priv(indio_dev);
  226. struct {
  227. u16 values[MT6360_CHAN_MAX];
  228. int64_t timestamp;
  229. } data __aligned(8);
  230. int i = 0, bit, val, ret;
  231. memset(&data, 0, sizeof(data));
  232. for_each_set_bit(bit, indio_dev->active_scan_mask, indio_dev->masklength) {
  233. ret = mt6360_adc_read_channel(mad, bit, &val);
  234. if (ret < 0) {
  235. dev_warn(&indio_dev->dev, "Failed to get channel %d conversion val\n", bit);
  236. goto out;
  237. }
  238. data.values[i++] = val;
  239. }
  240. iio_push_to_buffers_with_timestamp(indio_dev, &data, iio_get_time_ns(indio_dev));
  241. out:
  242. iio_trigger_notify_done(indio_dev->trig);
  243. return IRQ_HANDLED;
  244. }
  245. static inline int mt6360_adc_reset(struct mt6360_adc_data *info)
  246. {
  247. __be16 adc_enable;
  248. ktime_t all_off_time;
  249. int i, ret;
  250. /* Clear ADC idle wait time to 0 */
  251. ret = regmap_write(info->regmap, MT6360_REG_PMUADCIDLET, 0);
  252. if (ret)
  253. return ret;
  254. /* Only keep ADC enable, but keep all channels off */
  255. adc_enable = cpu_to_be16(MT6360_ADCEN_MASK);
  256. ret = regmap_raw_write(info->regmap, MT6360_REG_PMUADCCFG, &adc_enable, sizeof(adc_enable));
  257. if (ret)
  258. return ret;
  259. /* Reset all channel off time to the current one */
  260. all_off_time = ktime_get();
  261. for (i = 0; i < MT6360_CHAN_MAX; i++)
  262. info->last_off_timestamps[i] = all_off_time;
  263. return 0;
  264. }
  265. static int mt6360_adc_probe(struct platform_device *pdev)
  266. {
  267. struct mt6360_adc_data *mad;
  268. struct regmap *regmap;
  269. struct iio_dev *indio_dev;
  270. int ret;
  271. regmap = dev_get_regmap(pdev->dev.parent, NULL);
  272. if (!regmap) {
  273. dev_err(&pdev->dev, "Failed to get parent regmap\n");
  274. return -ENODEV;
  275. }
  276. indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(*mad));
  277. if (!indio_dev)
  278. return -ENOMEM;
  279. mad = iio_priv(indio_dev);
  280. mad->dev = &pdev->dev;
  281. mad->regmap = regmap;
  282. mutex_init(&mad->adc_lock);
  283. ret = mt6360_adc_reset(mad);
  284. if (ret < 0) {
  285. dev_err(&pdev->dev, "Failed to reset adc\n");
  286. return ret;
  287. }
  288. indio_dev->name = dev_name(&pdev->dev);
  289. indio_dev->info = &mt6360_adc_iio_info;
  290. indio_dev->modes = INDIO_DIRECT_MODE;
  291. indio_dev->channels = mt6360_adc_channels;
  292. indio_dev->num_channels = ARRAY_SIZE(mt6360_adc_channels);
  293. ret = devm_iio_triggered_buffer_setup(&pdev->dev, indio_dev, NULL,
  294. mt6360_adc_trigger_handler, NULL);
  295. if (ret) {
  296. dev_err(&pdev->dev, "Failed to allocate iio trigger buffer\n");
  297. return ret;
  298. }
  299. return devm_iio_device_register(&pdev->dev, indio_dev);
  300. }
  301. static const struct of_device_id mt6360_adc_of_id[] = {
  302. { .compatible = "mediatek,mt6360-adc", },
  303. {}
  304. };
  305. MODULE_DEVICE_TABLE(of, mt6360_adc_of_id);
  306. static struct platform_driver mt6360_adc_driver = {
  307. .driver = {
  308. .name = "mt6360-adc",
  309. .of_match_table = mt6360_adc_of_id,
  310. },
  311. .probe = mt6360_adc_probe,
  312. };
  313. module_platform_driver(mt6360_adc_driver);
  314. MODULE_AUTHOR("Gene Chen <[email protected]>");
  315. MODULE_DESCRIPTION("MT6360 ADC Driver");
  316. MODULE_LICENSE("GPL v2");