mcp3911.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Driver for Microchip MCP3911, Two-channel Analog Front End
  4. *
  5. * Copyright (C) 2018 Marcus Folkesson <[email protected]>
  6. * Copyright (C) 2018 Kent Gustavsson <[email protected]>
  7. */
  8. #include <linux/bitfield.h>
  9. #include <linux/bits.h>
  10. #include <linux/clk.h>
  11. #include <linux/delay.h>
  12. #include <linux/err.h>
  13. #include <linux/module.h>
  14. #include <linux/mod_devicetable.h>
  15. #include <linux/property.h>
  16. #include <linux/regulator/consumer.h>
  17. #include <linux/spi/spi.h>
  18. #include <linux/iio/iio.h>
  19. #include <linux/iio/buffer.h>
  20. #include <linux/iio/triggered_buffer.h>
  21. #include <linux/iio/trigger_consumer.h>
  22. #include <linux/iio/trigger.h>
  23. #include <asm/unaligned.h>
  24. #define MCP3911_REG_CHANNEL0 0x00
  25. #define MCP3911_REG_CHANNEL1 0x03
  26. #define MCP3911_REG_MOD 0x06
  27. #define MCP3911_REG_PHASE 0x07
  28. #define MCP3911_REG_GAIN 0x09
  29. #define MCP3911_REG_STATUSCOM 0x0a
  30. #define MCP3911_STATUSCOM_DRHIZ BIT(12)
  31. #define MCP3911_STATUSCOM_READ GENMASK(7, 6)
  32. #define MCP3911_STATUSCOM_CH1_24WIDTH BIT(4)
  33. #define MCP3911_STATUSCOM_CH0_24WIDTH BIT(3)
  34. #define MCP3911_STATUSCOM_EN_OFFCAL BIT(2)
  35. #define MCP3911_STATUSCOM_EN_GAINCAL BIT(1)
  36. #define MCP3911_REG_CONFIG 0x0c
  37. #define MCP3911_CONFIG_CLKEXT BIT(1)
  38. #define MCP3911_CONFIG_VREFEXT BIT(2)
  39. #define MCP3911_CONFIG_OSR GENMASK(13, 11)
  40. #define MCP3911_REG_OFFCAL_CH0 0x0e
  41. #define MCP3911_REG_GAINCAL_CH0 0x11
  42. #define MCP3911_REG_OFFCAL_CH1 0x14
  43. #define MCP3911_REG_GAINCAL_CH1 0x17
  44. #define MCP3911_REG_VREFCAL 0x1a
  45. #define MCP3911_CHANNEL(x) (MCP3911_REG_CHANNEL0 + x * 3)
  46. #define MCP3911_OFFCAL(x) (MCP3911_REG_OFFCAL_CH0 + x * 6)
  47. /* Internal voltage reference in mV */
  48. #define MCP3911_INT_VREF_MV 1200
  49. #define MCP3911_REG_READ(reg, id) ((((reg) << 1) | ((id) << 6) | (1 << 0)) & 0xff)
  50. #define MCP3911_REG_WRITE(reg, id) ((((reg) << 1) | ((id) << 6) | (0 << 0)) & 0xff)
  51. #define MCP3911_REG_MASK GENMASK(4, 1)
  52. #define MCP3911_NUM_CHANNELS 2
  53. static const int mcp3911_osr_table[] = { 32, 64, 128, 256, 512, 1024, 2048, 4096 };
  54. struct mcp3911 {
  55. struct spi_device *spi;
  56. struct mutex lock;
  57. struct regulator *vref;
  58. struct clk *clki;
  59. u32 dev_addr;
  60. struct iio_trigger *trig;
  61. struct {
  62. u32 channels[MCP3911_NUM_CHANNELS];
  63. s64 ts __aligned(8);
  64. } scan;
  65. u8 tx_buf __aligned(IIO_DMA_MINALIGN);
  66. u8 rx_buf[MCP3911_NUM_CHANNELS * 3];
  67. };
  68. static int mcp3911_read(struct mcp3911 *adc, u8 reg, u32 *val, u8 len)
  69. {
  70. int ret;
  71. reg = MCP3911_REG_READ(reg, adc->dev_addr);
  72. ret = spi_write_then_read(adc->spi, &reg, 1, val, len);
  73. if (ret < 0)
  74. return ret;
  75. be32_to_cpus(val);
  76. *val >>= ((4 - len) * 8);
  77. dev_dbg(&adc->spi->dev, "reading 0x%x from register 0x%lx\n", *val,
  78. FIELD_GET(MCP3911_REG_MASK, reg));
  79. return ret;
  80. }
  81. static int mcp3911_write(struct mcp3911 *adc, u8 reg, u32 val, u8 len)
  82. {
  83. dev_dbg(&adc->spi->dev, "writing 0x%x to register 0x%x\n", val, reg);
  84. val <<= (3 - len) * 8;
  85. cpu_to_be32s(&val);
  86. val |= MCP3911_REG_WRITE(reg, adc->dev_addr);
  87. return spi_write(adc->spi, &val, len + 1);
  88. }
  89. static int mcp3911_update(struct mcp3911 *adc, u8 reg, u32 mask,
  90. u32 val, u8 len)
  91. {
  92. u32 tmp;
  93. int ret;
  94. ret = mcp3911_read(adc, reg, &tmp, len);
  95. if (ret)
  96. return ret;
  97. val &= mask;
  98. val |= tmp & ~mask;
  99. return mcp3911_write(adc, reg, val, len);
  100. }
  101. static int mcp3911_write_raw_get_fmt(struct iio_dev *indio_dev,
  102. struct iio_chan_spec const *chan,
  103. long mask)
  104. {
  105. switch (mask) {
  106. case IIO_CHAN_INFO_SCALE:
  107. return IIO_VAL_INT_PLUS_NANO;
  108. case IIO_CHAN_INFO_OVERSAMPLING_RATIO:
  109. return IIO_VAL_INT;
  110. default:
  111. return IIO_VAL_INT_PLUS_NANO;
  112. }
  113. }
  114. static int mcp3911_read_avail(struct iio_dev *indio_dev,
  115. struct iio_chan_spec const *chan,
  116. const int **vals, int *type, int *length,
  117. long info)
  118. {
  119. switch (info) {
  120. case IIO_CHAN_INFO_OVERSAMPLING_RATIO:
  121. *type = IIO_VAL_INT;
  122. *vals = mcp3911_osr_table;
  123. *length = ARRAY_SIZE(mcp3911_osr_table);
  124. return IIO_AVAIL_LIST;
  125. default:
  126. return -EINVAL;
  127. }
  128. }
  129. static int mcp3911_read_raw(struct iio_dev *indio_dev,
  130. struct iio_chan_spec const *channel, int *val,
  131. int *val2, long mask)
  132. {
  133. struct mcp3911 *adc = iio_priv(indio_dev);
  134. int ret = -EINVAL;
  135. mutex_lock(&adc->lock);
  136. switch (mask) {
  137. case IIO_CHAN_INFO_RAW:
  138. ret = mcp3911_read(adc,
  139. MCP3911_CHANNEL(channel->channel), val, 3);
  140. if (ret)
  141. goto out;
  142. *val = sign_extend32(*val, 23);
  143. ret = IIO_VAL_INT;
  144. break;
  145. case IIO_CHAN_INFO_OFFSET:
  146. ret = mcp3911_read(adc,
  147. MCP3911_OFFCAL(channel->channel), val, 3);
  148. if (ret)
  149. goto out;
  150. ret = IIO_VAL_INT;
  151. break;
  152. case IIO_CHAN_INFO_OVERSAMPLING_RATIO:
  153. ret = mcp3911_read(adc, MCP3911_REG_CONFIG, val, 2);
  154. if (ret)
  155. goto out;
  156. *val = FIELD_GET(MCP3911_CONFIG_OSR, *val);
  157. *val = 32 << *val;
  158. ret = IIO_VAL_INT;
  159. break;
  160. case IIO_CHAN_INFO_SCALE:
  161. if (adc->vref) {
  162. ret = regulator_get_voltage(adc->vref);
  163. if (ret < 0) {
  164. dev_err(indio_dev->dev.parent,
  165. "failed to get vref voltage: %d\n",
  166. ret);
  167. goto out;
  168. }
  169. *val = ret / 1000;
  170. } else {
  171. *val = MCP3911_INT_VREF_MV;
  172. }
  173. /*
  174. * For 24bit Conversion
  175. * Raw = ((Voltage)/(Vref) * 2^23 * Gain * 1.5
  176. * Voltage = Raw * (Vref)/(2^23 * Gain * 1.5)
  177. */
  178. /* val2 = (2^23 * 1.5) */
  179. *val2 = 12582912;
  180. ret = IIO_VAL_FRACTIONAL;
  181. break;
  182. }
  183. out:
  184. mutex_unlock(&adc->lock);
  185. return ret;
  186. }
  187. static int mcp3911_write_raw(struct iio_dev *indio_dev,
  188. struct iio_chan_spec const *channel, int val,
  189. int val2, long mask)
  190. {
  191. struct mcp3911 *adc = iio_priv(indio_dev);
  192. int ret = -EINVAL;
  193. mutex_lock(&adc->lock);
  194. switch (mask) {
  195. case IIO_CHAN_INFO_OFFSET:
  196. if (val2 != 0) {
  197. ret = -EINVAL;
  198. goto out;
  199. }
  200. /* Write offset */
  201. ret = mcp3911_write(adc, MCP3911_OFFCAL(channel->channel), val,
  202. 3);
  203. if (ret)
  204. goto out;
  205. /* Enable offset*/
  206. ret = mcp3911_update(adc, MCP3911_REG_STATUSCOM,
  207. MCP3911_STATUSCOM_EN_OFFCAL,
  208. MCP3911_STATUSCOM_EN_OFFCAL, 2);
  209. break;
  210. case IIO_CHAN_INFO_OVERSAMPLING_RATIO:
  211. for (int i = 0; i < ARRAY_SIZE(mcp3911_osr_table); i++) {
  212. if (val == mcp3911_osr_table[i]) {
  213. val = FIELD_PREP(MCP3911_CONFIG_OSR, i);
  214. ret = mcp3911_update(adc, MCP3911_REG_CONFIG, MCP3911_CONFIG_OSR,
  215. val, 2);
  216. break;
  217. }
  218. }
  219. break;
  220. }
  221. out:
  222. mutex_unlock(&adc->lock);
  223. return ret;
  224. }
  225. #define MCP3911_CHAN(idx) { \
  226. .type = IIO_VOLTAGE, \
  227. .indexed = 1, \
  228. .channel = idx, \
  229. .scan_index = idx, \
  230. .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_OVERSAMPLING_RATIO), \
  231. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
  232. BIT(IIO_CHAN_INFO_OFFSET) | \
  233. BIT(IIO_CHAN_INFO_SCALE), \
  234. .info_mask_shared_by_type_available = \
  235. BIT(IIO_CHAN_INFO_OVERSAMPLING_RATIO), \
  236. .scan_type = { \
  237. .sign = 's', \
  238. .realbits = 24, \
  239. .storagebits = 32, \
  240. .endianness = IIO_BE, \
  241. }, \
  242. }
  243. static const struct iio_chan_spec mcp3911_channels[] = {
  244. MCP3911_CHAN(0),
  245. MCP3911_CHAN(1),
  246. IIO_CHAN_SOFT_TIMESTAMP(2),
  247. };
  248. static irqreturn_t mcp3911_trigger_handler(int irq, void *p)
  249. {
  250. struct iio_poll_func *pf = p;
  251. struct iio_dev *indio_dev = pf->indio_dev;
  252. struct mcp3911 *adc = iio_priv(indio_dev);
  253. struct spi_transfer xfer[] = {
  254. {
  255. .tx_buf = &adc->tx_buf,
  256. .len = 1,
  257. }, {
  258. .rx_buf = adc->rx_buf,
  259. .len = sizeof(adc->rx_buf),
  260. },
  261. };
  262. int scan_index;
  263. int i = 0;
  264. int ret;
  265. mutex_lock(&adc->lock);
  266. adc->tx_buf = MCP3911_REG_READ(MCP3911_CHANNEL(0), adc->dev_addr);
  267. ret = spi_sync_transfer(adc->spi, xfer, ARRAY_SIZE(xfer));
  268. if (ret < 0) {
  269. dev_warn(&adc->spi->dev,
  270. "failed to get conversion data\n");
  271. goto out;
  272. }
  273. for_each_set_bit(scan_index, indio_dev->active_scan_mask, indio_dev->masklength) {
  274. const struct iio_chan_spec *scan_chan = &indio_dev->channels[scan_index];
  275. adc->scan.channels[i] = get_unaligned_be24(&adc->rx_buf[scan_chan->channel * 3]);
  276. i++;
  277. }
  278. iio_push_to_buffers_with_timestamp(indio_dev, &adc->scan,
  279. iio_get_time_ns(indio_dev));
  280. out:
  281. mutex_unlock(&adc->lock);
  282. iio_trigger_notify_done(indio_dev->trig);
  283. return IRQ_HANDLED;
  284. }
  285. static const struct iio_info mcp3911_info = {
  286. .read_raw = mcp3911_read_raw,
  287. .write_raw = mcp3911_write_raw,
  288. .read_avail = mcp3911_read_avail,
  289. .write_raw_get_fmt = mcp3911_write_raw_get_fmt,
  290. };
  291. static int mcp3911_config(struct mcp3911 *adc)
  292. {
  293. struct device *dev = &adc->spi->dev;
  294. u32 regval;
  295. int ret;
  296. ret = device_property_read_u32(dev, "microchip,device-addr", &adc->dev_addr);
  297. /*
  298. * Fallback to "device-addr" due to historical mismatch between
  299. * dt-bindings and implementation
  300. */
  301. if (ret)
  302. device_property_read_u32(dev, "device-addr", &adc->dev_addr);
  303. if (adc->dev_addr > 3) {
  304. dev_err(&adc->spi->dev,
  305. "invalid device address (%i). Must be in range 0-3.\n",
  306. adc->dev_addr);
  307. return -EINVAL;
  308. }
  309. dev_dbg(&adc->spi->dev, "use device address %i\n", adc->dev_addr);
  310. ret = mcp3911_read(adc, MCP3911_REG_CONFIG, &regval, 2);
  311. if (ret)
  312. return ret;
  313. regval &= ~MCP3911_CONFIG_VREFEXT;
  314. if (adc->vref) {
  315. dev_dbg(&adc->spi->dev, "use external voltage reference\n");
  316. regval |= FIELD_PREP(MCP3911_CONFIG_VREFEXT, 1);
  317. } else {
  318. dev_dbg(&adc->spi->dev,
  319. "use internal voltage reference (1.2V)\n");
  320. regval |= FIELD_PREP(MCP3911_CONFIG_VREFEXT, 0);
  321. }
  322. regval &= ~MCP3911_CONFIG_CLKEXT;
  323. if (adc->clki) {
  324. dev_dbg(&adc->spi->dev, "use external clock as clocksource\n");
  325. regval |= FIELD_PREP(MCP3911_CONFIG_CLKEXT, 1);
  326. } else {
  327. dev_dbg(&adc->spi->dev,
  328. "use crystal oscillator as clocksource\n");
  329. regval |= FIELD_PREP(MCP3911_CONFIG_CLKEXT, 0);
  330. }
  331. ret = mcp3911_write(adc, MCP3911_REG_CONFIG, regval, 2);
  332. if (ret)
  333. return ret;
  334. ret = mcp3911_read(adc, MCP3911_REG_STATUSCOM, &regval, 2);
  335. if (ret)
  336. return ret;
  337. /* Address counter incremented, cycle through register types */
  338. regval &= ~MCP3911_STATUSCOM_READ;
  339. regval |= FIELD_PREP(MCP3911_STATUSCOM_READ, 0x02);
  340. return mcp3911_write(adc, MCP3911_REG_STATUSCOM, regval, 2);
  341. }
  342. static void mcp3911_cleanup_regulator(void *vref)
  343. {
  344. regulator_disable(vref);
  345. }
  346. static int mcp3911_set_trigger_state(struct iio_trigger *trig, bool enable)
  347. {
  348. struct mcp3911 *adc = iio_trigger_get_drvdata(trig);
  349. if (enable)
  350. enable_irq(adc->spi->irq);
  351. else
  352. disable_irq(adc->spi->irq);
  353. return 0;
  354. }
  355. static const struct iio_trigger_ops mcp3911_trigger_ops = {
  356. .validate_device = iio_trigger_validate_own_device,
  357. .set_trigger_state = mcp3911_set_trigger_state,
  358. };
  359. static int mcp3911_probe(struct spi_device *spi)
  360. {
  361. struct iio_dev *indio_dev;
  362. struct mcp3911 *adc;
  363. int ret;
  364. indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*adc));
  365. if (!indio_dev)
  366. return -ENOMEM;
  367. adc = iio_priv(indio_dev);
  368. adc->spi = spi;
  369. adc->vref = devm_regulator_get_optional(&adc->spi->dev, "vref");
  370. if (IS_ERR(adc->vref)) {
  371. if (PTR_ERR(adc->vref) == -ENODEV) {
  372. adc->vref = NULL;
  373. } else {
  374. dev_err(&adc->spi->dev,
  375. "failed to get regulator (%ld)\n",
  376. PTR_ERR(adc->vref));
  377. return PTR_ERR(adc->vref);
  378. }
  379. } else {
  380. ret = regulator_enable(adc->vref);
  381. if (ret)
  382. return ret;
  383. ret = devm_add_action_or_reset(&spi->dev,
  384. mcp3911_cleanup_regulator, adc->vref);
  385. if (ret)
  386. return ret;
  387. }
  388. adc->clki = devm_clk_get_enabled(&adc->spi->dev, NULL);
  389. if (IS_ERR(adc->clki)) {
  390. if (PTR_ERR(adc->clki) == -ENOENT) {
  391. adc->clki = NULL;
  392. } else {
  393. dev_err(&adc->spi->dev,
  394. "failed to get adc clk (%ld)\n",
  395. PTR_ERR(adc->clki));
  396. return PTR_ERR(adc->clki);
  397. }
  398. }
  399. ret = mcp3911_config(adc);
  400. if (ret)
  401. return ret;
  402. if (device_property_read_bool(&adc->spi->dev, "microchip,data-ready-hiz"))
  403. ret = mcp3911_update(adc, MCP3911_REG_STATUSCOM, MCP3911_STATUSCOM_DRHIZ,
  404. 0, 2);
  405. else
  406. ret = mcp3911_update(adc, MCP3911_REG_STATUSCOM, MCP3911_STATUSCOM_DRHIZ,
  407. MCP3911_STATUSCOM_DRHIZ, 2);
  408. if (ret)
  409. return ret;
  410. indio_dev->name = spi_get_device_id(spi)->name;
  411. indio_dev->modes = INDIO_DIRECT_MODE;
  412. indio_dev->info = &mcp3911_info;
  413. spi_set_drvdata(spi, indio_dev);
  414. indio_dev->channels = mcp3911_channels;
  415. indio_dev->num_channels = ARRAY_SIZE(mcp3911_channels);
  416. mutex_init(&adc->lock);
  417. if (spi->irq > 0) {
  418. adc->trig = devm_iio_trigger_alloc(&spi->dev, "%s-dev%d",
  419. indio_dev->name,
  420. iio_device_id(indio_dev));
  421. if (!adc->trig)
  422. return -ENOMEM;
  423. adc->trig->ops = &mcp3911_trigger_ops;
  424. iio_trigger_set_drvdata(adc->trig, adc);
  425. ret = devm_iio_trigger_register(&spi->dev, adc->trig);
  426. if (ret)
  427. return ret;
  428. /*
  429. * The device generates interrupts as long as it is powered up.
  430. * Some platforms might not allow the option to power it down so
  431. * don't enable the interrupt to avoid extra load on the system.
  432. */
  433. ret = devm_request_irq(&spi->dev, spi->irq,
  434. &iio_trigger_generic_data_rdy_poll, IRQF_NO_AUTOEN | IRQF_ONESHOT,
  435. indio_dev->name, adc->trig);
  436. if (ret)
  437. return ret;
  438. }
  439. ret = devm_iio_triggered_buffer_setup(&spi->dev, indio_dev,
  440. NULL,
  441. mcp3911_trigger_handler, NULL);
  442. if (ret)
  443. return ret;
  444. return devm_iio_device_register(&adc->spi->dev, indio_dev);
  445. }
  446. static const struct of_device_id mcp3911_dt_ids[] = {
  447. { .compatible = "microchip,mcp3911" },
  448. { }
  449. };
  450. MODULE_DEVICE_TABLE(of, mcp3911_dt_ids);
  451. static const struct spi_device_id mcp3911_id[] = {
  452. { "mcp3911", 0 },
  453. { }
  454. };
  455. MODULE_DEVICE_TABLE(spi, mcp3911_id);
  456. static struct spi_driver mcp3911_driver = {
  457. .driver = {
  458. .name = "mcp3911",
  459. .of_match_table = mcp3911_dt_ids,
  460. },
  461. .probe = mcp3911_probe,
  462. .id_table = mcp3911_id,
  463. };
  464. module_spi_driver(mcp3911_driver);
  465. MODULE_AUTHOR("Marcus Folkesson <[email protected]>");
  466. MODULE_AUTHOR("Kent Gustavsson <[email protected]>");
  467. MODULE_DESCRIPTION("Microchip Technology MCP3911");
  468. MODULE_LICENSE("GPL v2");