max1363.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * iio/adc/max1363.c
  4. * Copyright (C) 2008-2010 Jonathan Cameron
  5. *
  6. * based on linux/drivers/i2c/chips/max123x
  7. * Copyright (C) 2002-2004 Stefan Eletzhofer
  8. *
  9. * based on linux/drivers/acron/char/pcf8583.c
  10. * Copyright (C) 2000 Russell King
  11. *
  12. * Driver for max1363 and similar chips.
  13. */
  14. #include <linux/interrupt.h>
  15. #include <linux/device.h>
  16. #include <linux/kernel.h>
  17. #include <linux/sysfs.h>
  18. #include <linux/list.h>
  19. #include <linux/i2c.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <linux/slab.h>
  22. #include <linux/err.h>
  23. #include <linux/module.h>
  24. #include <linux/mod_devicetable.h>
  25. #include <linux/property.h>
  26. #include <linux/iio/iio.h>
  27. #include <linux/iio/sysfs.h>
  28. #include <linux/iio/events.h>
  29. #include <linux/iio/buffer.h>
  30. #include <linux/iio/kfifo_buf.h>
  31. #include <linux/iio/trigger_consumer.h>
  32. #include <linux/iio/triggered_buffer.h>
  33. #define MAX1363_SETUP_BYTE(a) ((a) | 0x80)
  34. /* There is a fair bit more defined here than currently
  35. * used, but the intention is to support everything these
  36. * chips do in the long run */
  37. /* see data sheets */
  38. /* max1363 and max1236, max1237, max1238, max1239 */
  39. #define MAX1363_SETUP_AIN3_IS_AIN3_REF_IS_VDD 0x00
  40. #define MAX1363_SETUP_AIN3_IS_REF_EXT_TO_REF 0x20
  41. #define MAX1363_SETUP_AIN3_IS_AIN3_REF_IS_INT 0x40
  42. #define MAX1363_SETUP_AIN3_IS_REF_REF_IS_INT 0x60
  43. #define MAX1363_SETUP_POWER_UP_INT_REF 0x10
  44. #define MAX1363_SETUP_POWER_DOWN_INT_REF 0x00
  45. /* think about including max11600 etc - more settings */
  46. #define MAX1363_SETUP_EXT_CLOCK 0x08
  47. #define MAX1363_SETUP_INT_CLOCK 0x00
  48. #define MAX1363_SETUP_UNIPOLAR 0x00
  49. #define MAX1363_SETUP_BIPOLAR 0x04
  50. #define MAX1363_SETUP_RESET 0x00
  51. #define MAX1363_SETUP_NORESET 0x02
  52. /* max1363 only - though don't care on others.
  53. * For now monitor modes are not implemented as the relevant
  54. * line is not connected on my test board.
  55. * The definitions are here as I intend to add this soon.
  56. */
  57. #define MAX1363_SETUP_MONITOR_SETUP 0x01
  58. /* Specific to the max1363 */
  59. #define MAX1363_MON_RESET_CHAN(a) (1 << ((a) + 4))
  60. #define MAX1363_MON_INT_ENABLE 0x01
  61. /* defined for readability reasons */
  62. /* All chips */
  63. #define MAX1363_CONFIG_BYTE(a) ((a))
  64. #define MAX1363_CONFIG_SE 0x01
  65. #define MAX1363_CONFIG_DE 0x00
  66. #define MAX1363_CONFIG_SCAN_TO_CS 0x00
  67. #define MAX1363_CONFIG_SCAN_SINGLE_8 0x20
  68. #define MAX1363_CONFIG_SCAN_MONITOR_MODE 0x40
  69. #define MAX1363_CONFIG_SCAN_SINGLE_1 0x60
  70. /* max123{6-9} only */
  71. #define MAX1236_SCAN_MID_TO_CHANNEL 0x40
  72. /* max1363 only - merely part of channel selects or don't care for others */
  73. #define MAX1363_CONFIG_EN_MON_MODE_READ 0x18
  74. #define MAX1363_CHANNEL_SEL(a) ((a) << 1)
  75. /* max1363 strictly 0x06 - but doesn't matter */
  76. #define MAX1363_CHANNEL_SEL_MASK 0x1E
  77. #define MAX1363_SCAN_MASK 0x60
  78. #define MAX1363_SE_DE_MASK 0x01
  79. #define MAX1363_MAX_CHANNELS 25
  80. /**
  81. * struct max1363_mode - scan mode information
  82. * @conf: The corresponding value of the configuration register
  83. * @modemask: Bit mask corresponding to channels enabled in this mode
  84. */
  85. struct max1363_mode {
  86. int8_t conf;
  87. DECLARE_BITMAP(modemask, MAX1363_MAX_CHANNELS);
  88. };
  89. /* This must be maintained along side the max1363_mode_table in max1363_core */
  90. enum max1363_modes {
  91. /* Single read of a single channel */
  92. _s0, _s1, _s2, _s3, _s4, _s5, _s6, _s7, _s8, _s9, _s10, _s11,
  93. /* Differential single read */
  94. d0m1, d2m3, d4m5, d6m7, d8m9, d10m11,
  95. d1m0, d3m2, d5m4, d7m6, d9m8, d11m10,
  96. /* Scan to channel and mid to channel where overlapping */
  97. s0to1, s0to2, s2to3, s0to3, s0to4, s0to5, s0to6,
  98. s6to7, s0to7, s6to8, s0to8, s6to9,
  99. s0to9, s6to10, s0to10, s6to11, s0to11,
  100. /* Differential scan to channel and mid to channel where overlapping */
  101. d0m1to2m3, d0m1to4m5, d0m1to6m7, d6m7to8m9,
  102. d0m1to8m9, d6m7to10m11, d0m1to10m11, d1m0to3m2,
  103. d1m0to5m4, d1m0to7m6, d7m6to9m8, d1m0to9m8,
  104. d7m6to11m10, d1m0to11m10,
  105. };
  106. /**
  107. * struct max1363_chip_info - chip specifc information
  108. * @info: iio core function callbacks structure
  109. * @channels: channel specification
  110. * @num_channels: number of channels
  111. * @mode_list: array of available scan modes
  112. * @default_mode: the scan mode in which the chip starts up
  113. * @int_vref_mv: the internal reference voltage
  114. * @num_modes: number of modes
  115. * @bits: accuracy of the adc in bits
  116. */
  117. struct max1363_chip_info {
  118. const struct iio_info *info;
  119. const struct iio_chan_spec *channels;
  120. int num_channels;
  121. const enum max1363_modes *mode_list;
  122. enum max1363_modes default_mode;
  123. u16 int_vref_mv;
  124. u8 num_modes;
  125. u8 bits;
  126. };
  127. /**
  128. * struct max1363_state - driver instance specific data
  129. * @client: i2c_client
  130. * @setupbyte: cache of current device setup byte
  131. * @configbyte: cache of current device config byte
  132. * @chip_info: chip model specific constants, available modes, etc.
  133. * @current_mode: the scan mode of this chip
  134. * @requestedmask: a valid requested set of channels
  135. * @reg: supply regulator
  136. * @lock: lock to ensure state is consistent
  137. * @monitor_on: whether monitor mode is enabled
  138. * @monitor_speed: parameter corresponding to device monitor speed setting
  139. * @mask_high: bitmask for enabled high thresholds
  140. * @mask_low: bitmask for enabled low thresholds
  141. * @thresh_high: high threshold values
  142. * @thresh_low: low threshold values
  143. * @vref: Reference voltage regulator
  144. * @vref_uv: Actual (external or internal) reference voltage
  145. * @send: function used to send data to the chip
  146. * @recv: function used to receive data from the chip
  147. */
  148. struct max1363_state {
  149. struct i2c_client *client;
  150. u8 setupbyte;
  151. u8 configbyte;
  152. const struct max1363_chip_info *chip_info;
  153. const struct max1363_mode *current_mode;
  154. u32 requestedmask;
  155. struct regulator *reg;
  156. struct mutex lock;
  157. /* Using monitor modes and buffer at the same time is
  158. currently not supported */
  159. bool monitor_on;
  160. unsigned int monitor_speed:3;
  161. u8 mask_high;
  162. u8 mask_low;
  163. /* 4x unipolar first then the fours bipolar ones */
  164. s16 thresh_high[8];
  165. s16 thresh_low[8];
  166. struct regulator *vref;
  167. u32 vref_uv;
  168. int (*send)(const struct i2c_client *client,
  169. const char *buf, int count);
  170. int (*recv)(const struct i2c_client *client,
  171. char *buf, int count);
  172. };
  173. #define MAX1363_MODE_SINGLE(_num, _mask) { \
  174. .conf = MAX1363_CHANNEL_SEL(_num) \
  175. | MAX1363_CONFIG_SCAN_SINGLE_1 \
  176. | MAX1363_CONFIG_SE, \
  177. .modemask[0] = _mask, \
  178. }
  179. #define MAX1363_MODE_SCAN_TO_CHANNEL(_num, _mask) { \
  180. .conf = MAX1363_CHANNEL_SEL(_num) \
  181. | MAX1363_CONFIG_SCAN_TO_CS \
  182. | MAX1363_CONFIG_SE, \
  183. .modemask[0] = _mask, \
  184. }
  185. /* note not available for max1363 hence naming */
  186. #define MAX1236_MODE_SCAN_MID_TO_CHANNEL(_mid, _num, _mask) { \
  187. .conf = MAX1363_CHANNEL_SEL(_num) \
  188. | MAX1236_SCAN_MID_TO_CHANNEL \
  189. | MAX1363_CONFIG_SE, \
  190. .modemask[0] = _mask \
  191. }
  192. #define MAX1363_MODE_DIFF_SINGLE(_nump, _numm, _mask) { \
  193. .conf = MAX1363_CHANNEL_SEL(_nump) \
  194. | MAX1363_CONFIG_SCAN_SINGLE_1 \
  195. | MAX1363_CONFIG_DE, \
  196. .modemask[0] = _mask \
  197. }
  198. /* Can't think how to automate naming so specify for now */
  199. #define MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(_num, _numvals, _mask) { \
  200. .conf = MAX1363_CHANNEL_SEL(_num) \
  201. | MAX1363_CONFIG_SCAN_TO_CS \
  202. | MAX1363_CONFIG_DE, \
  203. .modemask[0] = _mask \
  204. }
  205. /* note only available for max1363 hence naming */
  206. #define MAX1236_MODE_DIFF_SCAN_MID_TO_CHANNEL(_num, _numvals, _mask) { \
  207. .conf = MAX1363_CHANNEL_SEL(_num) \
  208. | MAX1236_SCAN_MID_TO_CHANNEL \
  209. | MAX1363_CONFIG_SE, \
  210. .modemask[0] = _mask \
  211. }
  212. static const struct max1363_mode max1363_mode_table[] = {
  213. /* All of the single channel options first */
  214. MAX1363_MODE_SINGLE(0, 1 << 0),
  215. MAX1363_MODE_SINGLE(1, 1 << 1),
  216. MAX1363_MODE_SINGLE(2, 1 << 2),
  217. MAX1363_MODE_SINGLE(3, 1 << 3),
  218. MAX1363_MODE_SINGLE(4, 1 << 4),
  219. MAX1363_MODE_SINGLE(5, 1 << 5),
  220. MAX1363_MODE_SINGLE(6, 1 << 6),
  221. MAX1363_MODE_SINGLE(7, 1 << 7),
  222. MAX1363_MODE_SINGLE(8, 1 << 8),
  223. MAX1363_MODE_SINGLE(9, 1 << 9),
  224. MAX1363_MODE_SINGLE(10, 1 << 10),
  225. MAX1363_MODE_SINGLE(11, 1 << 11),
  226. MAX1363_MODE_DIFF_SINGLE(0, 1, 1 << 12),
  227. MAX1363_MODE_DIFF_SINGLE(2, 3, 1 << 13),
  228. MAX1363_MODE_DIFF_SINGLE(4, 5, 1 << 14),
  229. MAX1363_MODE_DIFF_SINGLE(6, 7, 1 << 15),
  230. MAX1363_MODE_DIFF_SINGLE(8, 9, 1 << 16),
  231. MAX1363_MODE_DIFF_SINGLE(10, 11, 1 << 17),
  232. MAX1363_MODE_DIFF_SINGLE(1, 0, 1 << 18),
  233. MAX1363_MODE_DIFF_SINGLE(3, 2, 1 << 19),
  234. MAX1363_MODE_DIFF_SINGLE(5, 4, 1 << 20),
  235. MAX1363_MODE_DIFF_SINGLE(7, 6, 1 << 21),
  236. MAX1363_MODE_DIFF_SINGLE(9, 8, 1 << 22),
  237. MAX1363_MODE_DIFF_SINGLE(11, 10, 1 << 23),
  238. /* The multichannel scans next */
  239. MAX1363_MODE_SCAN_TO_CHANNEL(1, 0x003),
  240. MAX1363_MODE_SCAN_TO_CHANNEL(2, 0x007),
  241. MAX1236_MODE_SCAN_MID_TO_CHANNEL(2, 3, 0x00C),
  242. MAX1363_MODE_SCAN_TO_CHANNEL(3, 0x00F),
  243. MAX1363_MODE_SCAN_TO_CHANNEL(4, 0x01F),
  244. MAX1363_MODE_SCAN_TO_CHANNEL(5, 0x03F),
  245. MAX1363_MODE_SCAN_TO_CHANNEL(6, 0x07F),
  246. MAX1236_MODE_SCAN_MID_TO_CHANNEL(6, 7, 0x0C0),
  247. MAX1363_MODE_SCAN_TO_CHANNEL(7, 0x0FF),
  248. MAX1236_MODE_SCAN_MID_TO_CHANNEL(6, 8, 0x1C0),
  249. MAX1363_MODE_SCAN_TO_CHANNEL(8, 0x1FF),
  250. MAX1236_MODE_SCAN_MID_TO_CHANNEL(6, 9, 0x3C0),
  251. MAX1363_MODE_SCAN_TO_CHANNEL(9, 0x3FF),
  252. MAX1236_MODE_SCAN_MID_TO_CHANNEL(6, 10, 0x7C0),
  253. MAX1363_MODE_SCAN_TO_CHANNEL(10, 0x7FF),
  254. MAX1236_MODE_SCAN_MID_TO_CHANNEL(6, 11, 0xFC0),
  255. MAX1363_MODE_SCAN_TO_CHANNEL(11, 0xFFF),
  256. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(2, 2, 0x003000),
  257. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(4, 3, 0x007000),
  258. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(6, 4, 0x00F000),
  259. MAX1236_MODE_DIFF_SCAN_MID_TO_CHANNEL(8, 2, 0x018000),
  260. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(8, 5, 0x01F000),
  261. MAX1236_MODE_DIFF_SCAN_MID_TO_CHANNEL(10, 3, 0x038000),
  262. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(10, 6, 0x3F000),
  263. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(3, 2, 0x0C0000),
  264. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(5, 3, 0x1C0000),
  265. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(7, 4, 0x3C0000),
  266. MAX1236_MODE_DIFF_SCAN_MID_TO_CHANNEL(9, 2, 0x600000),
  267. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(9, 5, 0x7C0000),
  268. MAX1236_MODE_DIFF_SCAN_MID_TO_CHANNEL(11, 3, 0xE00000),
  269. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(11, 6, 0xFC0000),
  270. };
  271. static const struct max1363_mode
  272. *max1363_match_mode(const unsigned long *mask,
  273. const struct max1363_chip_info *ci)
  274. {
  275. int i;
  276. if (mask)
  277. for (i = 0; i < ci->num_modes; i++)
  278. if (bitmap_subset(mask,
  279. max1363_mode_table[ci->mode_list[i]].
  280. modemask,
  281. MAX1363_MAX_CHANNELS))
  282. return &max1363_mode_table[ci->mode_list[i]];
  283. return NULL;
  284. }
  285. static int max1363_smbus_send(const struct i2c_client *client, const char *buf,
  286. int count)
  287. {
  288. int i, err;
  289. for (i = err = 0; err == 0 && i < count; ++i)
  290. err = i2c_smbus_write_byte(client, buf[i]);
  291. return err ? err : count;
  292. }
  293. static int max1363_smbus_recv(const struct i2c_client *client, char *buf,
  294. int count)
  295. {
  296. int i, ret;
  297. for (i = 0; i < count; ++i) {
  298. ret = i2c_smbus_read_byte(client);
  299. if (ret < 0)
  300. return ret;
  301. buf[i] = ret;
  302. }
  303. return count;
  304. }
  305. static int max1363_write_basic_config(struct max1363_state *st)
  306. {
  307. u8 tx_buf[2] = { st->setupbyte, st->configbyte };
  308. return st->send(st->client, tx_buf, 2);
  309. }
  310. static int max1363_set_scan_mode(struct max1363_state *st)
  311. {
  312. st->configbyte &= ~(MAX1363_CHANNEL_SEL_MASK
  313. | MAX1363_SCAN_MASK
  314. | MAX1363_SE_DE_MASK);
  315. st->configbyte |= st->current_mode->conf;
  316. return max1363_write_basic_config(st);
  317. }
  318. static int max1363_read_single_chan(struct iio_dev *indio_dev,
  319. struct iio_chan_spec const *chan,
  320. int *val,
  321. long m)
  322. {
  323. int ret = 0;
  324. s32 data;
  325. u8 rxbuf[2];
  326. struct max1363_state *st = iio_priv(indio_dev);
  327. struct i2c_client *client = st->client;
  328. ret = iio_device_claim_direct_mode(indio_dev);
  329. if (ret)
  330. return ret;
  331. mutex_lock(&st->lock);
  332. /*
  333. * If monitor mode is enabled, the method for reading a single
  334. * channel will have to be rather different and has not yet
  335. * been implemented.
  336. *
  337. * Also, cannot read directly if buffered capture enabled.
  338. */
  339. if (st->monitor_on) {
  340. ret = -EBUSY;
  341. goto error_ret;
  342. }
  343. /* Check to see if current scan mode is correct */
  344. if (st->current_mode != &max1363_mode_table[chan->address]) {
  345. /* Update scan mode if needed */
  346. st->current_mode = &max1363_mode_table[chan->address];
  347. ret = max1363_set_scan_mode(st);
  348. if (ret < 0)
  349. goto error_ret;
  350. }
  351. if (st->chip_info->bits != 8) {
  352. /* Get reading */
  353. data = st->recv(client, rxbuf, 2);
  354. if (data < 0) {
  355. ret = data;
  356. goto error_ret;
  357. }
  358. data = (rxbuf[1] | rxbuf[0] << 8) &
  359. ((1 << st->chip_info->bits) - 1);
  360. } else {
  361. /* Get reading */
  362. data = st->recv(client, rxbuf, 1);
  363. if (data < 0) {
  364. ret = data;
  365. goto error_ret;
  366. }
  367. data = rxbuf[0];
  368. }
  369. *val = data;
  370. error_ret:
  371. mutex_unlock(&st->lock);
  372. iio_device_release_direct_mode(indio_dev);
  373. return ret;
  374. }
  375. static int max1363_read_raw(struct iio_dev *indio_dev,
  376. struct iio_chan_spec const *chan,
  377. int *val,
  378. int *val2,
  379. long m)
  380. {
  381. struct max1363_state *st = iio_priv(indio_dev);
  382. int ret;
  383. switch (m) {
  384. case IIO_CHAN_INFO_RAW:
  385. ret = max1363_read_single_chan(indio_dev, chan, val, m);
  386. if (ret < 0)
  387. return ret;
  388. return IIO_VAL_INT;
  389. case IIO_CHAN_INFO_SCALE:
  390. *val = st->vref_uv / 1000;
  391. *val2 = st->chip_info->bits;
  392. return IIO_VAL_FRACTIONAL_LOG2;
  393. default:
  394. return -EINVAL;
  395. }
  396. return 0;
  397. }
  398. /* Applies to max1363 */
  399. static const enum max1363_modes max1363_mode_list[] = {
  400. _s0, _s1, _s2, _s3,
  401. s0to1, s0to2, s0to3,
  402. d0m1, d2m3, d1m0, d3m2,
  403. d0m1to2m3, d1m0to3m2,
  404. };
  405. static const struct iio_event_spec max1363_events[] = {
  406. {
  407. .type = IIO_EV_TYPE_THRESH,
  408. .dir = IIO_EV_DIR_RISING,
  409. .mask_separate = BIT(IIO_EV_INFO_VALUE) |
  410. BIT(IIO_EV_INFO_ENABLE),
  411. }, {
  412. .type = IIO_EV_TYPE_THRESH,
  413. .dir = IIO_EV_DIR_FALLING,
  414. .mask_separate = BIT(IIO_EV_INFO_VALUE) |
  415. BIT(IIO_EV_INFO_ENABLE),
  416. },
  417. };
  418. #define MAX1363_CHAN_U(num, addr, si, bits, ev_spec, num_ev_spec) \
  419. { \
  420. .type = IIO_VOLTAGE, \
  421. .indexed = 1, \
  422. .channel = num, \
  423. .address = addr, \
  424. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
  425. .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE), \
  426. .datasheet_name = "AIN"#num, \
  427. .scan_type = { \
  428. .sign = 'u', \
  429. .realbits = bits, \
  430. .storagebits = (bits > 8) ? 16 : 8, \
  431. .endianness = IIO_BE, \
  432. }, \
  433. .scan_index = si, \
  434. .event_spec = ev_spec, \
  435. .num_event_specs = num_ev_spec, \
  436. }
  437. /* bipolar channel */
  438. #define MAX1363_CHAN_B(num, num2, addr, si, bits, ev_spec, num_ev_spec) \
  439. { \
  440. .type = IIO_VOLTAGE, \
  441. .differential = 1, \
  442. .indexed = 1, \
  443. .channel = num, \
  444. .channel2 = num2, \
  445. .address = addr, \
  446. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
  447. .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE), \
  448. .datasheet_name = "AIN"#num"-AIN"#num2, \
  449. .scan_type = { \
  450. .sign = 's', \
  451. .realbits = bits, \
  452. .storagebits = (bits > 8) ? 16 : 8, \
  453. .endianness = IIO_BE, \
  454. }, \
  455. .scan_index = si, \
  456. .event_spec = ev_spec, \
  457. .num_event_specs = num_ev_spec, \
  458. }
  459. #define MAX1363_4X_CHANS(bits, ev_spec, num_ev_spec) { \
  460. MAX1363_CHAN_U(0, _s0, 0, bits, ev_spec, num_ev_spec), \
  461. MAX1363_CHAN_U(1, _s1, 1, bits, ev_spec, num_ev_spec), \
  462. MAX1363_CHAN_U(2, _s2, 2, bits, ev_spec, num_ev_spec), \
  463. MAX1363_CHAN_U(3, _s3, 3, bits, ev_spec, num_ev_spec), \
  464. MAX1363_CHAN_B(0, 1, d0m1, 4, bits, ev_spec, num_ev_spec), \
  465. MAX1363_CHAN_B(2, 3, d2m3, 5, bits, ev_spec, num_ev_spec), \
  466. MAX1363_CHAN_B(1, 0, d1m0, 6, bits, ev_spec, num_ev_spec), \
  467. MAX1363_CHAN_B(3, 2, d3m2, 7, bits, ev_spec, num_ev_spec), \
  468. IIO_CHAN_SOFT_TIMESTAMP(8) \
  469. }
  470. static const struct iio_chan_spec max1036_channels[] =
  471. MAX1363_4X_CHANS(8, NULL, 0);
  472. static const struct iio_chan_spec max1136_channels[] =
  473. MAX1363_4X_CHANS(10, NULL, 0);
  474. static const struct iio_chan_spec max1236_channels[] =
  475. MAX1363_4X_CHANS(12, NULL, 0);
  476. static const struct iio_chan_spec max1361_channels[] =
  477. MAX1363_4X_CHANS(10, max1363_events, ARRAY_SIZE(max1363_events));
  478. static const struct iio_chan_spec max1363_channels[] =
  479. MAX1363_4X_CHANS(12, max1363_events, ARRAY_SIZE(max1363_events));
  480. /* Applies to max1236, max1237 */
  481. static const enum max1363_modes max1236_mode_list[] = {
  482. _s0, _s1, _s2, _s3,
  483. s0to1, s0to2, s0to3,
  484. d0m1, d2m3, d1m0, d3m2,
  485. d0m1to2m3, d1m0to3m2,
  486. s2to3,
  487. };
  488. /* Applies to max1238, max1239 */
  489. static const enum max1363_modes max1238_mode_list[] = {
  490. _s0, _s1, _s2, _s3, _s4, _s5, _s6, _s7, _s8, _s9, _s10, _s11,
  491. s0to1, s0to2, s0to3, s0to4, s0to5, s0to6,
  492. s0to7, s0to8, s0to9, s0to10, s0to11,
  493. d0m1, d2m3, d4m5, d6m7, d8m9, d10m11,
  494. d1m0, d3m2, d5m4, d7m6, d9m8, d11m10,
  495. d0m1to2m3, d0m1to4m5, d0m1to6m7, d0m1to8m9, d0m1to10m11,
  496. d1m0to3m2, d1m0to5m4, d1m0to7m6, d1m0to9m8, d1m0to11m10,
  497. s6to7, s6to8, s6to9, s6to10, s6to11,
  498. d6m7to8m9, d6m7to10m11, d7m6to9m8, d7m6to11m10,
  499. };
  500. #define MAX1363_12X_CHANS(bits) { \
  501. MAX1363_CHAN_U(0, _s0, 0, bits, NULL, 0), \
  502. MAX1363_CHAN_U(1, _s1, 1, bits, NULL, 0), \
  503. MAX1363_CHAN_U(2, _s2, 2, bits, NULL, 0), \
  504. MAX1363_CHAN_U(3, _s3, 3, bits, NULL, 0), \
  505. MAX1363_CHAN_U(4, _s4, 4, bits, NULL, 0), \
  506. MAX1363_CHAN_U(5, _s5, 5, bits, NULL, 0), \
  507. MAX1363_CHAN_U(6, _s6, 6, bits, NULL, 0), \
  508. MAX1363_CHAN_U(7, _s7, 7, bits, NULL, 0), \
  509. MAX1363_CHAN_U(8, _s8, 8, bits, NULL, 0), \
  510. MAX1363_CHAN_U(9, _s9, 9, bits, NULL, 0), \
  511. MAX1363_CHAN_U(10, _s10, 10, bits, NULL, 0), \
  512. MAX1363_CHAN_U(11, _s11, 11, bits, NULL, 0), \
  513. MAX1363_CHAN_B(0, 1, d0m1, 12, bits, NULL, 0), \
  514. MAX1363_CHAN_B(2, 3, d2m3, 13, bits, NULL, 0), \
  515. MAX1363_CHAN_B(4, 5, d4m5, 14, bits, NULL, 0), \
  516. MAX1363_CHAN_B(6, 7, d6m7, 15, bits, NULL, 0), \
  517. MAX1363_CHAN_B(8, 9, d8m9, 16, bits, NULL, 0), \
  518. MAX1363_CHAN_B(10, 11, d10m11, 17, bits, NULL, 0), \
  519. MAX1363_CHAN_B(1, 0, d1m0, 18, bits, NULL, 0), \
  520. MAX1363_CHAN_B(3, 2, d3m2, 19, bits, NULL, 0), \
  521. MAX1363_CHAN_B(5, 4, d5m4, 20, bits, NULL, 0), \
  522. MAX1363_CHAN_B(7, 6, d7m6, 21, bits, NULL, 0), \
  523. MAX1363_CHAN_B(9, 8, d9m8, 22, bits, NULL, 0), \
  524. MAX1363_CHAN_B(11, 10, d11m10, 23, bits, NULL, 0), \
  525. IIO_CHAN_SOFT_TIMESTAMP(24) \
  526. }
  527. static const struct iio_chan_spec max1038_channels[] = MAX1363_12X_CHANS(8);
  528. static const struct iio_chan_spec max1138_channels[] = MAX1363_12X_CHANS(10);
  529. static const struct iio_chan_spec max1238_channels[] = MAX1363_12X_CHANS(12);
  530. static const enum max1363_modes max11607_mode_list[] = {
  531. _s0, _s1, _s2, _s3,
  532. s0to1, s0to2, s0to3,
  533. s2to3,
  534. d0m1, d2m3, d1m0, d3m2,
  535. d0m1to2m3, d1m0to3m2,
  536. };
  537. static const enum max1363_modes max11608_mode_list[] = {
  538. _s0, _s1, _s2, _s3, _s4, _s5, _s6, _s7,
  539. s0to1, s0to2, s0to3, s0to4, s0to5, s0to6, s0to7,
  540. s6to7,
  541. d0m1, d2m3, d4m5, d6m7,
  542. d1m0, d3m2, d5m4, d7m6,
  543. d0m1to2m3, d0m1to4m5, d0m1to6m7,
  544. d1m0to3m2, d1m0to5m4, d1m0to7m6,
  545. };
  546. #define MAX1363_8X_CHANS(bits) { \
  547. MAX1363_CHAN_U(0, _s0, 0, bits, NULL, 0), \
  548. MAX1363_CHAN_U(1, _s1, 1, bits, NULL, 0), \
  549. MAX1363_CHAN_U(2, _s2, 2, bits, NULL, 0), \
  550. MAX1363_CHAN_U(3, _s3, 3, bits, NULL, 0), \
  551. MAX1363_CHAN_U(4, _s4, 4, bits, NULL, 0), \
  552. MAX1363_CHAN_U(5, _s5, 5, bits, NULL, 0), \
  553. MAX1363_CHAN_U(6, _s6, 6, bits, NULL, 0), \
  554. MAX1363_CHAN_U(7, _s7, 7, bits, NULL, 0), \
  555. MAX1363_CHAN_B(0, 1, d0m1, 8, bits, NULL, 0), \
  556. MAX1363_CHAN_B(2, 3, d2m3, 9, bits, NULL, 0), \
  557. MAX1363_CHAN_B(4, 5, d4m5, 10, bits, NULL, 0), \
  558. MAX1363_CHAN_B(6, 7, d6m7, 11, bits, NULL, 0), \
  559. MAX1363_CHAN_B(1, 0, d1m0, 12, bits, NULL, 0), \
  560. MAX1363_CHAN_B(3, 2, d3m2, 13, bits, NULL, 0), \
  561. MAX1363_CHAN_B(5, 4, d5m4, 14, bits, NULL, 0), \
  562. MAX1363_CHAN_B(7, 6, d7m6, 15, bits, NULL, 0), \
  563. IIO_CHAN_SOFT_TIMESTAMP(16) \
  564. }
  565. static const struct iio_chan_spec max11602_channels[] = MAX1363_8X_CHANS(8);
  566. static const struct iio_chan_spec max11608_channels[] = MAX1363_8X_CHANS(10);
  567. static const struct iio_chan_spec max11614_channels[] = MAX1363_8X_CHANS(12);
  568. static const enum max1363_modes max11644_mode_list[] = {
  569. _s0, _s1, s0to1, d0m1, d1m0,
  570. };
  571. #define MAX1363_2X_CHANS(bits) { \
  572. MAX1363_CHAN_U(0, _s0, 0, bits, NULL, 0), \
  573. MAX1363_CHAN_U(1, _s1, 1, bits, NULL, 0), \
  574. MAX1363_CHAN_B(0, 1, d0m1, 2, bits, NULL, 0), \
  575. MAX1363_CHAN_B(1, 0, d1m0, 3, bits, NULL, 0), \
  576. IIO_CHAN_SOFT_TIMESTAMP(4) \
  577. }
  578. static const struct iio_chan_spec max11646_channels[] = MAX1363_2X_CHANS(10);
  579. static const struct iio_chan_spec max11644_channels[] = MAX1363_2X_CHANS(12);
  580. enum { max1361,
  581. max1362,
  582. max1363,
  583. max1364,
  584. max1036,
  585. max1037,
  586. max1038,
  587. max1039,
  588. max1136,
  589. max1137,
  590. max1138,
  591. max1139,
  592. max1236,
  593. max1237,
  594. max1238,
  595. max1239,
  596. max11600,
  597. max11601,
  598. max11602,
  599. max11603,
  600. max11604,
  601. max11605,
  602. max11606,
  603. max11607,
  604. max11608,
  605. max11609,
  606. max11610,
  607. max11611,
  608. max11612,
  609. max11613,
  610. max11614,
  611. max11615,
  612. max11616,
  613. max11617,
  614. max11644,
  615. max11645,
  616. max11646,
  617. max11647
  618. };
  619. static const int max1363_monitor_speeds[] = { 133000, 665000, 33300, 16600,
  620. 8300, 4200, 2000, 1000 };
  621. static ssize_t max1363_monitor_show_freq(struct device *dev,
  622. struct device_attribute *attr,
  623. char *buf)
  624. {
  625. struct max1363_state *st = iio_priv(dev_to_iio_dev(dev));
  626. return sprintf(buf, "%d\n", max1363_monitor_speeds[st->monitor_speed]);
  627. }
  628. static ssize_t max1363_monitor_store_freq(struct device *dev,
  629. struct device_attribute *attr,
  630. const char *buf,
  631. size_t len)
  632. {
  633. struct iio_dev *indio_dev = dev_to_iio_dev(dev);
  634. struct max1363_state *st = iio_priv(indio_dev);
  635. int i, ret;
  636. unsigned long val;
  637. bool found = false;
  638. ret = kstrtoul(buf, 10, &val);
  639. if (ret)
  640. return -EINVAL;
  641. for (i = 0; i < ARRAY_SIZE(max1363_monitor_speeds); i++)
  642. if (val == max1363_monitor_speeds[i]) {
  643. found = true;
  644. break;
  645. }
  646. if (!found)
  647. return -EINVAL;
  648. mutex_lock(&st->lock);
  649. st->monitor_speed = i;
  650. mutex_unlock(&st->lock);
  651. return 0;
  652. }
  653. static IIO_DEV_ATTR_SAMP_FREQ(S_IRUGO | S_IWUSR,
  654. max1363_monitor_show_freq,
  655. max1363_monitor_store_freq);
  656. static IIO_CONST_ATTR(sampling_frequency_available,
  657. "133000 665000 33300 16600 8300 4200 2000 1000");
  658. static int max1363_read_thresh(struct iio_dev *indio_dev,
  659. const struct iio_chan_spec *chan, enum iio_event_type type,
  660. enum iio_event_direction dir, enum iio_event_info info, int *val,
  661. int *val2)
  662. {
  663. struct max1363_state *st = iio_priv(indio_dev);
  664. if (dir == IIO_EV_DIR_FALLING)
  665. *val = st->thresh_low[chan->channel];
  666. else
  667. *val = st->thresh_high[chan->channel];
  668. return IIO_VAL_INT;
  669. }
  670. static int max1363_write_thresh(struct iio_dev *indio_dev,
  671. const struct iio_chan_spec *chan, enum iio_event_type type,
  672. enum iio_event_direction dir, enum iio_event_info info, int val,
  673. int val2)
  674. {
  675. struct max1363_state *st = iio_priv(indio_dev);
  676. /* make it handle signed correctly as well */
  677. switch (st->chip_info->bits) {
  678. case 10:
  679. if (val > 0x3FF)
  680. return -EINVAL;
  681. break;
  682. case 12:
  683. if (val > 0xFFF)
  684. return -EINVAL;
  685. break;
  686. }
  687. switch (dir) {
  688. case IIO_EV_DIR_FALLING:
  689. st->thresh_low[chan->channel] = val;
  690. break;
  691. case IIO_EV_DIR_RISING:
  692. st->thresh_high[chan->channel] = val;
  693. break;
  694. default:
  695. return -EINVAL;
  696. }
  697. return 0;
  698. }
  699. static const u64 max1363_event_codes[] = {
  700. IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 0,
  701. IIO_EV_TYPE_THRESH, IIO_EV_DIR_FALLING),
  702. IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 1,
  703. IIO_EV_TYPE_THRESH, IIO_EV_DIR_FALLING),
  704. IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 2,
  705. IIO_EV_TYPE_THRESH, IIO_EV_DIR_FALLING),
  706. IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 3,
  707. IIO_EV_TYPE_THRESH, IIO_EV_DIR_FALLING),
  708. IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 0,
  709. IIO_EV_TYPE_THRESH, IIO_EV_DIR_RISING),
  710. IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 1,
  711. IIO_EV_TYPE_THRESH, IIO_EV_DIR_RISING),
  712. IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 2,
  713. IIO_EV_TYPE_THRESH, IIO_EV_DIR_RISING),
  714. IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 3,
  715. IIO_EV_TYPE_THRESH, IIO_EV_DIR_RISING),
  716. };
  717. static irqreturn_t max1363_event_handler(int irq, void *private)
  718. {
  719. struct iio_dev *indio_dev = private;
  720. struct max1363_state *st = iio_priv(indio_dev);
  721. s64 timestamp = iio_get_time_ns(indio_dev);
  722. unsigned long mask, loc;
  723. u8 rx;
  724. u8 tx[2] = { st->setupbyte,
  725. MAX1363_MON_INT_ENABLE | (st->monitor_speed << 1) | 0xF0 };
  726. st->recv(st->client, &rx, 1);
  727. mask = rx;
  728. for_each_set_bit(loc, &mask, 8)
  729. iio_push_event(indio_dev, max1363_event_codes[loc], timestamp);
  730. st->send(st->client, tx, 2);
  731. return IRQ_HANDLED;
  732. }
  733. static int max1363_read_event_config(struct iio_dev *indio_dev,
  734. const struct iio_chan_spec *chan, enum iio_event_type type,
  735. enum iio_event_direction dir)
  736. {
  737. struct max1363_state *st = iio_priv(indio_dev);
  738. int val;
  739. int number = chan->channel;
  740. mutex_lock(&st->lock);
  741. if (dir == IIO_EV_DIR_FALLING)
  742. val = (1 << number) & st->mask_low;
  743. else
  744. val = (1 << number) & st->mask_high;
  745. mutex_unlock(&st->lock);
  746. return val;
  747. }
  748. static int max1363_monitor_mode_update(struct max1363_state *st, int enabled)
  749. {
  750. u8 *tx_buf;
  751. int ret, i = 3, j;
  752. unsigned long numelements;
  753. int len;
  754. const long *modemask;
  755. if (!enabled) {
  756. /* transition to buffered capture is not currently supported */
  757. st->setupbyte &= ~MAX1363_SETUP_MONITOR_SETUP;
  758. st->configbyte &= ~MAX1363_SCAN_MASK;
  759. st->monitor_on = false;
  760. return max1363_write_basic_config(st);
  761. }
  762. /* Ensure we are in the relevant mode */
  763. st->setupbyte |= MAX1363_SETUP_MONITOR_SETUP;
  764. st->configbyte &= ~(MAX1363_CHANNEL_SEL_MASK
  765. | MAX1363_SCAN_MASK
  766. | MAX1363_SE_DE_MASK);
  767. st->configbyte |= MAX1363_CONFIG_SCAN_MONITOR_MODE;
  768. if ((st->mask_low | st->mask_high) & 0x0F) {
  769. st->configbyte |= max1363_mode_table[s0to3].conf;
  770. modemask = max1363_mode_table[s0to3].modemask;
  771. } else if ((st->mask_low | st->mask_high) & 0x30) {
  772. st->configbyte |= max1363_mode_table[d0m1to2m3].conf;
  773. modemask = max1363_mode_table[d0m1to2m3].modemask;
  774. } else {
  775. st->configbyte |= max1363_mode_table[d1m0to3m2].conf;
  776. modemask = max1363_mode_table[d1m0to3m2].modemask;
  777. }
  778. numelements = bitmap_weight(modemask, MAX1363_MAX_CHANNELS);
  779. len = 3 * numelements + 3;
  780. tx_buf = kmalloc(len, GFP_KERNEL);
  781. if (!tx_buf) {
  782. ret = -ENOMEM;
  783. goto error_ret;
  784. }
  785. tx_buf[0] = st->configbyte;
  786. tx_buf[1] = st->setupbyte;
  787. tx_buf[2] = (st->monitor_speed << 1);
  788. /*
  789. * So we need to do yet another bit of nefarious scan mode
  790. * setup to match what we need.
  791. */
  792. for (j = 0; j < 8; j++)
  793. if (test_bit(j, modemask)) {
  794. /* Establish the mode is in the scan */
  795. if (st->mask_low & (1 << j)) {
  796. tx_buf[i] = (st->thresh_low[j] >> 4) & 0xFF;
  797. tx_buf[i + 1] = (st->thresh_low[j] << 4) & 0xF0;
  798. } else if (j < 4) {
  799. tx_buf[i] = 0;
  800. tx_buf[i + 1] = 0;
  801. } else {
  802. tx_buf[i] = 0x80;
  803. tx_buf[i + 1] = 0;
  804. }
  805. if (st->mask_high & (1 << j)) {
  806. tx_buf[i + 1] |=
  807. (st->thresh_high[j] >> 8) & 0x0F;
  808. tx_buf[i + 2] = st->thresh_high[j] & 0xFF;
  809. } else if (j < 4) {
  810. tx_buf[i + 1] |= 0x0F;
  811. tx_buf[i + 2] = 0xFF;
  812. } else {
  813. tx_buf[i + 1] |= 0x07;
  814. tx_buf[i + 2] = 0xFF;
  815. }
  816. i += 3;
  817. }
  818. ret = st->send(st->client, tx_buf, len);
  819. if (ret < 0)
  820. goto error_ret;
  821. if (ret != len) {
  822. ret = -EIO;
  823. goto error_ret;
  824. }
  825. /*
  826. * Now that we hopefully have sensible thresholds in place it is
  827. * time to turn the interrupts on.
  828. * It is unclear from the data sheet if this should be necessary
  829. * (i.e. whether monitor mode setup is atomic) but it appears to
  830. * be in practice.
  831. */
  832. tx_buf[0] = st->setupbyte;
  833. tx_buf[1] = MAX1363_MON_INT_ENABLE | (st->monitor_speed << 1) | 0xF0;
  834. ret = st->send(st->client, tx_buf, 2);
  835. if (ret < 0)
  836. goto error_ret;
  837. if (ret != 2) {
  838. ret = -EIO;
  839. goto error_ret;
  840. }
  841. ret = 0;
  842. st->monitor_on = true;
  843. error_ret:
  844. kfree(tx_buf);
  845. return ret;
  846. }
  847. /*
  848. * To keep this manageable we always use one of 3 scan modes.
  849. * Scan 0...3, 0-1,2-3 and 1-0,3-2
  850. */
  851. static inline int __max1363_check_event_mask(int thismask, int checkmask)
  852. {
  853. int ret = 0;
  854. /* Is it unipolar */
  855. if (thismask < 4) {
  856. if (checkmask & ~0x0F) {
  857. ret = -EBUSY;
  858. goto error_ret;
  859. }
  860. } else if (thismask < 6) {
  861. if (checkmask & ~0x30) {
  862. ret = -EBUSY;
  863. goto error_ret;
  864. }
  865. } else if (checkmask & ~0xC0)
  866. ret = -EBUSY;
  867. error_ret:
  868. return ret;
  869. }
  870. static int max1363_write_event_config(struct iio_dev *indio_dev,
  871. const struct iio_chan_spec *chan, enum iio_event_type type,
  872. enum iio_event_direction dir, int state)
  873. {
  874. int ret = 0;
  875. struct max1363_state *st = iio_priv(indio_dev);
  876. u16 unifiedmask;
  877. int number = chan->channel;
  878. ret = iio_device_claim_direct_mode(indio_dev);
  879. if (ret)
  880. return ret;
  881. mutex_lock(&st->lock);
  882. unifiedmask = st->mask_low | st->mask_high;
  883. if (dir == IIO_EV_DIR_FALLING) {
  884. if (state == 0)
  885. st->mask_low &= ~(1 << number);
  886. else {
  887. ret = __max1363_check_event_mask((1 << number),
  888. unifiedmask);
  889. if (ret)
  890. goto error_ret;
  891. st->mask_low |= (1 << number);
  892. }
  893. } else {
  894. if (state == 0)
  895. st->mask_high &= ~(1 << number);
  896. else {
  897. ret = __max1363_check_event_mask((1 << number),
  898. unifiedmask);
  899. if (ret)
  900. goto error_ret;
  901. st->mask_high |= (1 << number);
  902. }
  903. }
  904. max1363_monitor_mode_update(st, !!(st->mask_high | st->mask_low));
  905. error_ret:
  906. mutex_unlock(&st->lock);
  907. iio_device_release_direct_mode(indio_dev);
  908. return ret;
  909. }
  910. /*
  911. * As with scan_elements, only certain sets of these can
  912. * be combined.
  913. */
  914. static struct attribute *max1363_event_attributes[] = {
  915. &iio_dev_attr_sampling_frequency.dev_attr.attr,
  916. &iio_const_attr_sampling_frequency_available.dev_attr.attr,
  917. NULL,
  918. };
  919. static const struct attribute_group max1363_event_attribute_group = {
  920. .attrs = max1363_event_attributes,
  921. };
  922. static int max1363_update_scan_mode(struct iio_dev *indio_dev,
  923. const unsigned long *scan_mask)
  924. {
  925. struct max1363_state *st = iio_priv(indio_dev);
  926. /*
  927. * Need to figure out the current mode based upon the requested
  928. * scan mask in iio_dev
  929. */
  930. st->current_mode = max1363_match_mode(scan_mask, st->chip_info);
  931. if (!st->current_mode)
  932. return -EINVAL;
  933. max1363_set_scan_mode(st);
  934. return 0;
  935. }
  936. static const struct iio_info max1238_info = {
  937. .read_raw = &max1363_read_raw,
  938. .update_scan_mode = &max1363_update_scan_mode,
  939. };
  940. static const struct iio_info max1363_info = {
  941. .read_event_value = &max1363_read_thresh,
  942. .write_event_value = &max1363_write_thresh,
  943. .read_event_config = &max1363_read_event_config,
  944. .write_event_config = &max1363_write_event_config,
  945. .read_raw = &max1363_read_raw,
  946. .update_scan_mode = &max1363_update_scan_mode,
  947. .event_attrs = &max1363_event_attribute_group,
  948. };
  949. /* max1363 and max1368 tested - rest from data sheet */
  950. static const struct max1363_chip_info max1363_chip_info_tbl[] = {
  951. [max1361] = {
  952. .bits = 10,
  953. .int_vref_mv = 2048,
  954. .mode_list = max1363_mode_list,
  955. .num_modes = ARRAY_SIZE(max1363_mode_list),
  956. .default_mode = s0to3,
  957. .channels = max1361_channels,
  958. .num_channels = ARRAY_SIZE(max1361_channels),
  959. .info = &max1363_info,
  960. },
  961. [max1362] = {
  962. .bits = 10,
  963. .int_vref_mv = 4096,
  964. .mode_list = max1363_mode_list,
  965. .num_modes = ARRAY_SIZE(max1363_mode_list),
  966. .default_mode = s0to3,
  967. .channels = max1361_channels,
  968. .num_channels = ARRAY_SIZE(max1361_channels),
  969. .info = &max1363_info,
  970. },
  971. [max1363] = {
  972. .bits = 12,
  973. .int_vref_mv = 2048,
  974. .mode_list = max1363_mode_list,
  975. .num_modes = ARRAY_SIZE(max1363_mode_list),
  976. .default_mode = s0to3,
  977. .channels = max1363_channels,
  978. .num_channels = ARRAY_SIZE(max1363_channels),
  979. .info = &max1363_info,
  980. },
  981. [max1364] = {
  982. .bits = 12,
  983. .int_vref_mv = 4096,
  984. .mode_list = max1363_mode_list,
  985. .num_modes = ARRAY_SIZE(max1363_mode_list),
  986. .default_mode = s0to3,
  987. .channels = max1363_channels,
  988. .num_channels = ARRAY_SIZE(max1363_channels),
  989. .info = &max1363_info,
  990. },
  991. [max1036] = {
  992. .bits = 8,
  993. .int_vref_mv = 4096,
  994. .mode_list = max1236_mode_list,
  995. .num_modes = ARRAY_SIZE(max1236_mode_list),
  996. .default_mode = s0to3,
  997. .info = &max1238_info,
  998. .channels = max1036_channels,
  999. .num_channels = ARRAY_SIZE(max1036_channels),
  1000. },
  1001. [max1037] = {
  1002. .bits = 8,
  1003. .int_vref_mv = 2048,
  1004. .mode_list = max1236_mode_list,
  1005. .num_modes = ARRAY_SIZE(max1236_mode_list),
  1006. .default_mode = s0to3,
  1007. .info = &max1238_info,
  1008. .channels = max1036_channels,
  1009. .num_channels = ARRAY_SIZE(max1036_channels),
  1010. },
  1011. [max1038] = {
  1012. .bits = 8,
  1013. .int_vref_mv = 4096,
  1014. .mode_list = max1238_mode_list,
  1015. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1016. .default_mode = s0to11,
  1017. .info = &max1238_info,
  1018. .channels = max1038_channels,
  1019. .num_channels = ARRAY_SIZE(max1038_channels),
  1020. },
  1021. [max1039] = {
  1022. .bits = 8,
  1023. .int_vref_mv = 2048,
  1024. .mode_list = max1238_mode_list,
  1025. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1026. .default_mode = s0to11,
  1027. .info = &max1238_info,
  1028. .channels = max1038_channels,
  1029. .num_channels = ARRAY_SIZE(max1038_channels),
  1030. },
  1031. [max1136] = {
  1032. .bits = 10,
  1033. .int_vref_mv = 4096,
  1034. .mode_list = max1236_mode_list,
  1035. .num_modes = ARRAY_SIZE(max1236_mode_list),
  1036. .default_mode = s0to3,
  1037. .info = &max1238_info,
  1038. .channels = max1136_channels,
  1039. .num_channels = ARRAY_SIZE(max1136_channels),
  1040. },
  1041. [max1137] = {
  1042. .bits = 10,
  1043. .int_vref_mv = 2048,
  1044. .mode_list = max1236_mode_list,
  1045. .num_modes = ARRAY_SIZE(max1236_mode_list),
  1046. .default_mode = s0to3,
  1047. .info = &max1238_info,
  1048. .channels = max1136_channels,
  1049. .num_channels = ARRAY_SIZE(max1136_channels),
  1050. },
  1051. [max1138] = {
  1052. .bits = 10,
  1053. .int_vref_mv = 4096,
  1054. .mode_list = max1238_mode_list,
  1055. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1056. .default_mode = s0to11,
  1057. .info = &max1238_info,
  1058. .channels = max1138_channels,
  1059. .num_channels = ARRAY_SIZE(max1138_channels),
  1060. },
  1061. [max1139] = {
  1062. .bits = 10,
  1063. .int_vref_mv = 2048,
  1064. .mode_list = max1238_mode_list,
  1065. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1066. .default_mode = s0to11,
  1067. .info = &max1238_info,
  1068. .channels = max1138_channels,
  1069. .num_channels = ARRAY_SIZE(max1138_channels),
  1070. },
  1071. [max1236] = {
  1072. .bits = 12,
  1073. .int_vref_mv = 4096,
  1074. .mode_list = max1236_mode_list,
  1075. .num_modes = ARRAY_SIZE(max1236_mode_list),
  1076. .default_mode = s0to3,
  1077. .info = &max1238_info,
  1078. .channels = max1236_channels,
  1079. .num_channels = ARRAY_SIZE(max1236_channels),
  1080. },
  1081. [max1237] = {
  1082. .bits = 12,
  1083. .int_vref_mv = 2048,
  1084. .mode_list = max1236_mode_list,
  1085. .num_modes = ARRAY_SIZE(max1236_mode_list),
  1086. .default_mode = s0to3,
  1087. .info = &max1238_info,
  1088. .channels = max1236_channels,
  1089. .num_channels = ARRAY_SIZE(max1236_channels),
  1090. },
  1091. [max1238] = {
  1092. .bits = 12,
  1093. .int_vref_mv = 4096,
  1094. .mode_list = max1238_mode_list,
  1095. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1096. .default_mode = s0to11,
  1097. .info = &max1238_info,
  1098. .channels = max1238_channels,
  1099. .num_channels = ARRAY_SIZE(max1238_channels),
  1100. },
  1101. [max1239] = {
  1102. .bits = 12,
  1103. .int_vref_mv = 2048,
  1104. .mode_list = max1238_mode_list,
  1105. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1106. .default_mode = s0to11,
  1107. .info = &max1238_info,
  1108. .channels = max1238_channels,
  1109. .num_channels = ARRAY_SIZE(max1238_channels),
  1110. },
  1111. [max11600] = {
  1112. .bits = 8,
  1113. .int_vref_mv = 4096,
  1114. .mode_list = max11607_mode_list,
  1115. .num_modes = ARRAY_SIZE(max11607_mode_list),
  1116. .default_mode = s0to3,
  1117. .info = &max1238_info,
  1118. .channels = max1036_channels,
  1119. .num_channels = ARRAY_SIZE(max1036_channels),
  1120. },
  1121. [max11601] = {
  1122. .bits = 8,
  1123. .int_vref_mv = 2048,
  1124. .mode_list = max11607_mode_list,
  1125. .num_modes = ARRAY_SIZE(max11607_mode_list),
  1126. .default_mode = s0to3,
  1127. .info = &max1238_info,
  1128. .channels = max1036_channels,
  1129. .num_channels = ARRAY_SIZE(max1036_channels),
  1130. },
  1131. [max11602] = {
  1132. .bits = 8,
  1133. .int_vref_mv = 4096,
  1134. .mode_list = max11608_mode_list,
  1135. .num_modes = ARRAY_SIZE(max11608_mode_list),
  1136. .default_mode = s0to7,
  1137. .info = &max1238_info,
  1138. .channels = max11602_channels,
  1139. .num_channels = ARRAY_SIZE(max11602_channels),
  1140. },
  1141. [max11603] = {
  1142. .bits = 8,
  1143. .int_vref_mv = 2048,
  1144. .mode_list = max11608_mode_list,
  1145. .num_modes = ARRAY_SIZE(max11608_mode_list),
  1146. .default_mode = s0to7,
  1147. .info = &max1238_info,
  1148. .channels = max11602_channels,
  1149. .num_channels = ARRAY_SIZE(max11602_channels),
  1150. },
  1151. [max11604] = {
  1152. .bits = 8,
  1153. .int_vref_mv = 4096,
  1154. .mode_list = max1238_mode_list,
  1155. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1156. .default_mode = s0to11,
  1157. .info = &max1238_info,
  1158. .channels = max1038_channels,
  1159. .num_channels = ARRAY_SIZE(max1038_channels),
  1160. },
  1161. [max11605] = {
  1162. .bits = 8,
  1163. .int_vref_mv = 2048,
  1164. .mode_list = max1238_mode_list,
  1165. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1166. .default_mode = s0to11,
  1167. .info = &max1238_info,
  1168. .channels = max1038_channels,
  1169. .num_channels = ARRAY_SIZE(max1038_channels),
  1170. },
  1171. [max11606] = {
  1172. .bits = 10,
  1173. .int_vref_mv = 4096,
  1174. .mode_list = max11607_mode_list,
  1175. .num_modes = ARRAY_SIZE(max11607_mode_list),
  1176. .default_mode = s0to3,
  1177. .info = &max1238_info,
  1178. .channels = max1136_channels,
  1179. .num_channels = ARRAY_SIZE(max1136_channels),
  1180. },
  1181. [max11607] = {
  1182. .bits = 10,
  1183. .int_vref_mv = 2048,
  1184. .mode_list = max11607_mode_list,
  1185. .num_modes = ARRAY_SIZE(max11607_mode_list),
  1186. .default_mode = s0to3,
  1187. .info = &max1238_info,
  1188. .channels = max1136_channels,
  1189. .num_channels = ARRAY_SIZE(max1136_channels),
  1190. },
  1191. [max11608] = {
  1192. .bits = 10,
  1193. .int_vref_mv = 4096,
  1194. .mode_list = max11608_mode_list,
  1195. .num_modes = ARRAY_SIZE(max11608_mode_list),
  1196. .default_mode = s0to7,
  1197. .info = &max1238_info,
  1198. .channels = max11608_channels,
  1199. .num_channels = ARRAY_SIZE(max11608_channels),
  1200. },
  1201. [max11609] = {
  1202. .bits = 10,
  1203. .int_vref_mv = 2048,
  1204. .mode_list = max11608_mode_list,
  1205. .num_modes = ARRAY_SIZE(max11608_mode_list),
  1206. .default_mode = s0to7,
  1207. .info = &max1238_info,
  1208. .channels = max11608_channels,
  1209. .num_channels = ARRAY_SIZE(max11608_channels),
  1210. },
  1211. [max11610] = {
  1212. .bits = 10,
  1213. .int_vref_mv = 4096,
  1214. .mode_list = max1238_mode_list,
  1215. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1216. .default_mode = s0to11,
  1217. .info = &max1238_info,
  1218. .channels = max1138_channels,
  1219. .num_channels = ARRAY_SIZE(max1138_channels),
  1220. },
  1221. [max11611] = {
  1222. .bits = 10,
  1223. .int_vref_mv = 2048,
  1224. .mode_list = max1238_mode_list,
  1225. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1226. .default_mode = s0to11,
  1227. .info = &max1238_info,
  1228. .channels = max1138_channels,
  1229. .num_channels = ARRAY_SIZE(max1138_channels),
  1230. },
  1231. [max11612] = {
  1232. .bits = 12,
  1233. .int_vref_mv = 4096,
  1234. .mode_list = max11607_mode_list,
  1235. .num_modes = ARRAY_SIZE(max11607_mode_list),
  1236. .default_mode = s0to3,
  1237. .info = &max1238_info,
  1238. .channels = max1363_channels,
  1239. .num_channels = ARRAY_SIZE(max1363_channels),
  1240. },
  1241. [max11613] = {
  1242. .bits = 12,
  1243. .int_vref_mv = 2048,
  1244. .mode_list = max11607_mode_list,
  1245. .num_modes = ARRAY_SIZE(max11607_mode_list),
  1246. .default_mode = s0to3,
  1247. .info = &max1238_info,
  1248. .channels = max1363_channels,
  1249. .num_channels = ARRAY_SIZE(max1363_channels),
  1250. },
  1251. [max11614] = {
  1252. .bits = 12,
  1253. .int_vref_mv = 4096,
  1254. .mode_list = max11608_mode_list,
  1255. .num_modes = ARRAY_SIZE(max11608_mode_list),
  1256. .default_mode = s0to7,
  1257. .info = &max1238_info,
  1258. .channels = max11614_channels,
  1259. .num_channels = ARRAY_SIZE(max11614_channels),
  1260. },
  1261. [max11615] = {
  1262. .bits = 12,
  1263. .int_vref_mv = 2048,
  1264. .mode_list = max11608_mode_list,
  1265. .num_modes = ARRAY_SIZE(max11608_mode_list),
  1266. .default_mode = s0to7,
  1267. .info = &max1238_info,
  1268. .channels = max11614_channels,
  1269. .num_channels = ARRAY_SIZE(max11614_channels),
  1270. },
  1271. [max11616] = {
  1272. .bits = 12,
  1273. .int_vref_mv = 4096,
  1274. .mode_list = max1238_mode_list,
  1275. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1276. .default_mode = s0to11,
  1277. .info = &max1238_info,
  1278. .channels = max1238_channels,
  1279. .num_channels = ARRAY_SIZE(max1238_channels),
  1280. },
  1281. [max11617] = {
  1282. .bits = 12,
  1283. .int_vref_mv = 2048,
  1284. .mode_list = max1238_mode_list,
  1285. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1286. .default_mode = s0to11,
  1287. .info = &max1238_info,
  1288. .channels = max1238_channels,
  1289. .num_channels = ARRAY_SIZE(max1238_channels),
  1290. },
  1291. [max11644] = {
  1292. .bits = 12,
  1293. .int_vref_mv = 4096,
  1294. .mode_list = max11644_mode_list,
  1295. .num_modes = ARRAY_SIZE(max11644_mode_list),
  1296. .default_mode = s0to1,
  1297. .info = &max1238_info,
  1298. .channels = max11644_channels,
  1299. .num_channels = ARRAY_SIZE(max11644_channels),
  1300. },
  1301. [max11645] = {
  1302. .bits = 12,
  1303. .int_vref_mv = 2048,
  1304. .mode_list = max11644_mode_list,
  1305. .num_modes = ARRAY_SIZE(max11644_mode_list),
  1306. .default_mode = s0to1,
  1307. .info = &max1238_info,
  1308. .channels = max11644_channels,
  1309. .num_channels = ARRAY_SIZE(max11644_channels),
  1310. },
  1311. [max11646] = {
  1312. .bits = 10,
  1313. .int_vref_mv = 4096,
  1314. .mode_list = max11644_mode_list,
  1315. .num_modes = ARRAY_SIZE(max11644_mode_list),
  1316. .default_mode = s0to1,
  1317. .info = &max1238_info,
  1318. .channels = max11646_channels,
  1319. .num_channels = ARRAY_SIZE(max11646_channels),
  1320. },
  1321. [max11647] = {
  1322. .bits = 10,
  1323. .int_vref_mv = 2048,
  1324. .mode_list = max11644_mode_list,
  1325. .num_modes = ARRAY_SIZE(max11644_mode_list),
  1326. .default_mode = s0to1,
  1327. .info = &max1238_info,
  1328. .channels = max11646_channels,
  1329. .num_channels = ARRAY_SIZE(max11646_channels),
  1330. },
  1331. };
  1332. static int max1363_initial_setup(struct max1363_state *st)
  1333. {
  1334. st->setupbyte = MAX1363_SETUP_INT_CLOCK
  1335. | MAX1363_SETUP_UNIPOLAR
  1336. | MAX1363_SETUP_NORESET;
  1337. if (st->vref)
  1338. st->setupbyte |= MAX1363_SETUP_AIN3_IS_REF_EXT_TO_REF;
  1339. else
  1340. st->setupbyte |= MAX1363_SETUP_POWER_UP_INT_REF
  1341. | MAX1363_SETUP_AIN3_IS_AIN3_REF_IS_INT;
  1342. /* Set scan mode writes the config anyway so wait until then */
  1343. st->setupbyte = MAX1363_SETUP_BYTE(st->setupbyte);
  1344. st->current_mode = &max1363_mode_table[st->chip_info->default_mode];
  1345. st->configbyte = MAX1363_CONFIG_BYTE(st->configbyte);
  1346. return max1363_set_scan_mode(st);
  1347. }
  1348. static int max1363_alloc_scan_masks(struct iio_dev *indio_dev)
  1349. {
  1350. struct max1363_state *st = iio_priv(indio_dev);
  1351. unsigned long *masks;
  1352. int i;
  1353. masks = devm_kzalloc(&indio_dev->dev,
  1354. array3_size(BITS_TO_LONGS(MAX1363_MAX_CHANNELS),
  1355. sizeof(long),
  1356. st->chip_info->num_modes + 1),
  1357. GFP_KERNEL);
  1358. if (!masks)
  1359. return -ENOMEM;
  1360. for (i = 0; i < st->chip_info->num_modes; i++)
  1361. bitmap_copy(masks + BITS_TO_LONGS(MAX1363_MAX_CHANNELS)*i,
  1362. max1363_mode_table[st->chip_info->mode_list[i]]
  1363. .modemask, MAX1363_MAX_CHANNELS);
  1364. indio_dev->available_scan_masks = masks;
  1365. return 0;
  1366. }
  1367. static irqreturn_t max1363_trigger_handler(int irq, void *p)
  1368. {
  1369. struct iio_poll_func *pf = p;
  1370. struct iio_dev *indio_dev = pf->indio_dev;
  1371. struct max1363_state *st = iio_priv(indio_dev);
  1372. __u8 *rxbuf;
  1373. int b_sent;
  1374. size_t d_size;
  1375. unsigned long numvals = bitmap_weight(st->current_mode->modemask,
  1376. MAX1363_MAX_CHANNELS);
  1377. /* Ensure the timestamp is 8 byte aligned */
  1378. if (st->chip_info->bits != 8)
  1379. d_size = numvals*2;
  1380. else
  1381. d_size = numvals;
  1382. if (indio_dev->scan_timestamp) {
  1383. d_size += sizeof(s64);
  1384. if (d_size % sizeof(s64))
  1385. d_size += sizeof(s64) - (d_size % sizeof(s64));
  1386. }
  1387. /* Monitor mode prevents reading. Whilst not currently implemented
  1388. * might as well have this test in here in the meantime as it does
  1389. * no harm.
  1390. */
  1391. if (numvals == 0)
  1392. goto done;
  1393. rxbuf = kmalloc(d_size, GFP_KERNEL);
  1394. if (rxbuf == NULL)
  1395. goto done;
  1396. if (st->chip_info->bits != 8)
  1397. b_sent = st->recv(st->client, rxbuf, numvals * 2);
  1398. else
  1399. b_sent = st->recv(st->client, rxbuf, numvals);
  1400. if (b_sent < 0)
  1401. goto done_free;
  1402. iio_push_to_buffers_with_timestamp(indio_dev, rxbuf,
  1403. iio_get_time_ns(indio_dev));
  1404. done_free:
  1405. kfree(rxbuf);
  1406. done:
  1407. iio_trigger_notify_done(indio_dev->trig);
  1408. return IRQ_HANDLED;
  1409. }
  1410. #define MAX1363_COMPATIBLE(of_compatible, cfg) { \
  1411. .compatible = of_compatible, \
  1412. .data = &max1363_chip_info_tbl[cfg], \
  1413. }
  1414. static const struct of_device_id max1363_of_match[] = {
  1415. MAX1363_COMPATIBLE("maxim,max1361", max1361),
  1416. MAX1363_COMPATIBLE("maxim,max1362", max1362),
  1417. MAX1363_COMPATIBLE("maxim,max1363", max1363),
  1418. MAX1363_COMPATIBLE("maxim,max1364", max1364),
  1419. MAX1363_COMPATIBLE("maxim,max1036", max1036),
  1420. MAX1363_COMPATIBLE("maxim,max1037", max1037),
  1421. MAX1363_COMPATIBLE("maxim,max1038", max1038),
  1422. MAX1363_COMPATIBLE("maxim,max1039", max1039),
  1423. MAX1363_COMPATIBLE("maxim,max1136", max1136),
  1424. MAX1363_COMPATIBLE("maxim,max1137", max1137),
  1425. MAX1363_COMPATIBLE("maxim,max1138", max1138),
  1426. MAX1363_COMPATIBLE("maxim,max1139", max1139),
  1427. MAX1363_COMPATIBLE("maxim,max1236", max1236),
  1428. MAX1363_COMPATIBLE("maxim,max1237", max1237),
  1429. MAX1363_COMPATIBLE("maxim,max1238", max1238),
  1430. MAX1363_COMPATIBLE("maxim,max1239", max1239),
  1431. MAX1363_COMPATIBLE("maxim,max11600", max11600),
  1432. MAX1363_COMPATIBLE("maxim,max11601", max11601),
  1433. MAX1363_COMPATIBLE("maxim,max11602", max11602),
  1434. MAX1363_COMPATIBLE("maxim,max11603", max11603),
  1435. MAX1363_COMPATIBLE("maxim,max11604", max11604),
  1436. MAX1363_COMPATIBLE("maxim,max11605", max11605),
  1437. MAX1363_COMPATIBLE("maxim,max11606", max11606),
  1438. MAX1363_COMPATIBLE("maxim,max11607", max11607),
  1439. MAX1363_COMPATIBLE("maxim,max11608", max11608),
  1440. MAX1363_COMPATIBLE("maxim,max11609", max11609),
  1441. MAX1363_COMPATIBLE("maxim,max11610", max11610),
  1442. MAX1363_COMPATIBLE("maxim,max11611", max11611),
  1443. MAX1363_COMPATIBLE("maxim,max11612", max11612),
  1444. MAX1363_COMPATIBLE("maxim,max11613", max11613),
  1445. MAX1363_COMPATIBLE("maxim,max11614", max11614),
  1446. MAX1363_COMPATIBLE("maxim,max11615", max11615),
  1447. MAX1363_COMPATIBLE("maxim,max11616", max11616),
  1448. MAX1363_COMPATIBLE("maxim,max11617", max11617),
  1449. MAX1363_COMPATIBLE("maxim,max11644", max11644),
  1450. MAX1363_COMPATIBLE("maxim,max11645", max11645),
  1451. MAX1363_COMPATIBLE("maxim,max11646", max11646),
  1452. MAX1363_COMPATIBLE("maxim,max11647", max11647),
  1453. { /* sentinel */ }
  1454. };
  1455. MODULE_DEVICE_TABLE(of, max1363_of_match);
  1456. static void max1363_reg_disable(void *reg)
  1457. {
  1458. regulator_disable(reg);
  1459. }
  1460. static int max1363_probe(struct i2c_client *client,
  1461. const struct i2c_device_id *id)
  1462. {
  1463. int ret;
  1464. struct max1363_state *st;
  1465. struct iio_dev *indio_dev;
  1466. struct regulator *vref;
  1467. indio_dev = devm_iio_device_alloc(&client->dev,
  1468. sizeof(struct max1363_state));
  1469. if (!indio_dev)
  1470. return -ENOMEM;
  1471. st = iio_priv(indio_dev);
  1472. mutex_init(&st->lock);
  1473. st->reg = devm_regulator_get(&client->dev, "vcc");
  1474. if (IS_ERR(st->reg))
  1475. return PTR_ERR(st->reg);
  1476. ret = regulator_enable(st->reg);
  1477. if (ret)
  1478. return ret;
  1479. ret = devm_add_action_or_reset(&client->dev, max1363_reg_disable, st->reg);
  1480. if (ret)
  1481. return ret;
  1482. st->chip_info = device_get_match_data(&client->dev);
  1483. if (!st->chip_info)
  1484. st->chip_info = &max1363_chip_info_tbl[id->driver_data];
  1485. st->client = client;
  1486. st->vref_uv = st->chip_info->int_vref_mv * 1000;
  1487. vref = devm_regulator_get_optional(&client->dev, "vref");
  1488. if (!IS_ERR(vref)) {
  1489. int vref_uv;
  1490. ret = regulator_enable(vref);
  1491. if (ret)
  1492. return ret;
  1493. ret = devm_add_action_or_reset(&client->dev, max1363_reg_disable, vref);
  1494. if (ret)
  1495. return ret;
  1496. st->vref = vref;
  1497. vref_uv = regulator_get_voltage(vref);
  1498. if (vref_uv <= 0)
  1499. return -EINVAL;
  1500. st->vref_uv = vref_uv;
  1501. }
  1502. if (i2c_check_functionality(client->adapter, I2C_FUNC_I2C)) {
  1503. st->send = i2c_master_send;
  1504. st->recv = i2c_master_recv;
  1505. } else if (i2c_check_functionality(client->adapter, I2C_FUNC_SMBUS_BYTE)
  1506. && st->chip_info->bits == 8) {
  1507. st->send = max1363_smbus_send;
  1508. st->recv = max1363_smbus_recv;
  1509. } else {
  1510. return -EOPNOTSUPP;
  1511. }
  1512. ret = max1363_alloc_scan_masks(indio_dev);
  1513. if (ret)
  1514. return ret;
  1515. indio_dev->name = id->name;
  1516. indio_dev->channels = st->chip_info->channels;
  1517. indio_dev->num_channels = st->chip_info->num_channels;
  1518. indio_dev->info = st->chip_info->info;
  1519. indio_dev->modes = INDIO_DIRECT_MODE;
  1520. ret = max1363_initial_setup(st);
  1521. if (ret < 0)
  1522. return ret;
  1523. ret = devm_iio_triggered_buffer_setup(&client->dev, indio_dev, NULL,
  1524. &max1363_trigger_handler, NULL);
  1525. if (ret)
  1526. return ret;
  1527. if (client->irq) {
  1528. ret = devm_request_threaded_irq(&client->dev, st->client->irq,
  1529. NULL,
  1530. &max1363_event_handler,
  1531. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  1532. "max1363_event",
  1533. indio_dev);
  1534. if (ret)
  1535. return ret;
  1536. }
  1537. return devm_iio_device_register(&client->dev, indio_dev);
  1538. }
  1539. static const struct i2c_device_id max1363_id[] = {
  1540. { "max1361", max1361 },
  1541. { "max1362", max1362 },
  1542. { "max1363", max1363 },
  1543. { "max1364", max1364 },
  1544. { "max1036", max1036 },
  1545. { "max1037", max1037 },
  1546. { "max1038", max1038 },
  1547. { "max1039", max1039 },
  1548. { "max1136", max1136 },
  1549. { "max1137", max1137 },
  1550. { "max1138", max1138 },
  1551. { "max1139", max1139 },
  1552. { "max1236", max1236 },
  1553. { "max1237", max1237 },
  1554. { "max1238", max1238 },
  1555. { "max1239", max1239 },
  1556. { "max11600", max11600 },
  1557. { "max11601", max11601 },
  1558. { "max11602", max11602 },
  1559. { "max11603", max11603 },
  1560. { "max11604", max11604 },
  1561. { "max11605", max11605 },
  1562. { "max11606", max11606 },
  1563. { "max11607", max11607 },
  1564. { "max11608", max11608 },
  1565. { "max11609", max11609 },
  1566. { "max11610", max11610 },
  1567. { "max11611", max11611 },
  1568. { "max11612", max11612 },
  1569. { "max11613", max11613 },
  1570. { "max11614", max11614 },
  1571. { "max11615", max11615 },
  1572. { "max11616", max11616 },
  1573. { "max11617", max11617 },
  1574. { "max11644", max11644 },
  1575. { "max11645", max11645 },
  1576. { "max11646", max11646 },
  1577. { "max11647", max11647 },
  1578. {}
  1579. };
  1580. MODULE_DEVICE_TABLE(i2c, max1363_id);
  1581. static struct i2c_driver max1363_driver = {
  1582. .driver = {
  1583. .name = "max1363",
  1584. .of_match_table = max1363_of_match,
  1585. },
  1586. .probe = max1363_probe,
  1587. .id_table = max1363_id,
  1588. };
  1589. module_i2c_driver(max1363_driver);
  1590. MODULE_AUTHOR("Jonathan Cameron <[email protected]>");
  1591. MODULE_DESCRIPTION("Maxim 1363 ADC");
  1592. MODULE_LICENSE("GPL v2");