lpc18xx_adc.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * IIO ADC driver for NXP LPC18xx ADC
  4. *
  5. * Copyright (C) 2016 Joachim Eastwood <[email protected]>
  6. *
  7. * UNSUPPORTED hardware features:
  8. * - Hardware triggers
  9. * - Burst mode
  10. * - Interrupts
  11. * - DMA
  12. */
  13. #include <linux/clk.h>
  14. #include <linux/err.h>
  15. #include <linux/iio/iio.h>
  16. #include <linux/iio/driver.h>
  17. #include <linux/io.h>
  18. #include <linux/iopoll.h>
  19. #include <linux/mod_devicetable.h>
  20. #include <linux/module.h>
  21. #include <linux/mutex.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/regulator/consumer.h>
  24. /* LPC18XX ADC registers and bits */
  25. #define LPC18XX_ADC_CR 0x000
  26. #define LPC18XX_ADC_CR_CLKDIV_SHIFT 8
  27. #define LPC18XX_ADC_CR_PDN BIT(21)
  28. #define LPC18XX_ADC_CR_START_NOW (0x1 << 24)
  29. #define LPC18XX_ADC_GDR 0x004
  30. /* Data register bits */
  31. #define LPC18XX_ADC_SAMPLE_SHIFT 6
  32. #define LPC18XX_ADC_SAMPLE_MASK 0x3ff
  33. #define LPC18XX_ADC_CONV_DONE BIT(31)
  34. /* Clock should be 4.5 MHz or less */
  35. #define LPC18XX_ADC_CLK_TARGET 4500000
  36. struct lpc18xx_adc {
  37. struct regulator *vref;
  38. void __iomem *base;
  39. struct device *dev;
  40. struct mutex lock;
  41. struct clk *clk;
  42. u32 cr_reg;
  43. };
  44. #define LPC18XX_ADC_CHAN(_idx) { \
  45. .type = IIO_VOLTAGE, \
  46. .indexed = 1, \
  47. .channel = _idx, \
  48. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
  49. .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE), \
  50. }
  51. static const struct iio_chan_spec lpc18xx_adc_iio_channels[] = {
  52. LPC18XX_ADC_CHAN(0),
  53. LPC18XX_ADC_CHAN(1),
  54. LPC18XX_ADC_CHAN(2),
  55. LPC18XX_ADC_CHAN(3),
  56. LPC18XX_ADC_CHAN(4),
  57. LPC18XX_ADC_CHAN(5),
  58. LPC18XX_ADC_CHAN(6),
  59. LPC18XX_ADC_CHAN(7),
  60. };
  61. static int lpc18xx_adc_read_chan(struct lpc18xx_adc *adc, unsigned int ch)
  62. {
  63. int ret;
  64. u32 reg;
  65. reg = adc->cr_reg | BIT(ch) | LPC18XX_ADC_CR_START_NOW;
  66. writel(reg, adc->base + LPC18XX_ADC_CR);
  67. ret = readl_poll_timeout(adc->base + LPC18XX_ADC_GDR, reg,
  68. reg & LPC18XX_ADC_CONV_DONE, 3, 9);
  69. if (ret) {
  70. dev_warn(adc->dev, "adc read timed out\n");
  71. return ret;
  72. }
  73. return (reg >> LPC18XX_ADC_SAMPLE_SHIFT) & LPC18XX_ADC_SAMPLE_MASK;
  74. }
  75. static int lpc18xx_adc_read_raw(struct iio_dev *indio_dev,
  76. struct iio_chan_spec const *chan,
  77. int *val, int *val2, long mask)
  78. {
  79. struct lpc18xx_adc *adc = iio_priv(indio_dev);
  80. switch (mask) {
  81. case IIO_CHAN_INFO_RAW:
  82. mutex_lock(&adc->lock);
  83. *val = lpc18xx_adc_read_chan(adc, chan->channel);
  84. mutex_unlock(&adc->lock);
  85. if (*val < 0)
  86. return *val;
  87. return IIO_VAL_INT;
  88. case IIO_CHAN_INFO_SCALE:
  89. *val = regulator_get_voltage(adc->vref) / 1000;
  90. *val2 = 10;
  91. return IIO_VAL_FRACTIONAL_LOG2;
  92. }
  93. return -EINVAL;
  94. }
  95. static const struct iio_info lpc18xx_adc_info = {
  96. .read_raw = lpc18xx_adc_read_raw,
  97. };
  98. static void lpc18xx_clear_cr_reg(void *data)
  99. {
  100. struct lpc18xx_adc *adc = data;
  101. writel(0, adc->base + LPC18XX_ADC_CR);
  102. }
  103. static void lpc18xx_regulator_disable(void *vref)
  104. {
  105. regulator_disable(vref);
  106. }
  107. static int lpc18xx_adc_probe(struct platform_device *pdev)
  108. {
  109. struct iio_dev *indio_dev;
  110. struct lpc18xx_adc *adc;
  111. unsigned int clkdiv;
  112. unsigned long rate;
  113. int ret;
  114. indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(*adc));
  115. if (!indio_dev)
  116. return -ENOMEM;
  117. adc = iio_priv(indio_dev);
  118. adc->dev = &pdev->dev;
  119. mutex_init(&adc->lock);
  120. adc->base = devm_platform_ioremap_resource(pdev, 0);
  121. if (IS_ERR(adc->base))
  122. return PTR_ERR(adc->base);
  123. adc->clk = devm_clk_get_enabled(&pdev->dev, NULL);
  124. if (IS_ERR(adc->clk))
  125. return dev_err_probe(&pdev->dev, PTR_ERR(adc->clk),
  126. "error getting clock\n");
  127. adc->vref = devm_regulator_get(&pdev->dev, "vref");
  128. if (IS_ERR(adc->vref))
  129. return dev_err_probe(&pdev->dev, PTR_ERR(adc->vref),
  130. "error getting regulator\n");
  131. indio_dev->name = dev_name(&pdev->dev);
  132. indio_dev->info = &lpc18xx_adc_info;
  133. indio_dev->modes = INDIO_DIRECT_MODE;
  134. indio_dev->channels = lpc18xx_adc_iio_channels;
  135. indio_dev->num_channels = ARRAY_SIZE(lpc18xx_adc_iio_channels);
  136. ret = regulator_enable(adc->vref);
  137. if (ret) {
  138. dev_err(&pdev->dev, "unable to enable regulator\n");
  139. return ret;
  140. }
  141. ret = devm_add_action_or_reset(&pdev->dev, lpc18xx_regulator_disable, adc->vref);
  142. if (ret)
  143. return ret;
  144. rate = clk_get_rate(adc->clk);
  145. clkdiv = DIV_ROUND_UP(rate, LPC18XX_ADC_CLK_TARGET);
  146. adc->cr_reg = (clkdiv << LPC18XX_ADC_CR_CLKDIV_SHIFT) |
  147. LPC18XX_ADC_CR_PDN;
  148. writel(adc->cr_reg, adc->base + LPC18XX_ADC_CR);
  149. ret = devm_add_action_or_reset(&pdev->dev, lpc18xx_clear_cr_reg, adc);
  150. if (ret)
  151. return ret;
  152. return devm_iio_device_register(&pdev->dev, indio_dev);
  153. }
  154. static const struct of_device_id lpc18xx_adc_match[] = {
  155. { .compatible = "nxp,lpc1850-adc" },
  156. { /* sentinel */ }
  157. };
  158. MODULE_DEVICE_TABLE(of, lpc18xx_adc_match);
  159. static struct platform_driver lpc18xx_adc_driver = {
  160. .probe = lpc18xx_adc_probe,
  161. .driver = {
  162. .name = "lpc18xx-adc",
  163. .of_match_table = lpc18xx_adc_match,
  164. },
  165. };
  166. module_platform_driver(lpc18xx_adc_driver);
  167. MODULE_DESCRIPTION("LPC18xx ADC driver");
  168. MODULE_AUTHOR("Joachim Eastwood <[email protected]>");
  169. MODULE_LICENSE("GPL v2");