intel_mrfld_adc.c 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * ADC driver for Basin Cove PMIC
  4. *
  5. * Copyright (C) 2012 Intel Corporation
  6. * Author: Bin Yang <[email protected]>
  7. *
  8. * Rewritten for upstream by:
  9. * Vincent Pelletier <[email protected]>
  10. * Andy Shevchenko <[email protected]>
  11. */
  12. #include <linux/bitops.h>
  13. #include <linux/completion.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/mfd/intel_soc_pmic.h>
  16. #include <linux/mfd/intel_soc_pmic_mrfld.h>
  17. #include <linux/mod_devicetable.h>
  18. #include <linux/module.h>
  19. #include <linux/mutex.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/regmap.h>
  22. #include <linux/iio/driver.h>
  23. #include <linux/iio/iio.h>
  24. #include <linux/iio/machine.h>
  25. #include <asm/unaligned.h>
  26. #define BCOVE_GPADCREQ 0xDC
  27. #define BCOVE_GPADCREQ_BUSY BIT(0)
  28. #define BCOVE_GPADCREQ_IRQEN BIT(1)
  29. #define BCOVE_ADCIRQ_ALL ( \
  30. BCOVE_ADCIRQ_BATTEMP | \
  31. BCOVE_ADCIRQ_SYSTEMP | \
  32. BCOVE_ADCIRQ_BATTID | \
  33. BCOVE_ADCIRQ_VIBATT | \
  34. BCOVE_ADCIRQ_CCTICK)
  35. #define BCOVE_ADC_TIMEOUT msecs_to_jiffies(1000)
  36. static const u8 mrfld_adc_requests[] = {
  37. BCOVE_ADCIRQ_VIBATT,
  38. BCOVE_ADCIRQ_BATTID,
  39. BCOVE_ADCIRQ_VIBATT,
  40. BCOVE_ADCIRQ_SYSTEMP,
  41. BCOVE_ADCIRQ_BATTEMP,
  42. BCOVE_ADCIRQ_BATTEMP,
  43. BCOVE_ADCIRQ_SYSTEMP,
  44. BCOVE_ADCIRQ_SYSTEMP,
  45. BCOVE_ADCIRQ_SYSTEMP,
  46. };
  47. struct mrfld_adc {
  48. struct regmap *regmap;
  49. struct completion completion;
  50. /* Lock to protect the IPC transfers */
  51. struct mutex lock;
  52. };
  53. static irqreturn_t mrfld_adc_thread_isr(int irq, void *data)
  54. {
  55. struct iio_dev *indio_dev = data;
  56. struct mrfld_adc *adc = iio_priv(indio_dev);
  57. complete(&adc->completion);
  58. return IRQ_HANDLED;
  59. }
  60. static int mrfld_adc_single_conv(struct iio_dev *indio_dev,
  61. struct iio_chan_spec const *chan,
  62. int *result)
  63. {
  64. struct mrfld_adc *adc = iio_priv(indio_dev);
  65. struct regmap *regmap = adc->regmap;
  66. unsigned int req;
  67. long timeout;
  68. __be16 value;
  69. int ret;
  70. reinit_completion(&adc->completion);
  71. regmap_update_bits(regmap, BCOVE_MADCIRQ, BCOVE_ADCIRQ_ALL, 0);
  72. regmap_update_bits(regmap, BCOVE_MIRQLVL1, BCOVE_LVL1_ADC, 0);
  73. ret = regmap_read_poll_timeout(regmap, BCOVE_GPADCREQ, req,
  74. !(req & BCOVE_GPADCREQ_BUSY),
  75. 2000, 1000000);
  76. if (ret)
  77. goto done;
  78. req = mrfld_adc_requests[chan->channel];
  79. ret = regmap_write(regmap, BCOVE_GPADCREQ, BCOVE_GPADCREQ_IRQEN | req);
  80. if (ret)
  81. goto done;
  82. timeout = wait_for_completion_interruptible_timeout(&adc->completion,
  83. BCOVE_ADC_TIMEOUT);
  84. if (timeout < 0) {
  85. ret = timeout;
  86. goto done;
  87. }
  88. if (timeout == 0) {
  89. ret = -ETIMEDOUT;
  90. goto done;
  91. }
  92. ret = regmap_bulk_read(regmap, chan->address, &value, sizeof(value));
  93. if (ret)
  94. goto done;
  95. *result = be16_to_cpu(value);
  96. ret = IIO_VAL_INT;
  97. done:
  98. regmap_update_bits(regmap, BCOVE_MIRQLVL1, BCOVE_LVL1_ADC, 0xff);
  99. regmap_update_bits(regmap, BCOVE_MADCIRQ, BCOVE_ADCIRQ_ALL, 0xff);
  100. return ret;
  101. }
  102. static int mrfld_adc_read_raw(struct iio_dev *indio_dev,
  103. struct iio_chan_spec const *chan,
  104. int *val, int *val2, long mask)
  105. {
  106. struct mrfld_adc *adc = iio_priv(indio_dev);
  107. int ret;
  108. switch (mask) {
  109. case IIO_CHAN_INFO_RAW:
  110. mutex_lock(&adc->lock);
  111. ret = mrfld_adc_single_conv(indio_dev, chan, val);
  112. mutex_unlock(&adc->lock);
  113. return ret;
  114. default:
  115. return -EINVAL;
  116. }
  117. }
  118. static const struct iio_info mrfld_adc_iio_info = {
  119. .read_raw = &mrfld_adc_read_raw,
  120. };
  121. #define BCOVE_ADC_CHANNEL(_type, _channel, _datasheet_name, _address) \
  122. { \
  123. .indexed = 1, \
  124. .type = _type, \
  125. .channel = _channel, \
  126. .address = _address, \
  127. .datasheet_name = _datasheet_name, \
  128. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
  129. }
  130. static const struct iio_chan_spec mrfld_adc_channels[] = {
  131. BCOVE_ADC_CHANNEL(IIO_VOLTAGE, 0, "CH0", 0xE9),
  132. BCOVE_ADC_CHANNEL(IIO_RESISTANCE, 1, "CH1", 0xEB),
  133. BCOVE_ADC_CHANNEL(IIO_CURRENT, 2, "CH2", 0xED),
  134. BCOVE_ADC_CHANNEL(IIO_TEMP, 3, "CH3", 0xCC),
  135. BCOVE_ADC_CHANNEL(IIO_TEMP, 4, "CH4", 0xC8),
  136. BCOVE_ADC_CHANNEL(IIO_TEMP, 5, "CH5", 0xCA),
  137. BCOVE_ADC_CHANNEL(IIO_TEMP, 6, "CH6", 0xC2),
  138. BCOVE_ADC_CHANNEL(IIO_TEMP, 7, "CH7", 0xC4),
  139. BCOVE_ADC_CHANNEL(IIO_TEMP, 8, "CH8", 0xC6),
  140. };
  141. static struct iio_map iio_maps[] = {
  142. IIO_MAP("CH0", "bcove-battery", "VBATRSLT"),
  143. IIO_MAP("CH1", "bcove-battery", "BATTID"),
  144. IIO_MAP("CH2", "bcove-battery", "IBATRSLT"),
  145. IIO_MAP("CH3", "bcove-temp", "PMICTEMP"),
  146. IIO_MAP("CH4", "bcove-temp", "BATTEMP0"),
  147. IIO_MAP("CH5", "bcove-temp", "BATTEMP1"),
  148. IIO_MAP("CH6", "bcove-temp", "SYSTEMP0"),
  149. IIO_MAP("CH7", "bcove-temp", "SYSTEMP1"),
  150. IIO_MAP("CH8", "bcove-temp", "SYSTEMP2"),
  151. {}
  152. };
  153. static int mrfld_adc_probe(struct platform_device *pdev)
  154. {
  155. struct device *dev = &pdev->dev;
  156. struct intel_soc_pmic *pmic = dev_get_drvdata(dev->parent);
  157. struct iio_dev *indio_dev;
  158. struct mrfld_adc *adc;
  159. int irq;
  160. int ret;
  161. indio_dev = devm_iio_device_alloc(dev, sizeof(struct mrfld_adc));
  162. if (!indio_dev)
  163. return -ENOMEM;
  164. adc = iio_priv(indio_dev);
  165. mutex_init(&adc->lock);
  166. init_completion(&adc->completion);
  167. adc->regmap = pmic->regmap;
  168. irq = platform_get_irq(pdev, 0);
  169. if (irq < 0)
  170. return irq;
  171. ret = devm_request_threaded_irq(dev, irq, NULL, mrfld_adc_thread_isr,
  172. IRQF_ONESHOT | IRQF_SHARED, pdev->name,
  173. indio_dev);
  174. if (ret)
  175. return ret;
  176. indio_dev->name = pdev->name;
  177. indio_dev->channels = mrfld_adc_channels;
  178. indio_dev->num_channels = ARRAY_SIZE(mrfld_adc_channels);
  179. indio_dev->info = &mrfld_adc_iio_info;
  180. indio_dev->modes = INDIO_DIRECT_MODE;
  181. ret = devm_iio_map_array_register(dev, indio_dev, iio_maps);
  182. if (ret)
  183. return ret;
  184. return devm_iio_device_register(dev, indio_dev);
  185. }
  186. static const struct platform_device_id mrfld_adc_id_table[] = {
  187. { .name = "mrfld_bcove_adc" },
  188. {}
  189. };
  190. MODULE_DEVICE_TABLE(platform, mrfld_adc_id_table);
  191. static struct platform_driver mrfld_adc_driver = {
  192. .driver = {
  193. .name = "mrfld_bcove_adc",
  194. },
  195. .probe = mrfld_adc_probe,
  196. .id_table = mrfld_adc_id_table,
  197. };
  198. module_platform_driver(mrfld_adc_driver);
  199. MODULE_AUTHOR("Bin Yang <[email protected]>");
  200. MODULE_AUTHOR("Vincent Pelletier <[email protected]>");
  201. MODULE_AUTHOR("Andy Shevchenko <[email protected]>");
  202. MODULE_DESCRIPTION("ADC driver for Basin Cove PMIC");
  203. MODULE_LICENSE("GPL v2");