imx8qxp-adc.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * NXP i.MX8QXP ADC driver
  4. *
  5. * Based on the work of Haibo Chen <[email protected]>
  6. * The initial developer of the original code is Haibo Chen.
  7. * Portions created by Haibo Chen are Copyright (C) 2018 NXP.
  8. * All Rights Reserved.
  9. *
  10. * Copyright (C) 2018 NXP
  11. * Copyright (C) 2021 Cai Huoqing
  12. */
  13. #include <linux/bitfield.h>
  14. #include <linux/bits.h>
  15. #include <linux/clk.h>
  16. #include <linux/completion.h>
  17. #include <linux/delay.h>
  18. #include <linux/err.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/io.h>
  21. #include <linux/kernel.h>
  22. #include <linux/mod_devicetable.h>
  23. #include <linux/module.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/pm_runtime.h>
  26. #include <linux/regulator/consumer.h>
  27. #include <linux/iio/iio.h>
  28. #define ADC_DRIVER_NAME "imx8qxp-adc"
  29. /* Register map definition */
  30. #define IMX8QXP_ADR_ADC_CTRL 0x10
  31. #define IMX8QXP_ADR_ADC_STAT 0x14
  32. #define IMX8QXP_ADR_ADC_IE 0x18
  33. #define IMX8QXP_ADR_ADC_DE 0x1c
  34. #define IMX8QXP_ADR_ADC_CFG 0x20
  35. #define IMX8QXP_ADR_ADC_FCTRL 0x30
  36. #define IMX8QXP_ADR_ADC_SWTRIG 0x34
  37. #define IMX8QXP_ADR_ADC_TCTRL(tid) (0xc0 + (tid) * 4)
  38. #define IMX8QXP_ADR_ADC_CMDL(cid) (0x100 + (cid) * 8)
  39. #define IMX8QXP_ADR_ADC_CMDH(cid) (0x104 + (cid) * 8)
  40. #define IMX8QXP_ADR_ADC_RESFIFO 0x300
  41. #define IMX8QXP_ADR_ADC_TST 0xffc
  42. /* ADC bit shift */
  43. #define IMX8QXP_ADC_IE_FWMIE_MASK GENMASK(1, 0)
  44. #define IMX8QXP_ADC_CTRL_FIFO_RESET_MASK BIT(8)
  45. #define IMX8QXP_ADC_CTRL_SOFTWARE_RESET_MASK BIT(1)
  46. #define IMX8QXP_ADC_CTRL_ADC_EN_MASK BIT(0)
  47. #define IMX8QXP_ADC_TCTRL_TCMD_MASK GENMASK(31, 24)
  48. #define IMX8QXP_ADC_TCTRL_TDLY_MASK GENMASK(23, 16)
  49. #define IMX8QXP_ADC_TCTRL_TPRI_MASK GENMASK(15, 8)
  50. #define IMX8QXP_ADC_TCTRL_HTEN_MASK GENMASK(7, 0)
  51. #define IMX8QXP_ADC_CMDL_CSCALE_MASK GENMASK(13, 8)
  52. #define IMX8QXP_ADC_CMDL_MODE_MASK BIT(7)
  53. #define IMX8QXP_ADC_CMDL_DIFF_MASK BIT(6)
  54. #define IMX8QXP_ADC_CMDL_ABSEL_MASK BIT(5)
  55. #define IMX8QXP_ADC_CMDL_ADCH_MASK GENMASK(2, 0)
  56. #define IMX8QXP_ADC_CMDH_NEXT_MASK GENMASK(31, 24)
  57. #define IMX8QXP_ADC_CMDH_LOOP_MASK GENMASK(23, 16)
  58. #define IMX8QXP_ADC_CMDH_AVGS_MASK GENMASK(15, 12)
  59. #define IMX8QXP_ADC_CMDH_STS_MASK BIT(8)
  60. #define IMX8QXP_ADC_CMDH_LWI_MASK GENMASK(7, 7)
  61. #define IMX8QXP_ADC_CMDH_CMPEN_MASK GENMASK(0, 0)
  62. #define IMX8QXP_ADC_CFG_PWREN_MASK BIT(28)
  63. #define IMX8QXP_ADC_CFG_PUDLY_MASK GENMASK(23, 16)
  64. #define IMX8QXP_ADC_CFG_REFSEL_MASK GENMASK(7, 6)
  65. #define IMX8QXP_ADC_CFG_PWRSEL_MASK GENMASK(5, 4)
  66. #define IMX8QXP_ADC_CFG_TPRICTRL_MASK GENMASK(3, 0)
  67. #define IMX8QXP_ADC_FCTRL_FWMARK_MASK GENMASK(20, 16)
  68. #define IMX8QXP_ADC_FCTRL_FCOUNT_MASK GENMASK(4, 0)
  69. #define IMX8QXP_ADC_RESFIFO_VAL_MASK GENMASK(18, 3)
  70. /* ADC PARAMETER*/
  71. #define IMX8QXP_ADC_CMDL_CHANNEL_SCALE_FULL GENMASK(5, 0)
  72. #define IMX8QXP_ADC_CMDL_SEL_A_A_B_CHANNEL 0
  73. #define IMX8QXP_ADC_CMDL_STANDARD_RESOLUTION 0
  74. #define IMX8QXP_ADC_CMDL_MODE_SINGLE 0
  75. #define IMX8QXP_ADC_CMDH_LWI_INCREMENT_DIS 0
  76. #define IMX8QXP_ADC_CMDH_CMPEN_DIS 0
  77. #define IMX8QXP_ADC_PAUSE_EN BIT(31)
  78. #define IMX8QXP_ADC_TCTRL_TPRI_PRIORITY_HIGH 0
  79. #define IMX8QXP_ADC_TCTRL_HTEN_HW_TIRG_DIS 0
  80. #define IMX8QXP_ADC_TIMEOUT msecs_to_jiffies(100)
  81. #define IMX8QXP_ADC_MAX_FIFO_SIZE 16
  82. struct imx8qxp_adc {
  83. struct device *dev;
  84. void __iomem *regs;
  85. struct clk *clk;
  86. struct clk *ipg_clk;
  87. struct regulator *vref;
  88. /* Serialise ADC channel reads */
  89. struct mutex lock;
  90. struct completion completion;
  91. u32 fifo[IMX8QXP_ADC_MAX_FIFO_SIZE];
  92. };
  93. #define IMX8QXP_ADC_CHAN(_idx) { \
  94. .type = IIO_VOLTAGE, \
  95. .indexed = 1, \
  96. .channel = (_idx), \
  97. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
  98. .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE) | \
  99. BIT(IIO_CHAN_INFO_SAMP_FREQ), \
  100. }
  101. static const struct iio_chan_spec imx8qxp_adc_iio_channels[] = {
  102. IMX8QXP_ADC_CHAN(0),
  103. IMX8QXP_ADC_CHAN(1),
  104. IMX8QXP_ADC_CHAN(2),
  105. IMX8QXP_ADC_CHAN(3),
  106. IMX8QXP_ADC_CHAN(4),
  107. IMX8QXP_ADC_CHAN(5),
  108. IMX8QXP_ADC_CHAN(6),
  109. IMX8QXP_ADC_CHAN(7),
  110. };
  111. static void imx8qxp_adc_reset(struct imx8qxp_adc *adc)
  112. {
  113. u32 ctrl;
  114. /*software reset, need to clear the set bit*/
  115. ctrl = readl(adc->regs + IMX8QXP_ADR_ADC_CTRL);
  116. ctrl |= FIELD_PREP(IMX8QXP_ADC_CTRL_SOFTWARE_RESET_MASK, 1);
  117. writel(ctrl, adc->regs + IMX8QXP_ADR_ADC_CTRL);
  118. udelay(10);
  119. ctrl &= ~FIELD_PREP(IMX8QXP_ADC_CTRL_SOFTWARE_RESET_MASK, 1);
  120. writel(ctrl, adc->regs + IMX8QXP_ADR_ADC_CTRL);
  121. /* reset the fifo */
  122. ctrl |= FIELD_PREP(IMX8QXP_ADC_CTRL_FIFO_RESET_MASK, 1);
  123. writel(ctrl, adc->regs + IMX8QXP_ADR_ADC_CTRL);
  124. }
  125. static void imx8qxp_adc_reg_config(struct imx8qxp_adc *adc, int channel)
  126. {
  127. u32 adc_cfg, adc_tctrl, adc_cmdl, adc_cmdh;
  128. /* ADC configuration */
  129. adc_cfg = FIELD_PREP(IMX8QXP_ADC_CFG_PWREN_MASK, 1) |
  130. FIELD_PREP(IMX8QXP_ADC_CFG_PUDLY_MASK, 0x80)|
  131. FIELD_PREP(IMX8QXP_ADC_CFG_REFSEL_MASK, 0) |
  132. FIELD_PREP(IMX8QXP_ADC_CFG_PWRSEL_MASK, 3) |
  133. FIELD_PREP(IMX8QXP_ADC_CFG_TPRICTRL_MASK, 0);
  134. writel(adc_cfg, adc->regs + IMX8QXP_ADR_ADC_CFG);
  135. /* config the trigger control */
  136. adc_tctrl = FIELD_PREP(IMX8QXP_ADC_TCTRL_TCMD_MASK, 1) |
  137. FIELD_PREP(IMX8QXP_ADC_TCTRL_TDLY_MASK, 0) |
  138. FIELD_PREP(IMX8QXP_ADC_TCTRL_TPRI_MASK, IMX8QXP_ADC_TCTRL_TPRI_PRIORITY_HIGH) |
  139. FIELD_PREP(IMX8QXP_ADC_TCTRL_HTEN_MASK, IMX8QXP_ADC_TCTRL_HTEN_HW_TIRG_DIS);
  140. writel(adc_tctrl, adc->regs + IMX8QXP_ADR_ADC_TCTRL(0));
  141. /* config the cmd */
  142. adc_cmdl = FIELD_PREP(IMX8QXP_ADC_CMDL_CSCALE_MASK, IMX8QXP_ADC_CMDL_CHANNEL_SCALE_FULL) |
  143. FIELD_PREP(IMX8QXP_ADC_CMDL_MODE_MASK, IMX8QXP_ADC_CMDL_STANDARD_RESOLUTION) |
  144. FIELD_PREP(IMX8QXP_ADC_CMDL_DIFF_MASK, IMX8QXP_ADC_CMDL_MODE_SINGLE) |
  145. FIELD_PREP(IMX8QXP_ADC_CMDL_ABSEL_MASK, IMX8QXP_ADC_CMDL_SEL_A_A_B_CHANNEL) |
  146. FIELD_PREP(IMX8QXP_ADC_CMDL_ADCH_MASK, channel);
  147. writel(adc_cmdl, adc->regs + IMX8QXP_ADR_ADC_CMDL(0));
  148. adc_cmdh = FIELD_PREP(IMX8QXP_ADC_CMDH_NEXT_MASK, 0) |
  149. FIELD_PREP(IMX8QXP_ADC_CMDH_LOOP_MASK, 0) |
  150. FIELD_PREP(IMX8QXP_ADC_CMDH_AVGS_MASK, 7) |
  151. FIELD_PREP(IMX8QXP_ADC_CMDH_STS_MASK, 0) |
  152. FIELD_PREP(IMX8QXP_ADC_CMDH_LWI_MASK, IMX8QXP_ADC_CMDH_LWI_INCREMENT_DIS) |
  153. FIELD_PREP(IMX8QXP_ADC_CMDH_CMPEN_MASK, IMX8QXP_ADC_CMDH_CMPEN_DIS);
  154. writel(adc_cmdh, adc->regs + IMX8QXP_ADR_ADC_CMDH(0));
  155. }
  156. static void imx8qxp_adc_fifo_config(struct imx8qxp_adc *adc)
  157. {
  158. u32 fifo_ctrl, interrupt_en;
  159. fifo_ctrl = readl(adc->regs + IMX8QXP_ADR_ADC_FCTRL);
  160. fifo_ctrl &= ~IMX8QXP_ADC_FCTRL_FWMARK_MASK;
  161. /* set the watermark level to 1 */
  162. fifo_ctrl |= FIELD_PREP(IMX8QXP_ADC_FCTRL_FWMARK_MASK, 0);
  163. writel(fifo_ctrl, adc->regs + IMX8QXP_ADR_ADC_FCTRL);
  164. /* FIFO Watermark Interrupt Enable */
  165. interrupt_en = readl(adc->regs + IMX8QXP_ADR_ADC_IE);
  166. interrupt_en |= FIELD_PREP(IMX8QXP_ADC_IE_FWMIE_MASK, 1);
  167. writel(interrupt_en, adc->regs + IMX8QXP_ADR_ADC_IE);
  168. }
  169. static void imx8qxp_adc_disable(struct imx8qxp_adc *adc)
  170. {
  171. u32 ctrl;
  172. ctrl = readl(adc->regs + IMX8QXP_ADR_ADC_CTRL);
  173. ctrl &= ~FIELD_PREP(IMX8QXP_ADC_CTRL_ADC_EN_MASK, 1);
  174. writel(ctrl, adc->regs + IMX8QXP_ADR_ADC_CTRL);
  175. }
  176. static int imx8qxp_adc_read_raw(struct iio_dev *indio_dev,
  177. struct iio_chan_spec const *chan,
  178. int *val, int *val2, long mask)
  179. {
  180. struct imx8qxp_adc *adc = iio_priv(indio_dev);
  181. struct device *dev = adc->dev;
  182. u32 ctrl;
  183. long ret;
  184. switch (mask) {
  185. case IIO_CHAN_INFO_RAW:
  186. pm_runtime_get_sync(dev);
  187. mutex_lock(&adc->lock);
  188. reinit_completion(&adc->completion);
  189. imx8qxp_adc_reg_config(adc, chan->channel);
  190. imx8qxp_adc_fifo_config(adc);
  191. /* adc enable */
  192. ctrl = readl(adc->regs + IMX8QXP_ADR_ADC_CTRL);
  193. ctrl |= FIELD_PREP(IMX8QXP_ADC_CTRL_ADC_EN_MASK, 1);
  194. writel(ctrl, adc->regs + IMX8QXP_ADR_ADC_CTRL);
  195. /* adc start */
  196. writel(1, adc->regs + IMX8QXP_ADR_ADC_SWTRIG);
  197. ret = wait_for_completion_interruptible_timeout(&adc->completion,
  198. IMX8QXP_ADC_TIMEOUT);
  199. pm_runtime_mark_last_busy(dev);
  200. pm_runtime_put_sync_autosuspend(dev);
  201. if (ret == 0) {
  202. mutex_unlock(&adc->lock);
  203. return -ETIMEDOUT;
  204. }
  205. if (ret < 0) {
  206. mutex_unlock(&adc->lock);
  207. return ret;
  208. }
  209. *val = adc->fifo[0];
  210. mutex_unlock(&adc->lock);
  211. return IIO_VAL_INT;
  212. case IIO_CHAN_INFO_SCALE:
  213. ret = regulator_get_voltage(adc->vref);
  214. if (ret < 0)
  215. return ret;
  216. *val = ret / 1000;
  217. *val2 = 12;
  218. return IIO_VAL_FRACTIONAL_LOG2;
  219. case IIO_CHAN_INFO_SAMP_FREQ:
  220. *val = clk_get_rate(adc->clk) / 3;
  221. return IIO_VAL_INT;
  222. default:
  223. return -EINVAL;
  224. }
  225. }
  226. static irqreturn_t imx8qxp_adc_isr(int irq, void *dev_id)
  227. {
  228. struct imx8qxp_adc *adc = dev_id;
  229. u32 fifo_count;
  230. int i;
  231. fifo_count = FIELD_GET(IMX8QXP_ADC_FCTRL_FCOUNT_MASK,
  232. readl(adc->regs + IMX8QXP_ADR_ADC_FCTRL));
  233. for (i = 0; i < fifo_count; i++)
  234. adc->fifo[i] = FIELD_GET(IMX8QXP_ADC_RESFIFO_VAL_MASK,
  235. readl_relaxed(adc->regs + IMX8QXP_ADR_ADC_RESFIFO));
  236. if (fifo_count)
  237. complete(&adc->completion);
  238. return IRQ_HANDLED;
  239. }
  240. static int imx8qxp_adc_reg_access(struct iio_dev *indio_dev, unsigned int reg,
  241. unsigned int writeval, unsigned int *readval)
  242. {
  243. struct imx8qxp_adc *adc = iio_priv(indio_dev);
  244. struct device *dev = adc->dev;
  245. if (!readval || reg % 4 || reg > IMX8QXP_ADR_ADC_TST)
  246. return -EINVAL;
  247. pm_runtime_get_sync(dev);
  248. *readval = readl(adc->regs + reg);
  249. pm_runtime_mark_last_busy(dev);
  250. pm_runtime_put_sync_autosuspend(dev);
  251. return 0;
  252. }
  253. static const struct iio_info imx8qxp_adc_iio_info = {
  254. .read_raw = &imx8qxp_adc_read_raw,
  255. .debugfs_reg_access = &imx8qxp_adc_reg_access,
  256. };
  257. static int imx8qxp_adc_probe(struct platform_device *pdev)
  258. {
  259. struct imx8qxp_adc *adc;
  260. struct iio_dev *indio_dev;
  261. struct device *dev = &pdev->dev;
  262. int irq;
  263. int ret;
  264. indio_dev = devm_iio_device_alloc(dev, sizeof(*adc));
  265. if (!indio_dev) {
  266. dev_err(dev, "Failed allocating iio device\n");
  267. return -ENOMEM;
  268. }
  269. adc = iio_priv(indio_dev);
  270. adc->dev = dev;
  271. mutex_init(&adc->lock);
  272. adc->regs = devm_platform_ioremap_resource(pdev, 0);
  273. if (IS_ERR(adc->regs))
  274. return PTR_ERR(adc->regs);
  275. irq = platform_get_irq(pdev, 0);
  276. if (irq < 0)
  277. return irq;
  278. adc->clk = devm_clk_get(dev, "per");
  279. if (IS_ERR(adc->clk))
  280. return dev_err_probe(dev, PTR_ERR(adc->clk), "Failed getting clock\n");
  281. adc->ipg_clk = devm_clk_get(dev, "ipg");
  282. if (IS_ERR(adc->ipg_clk))
  283. return dev_err_probe(dev, PTR_ERR(adc->ipg_clk), "Failed getting clock\n");
  284. adc->vref = devm_regulator_get(dev, "vref");
  285. if (IS_ERR(adc->vref))
  286. return dev_err_probe(dev, PTR_ERR(adc->vref), "Failed getting reference voltage\n");
  287. ret = regulator_enable(adc->vref);
  288. if (ret) {
  289. dev_err(dev, "Can't enable adc reference top voltage\n");
  290. return ret;
  291. }
  292. platform_set_drvdata(pdev, indio_dev);
  293. init_completion(&adc->completion);
  294. indio_dev->name = ADC_DRIVER_NAME;
  295. indio_dev->info = &imx8qxp_adc_iio_info;
  296. indio_dev->modes = INDIO_DIRECT_MODE;
  297. indio_dev->channels = imx8qxp_adc_iio_channels;
  298. indio_dev->num_channels = ARRAY_SIZE(imx8qxp_adc_iio_channels);
  299. ret = clk_prepare_enable(adc->clk);
  300. if (ret) {
  301. dev_err(&pdev->dev, "Could not prepare or enable the clock.\n");
  302. goto error_regulator_disable;
  303. }
  304. ret = clk_prepare_enable(adc->ipg_clk);
  305. if (ret) {
  306. dev_err(&pdev->dev, "Could not prepare or enable the clock.\n");
  307. goto error_adc_clk_disable;
  308. }
  309. ret = devm_request_irq(dev, irq, imx8qxp_adc_isr, 0, ADC_DRIVER_NAME, adc);
  310. if (ret < 0) {
  311. dev_err(dev, "Failed requesting irq, irq = %d\n", irq);
  312. goto error_ipg_clk_disable;
  313. }
  314. imx8qxp_adc_reset(adc);
  315. ret = iio_device_register(indio_dev);
  316. if (ret) {
  317. imx8qxp_adc_disable(adc);
  318. dev_err(dev, "Couldn't register the device.\n");
  319. goto error_ipg_clk_disable;
  320. }
  321. pm_runtime_set_active(dev);
  322. pm_runtime_set_autosuspend_delay(dev, 50);
  323. pm_runtime_use_autosuspend(dev);
  324. pm_runtime_enable(dev);
  325. return 0;
  326. error_ipg_clk_disable:
  327. clk_disable_unprepare(adc->ipg_clk);
  328. error_adc_clk_disable:
  329. clk_disable_unprepare(adc->clk);
  330. error_regulator_disable:
  331. regulator_disable(adc->vref);
  332. return ret;
  333. }
  334. static int imx8qxp_adc_remove(struct platform_device *pdev)
  335. {
  336. struct iio_dev *indio_dev = platform_get_drvdata(pdev);
  337. struct imx8qxp_adc *adc = iio_priv(indio_dev);
  338. struct device *dev = adc->dev;
  339. pm_runtime_get_sync(dev);
  340. iio_device_unregister(indio_dev);
  341. imx8qxp_adc_disable(adc);
  342. clk_disable_unprepare(adc->clk);
  343. clk_disable_unprepare(adc->ipg_clk);
  344. regulator_disable(adc->vref);
  345. pm_runtime_disable(dev);
  346. pm_runtime_put_noidle(dev);
  347. return 0;
  348. }
  349. static int imx8qxp_adc_runtime_suspend(struct device *dev)
  350. {
  351. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  352. struct imx8qxp_adc *adc = iio_priv(indio_dev);
  353. imx8qxp_adc_disable(adc);
  354. clk_disable_unprepare(adc->clk);
  355. clk_disable_unprepare(adc->ipg_clk);
  356. regulator_disable(adc->vref);
  357. return 0;
  358. }
  359. static int imx8qxp_adc_runtime_resume(struct device *dev)
  360. {
  361. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  362. struct imx8qxp_adc *adc = iio_priv(indio_dev);
  363. int ret;
  364. ret = regulator_enable(adc->vref);
  365. if (ret) {
  366. dev_err(dev, "Can't enable adc reference top voltage, err = %d\n", ret);
  367. return ret;
  368. }
  369. ret = clk_prepare_enable(adc->clk);
  370. if (ret) {
  371. dev_err(dev, "Could not prepare or enable clock.\n");
  372. goto err_disable_reg;
  373. }
  374. ret = clk_prepare_enable(adc->ipg_clk);
  375. if (ret) {
  376. dev_err(dev, "Could not prepare or enable clock.\n");
  377. goto err_unprepare_clk;
  378. }
  379. imx8qxp_adc_reset(adc);
  380. return 0;
  381. err_unprepare_clk:
  382. clk_disable_unprepare(adc->clk);
  383. err_disable_reg:
  384. regulator_disable(adc->vref);
  385. return ret;
  386. }
  387. static DEFINE_RUNTIME_DEV_PM_OPS(imx8qxp_adc_pm_ops,
  388. imx8qxp_adc_runtime_suspend,
  389. imx8qxp_adc_runtime_resume, NULL);
  390. static const struct of_device_id imx8qxp_adc_match[] = {
  391. { .compatible = "nxp,imx8qxp-adc", },
  392. { /* sentinel */ }
  393. };
  394. MODULE_DEVICE_TABLE(of, imx8qxp_adc_match);
  395. static struct platform_driver imx8qxp_adc_driver = {
  396. .probe = imx8qxp_adc_probe,
  397. .remove = imx8qxp_adc_remove,
  398. .driver = {
  399. .name = ADC_DRIVER_NAME,
  400. .of_match_table = imx8qxp_adc_match,
  401. .pm = pm_ptr(&imx8qxp_adc_pm_ops),
  402. },
  403. };
  404. module_platform_driver(imx8qxp_adc_driver);
  405. MODULE_DESCRIPTION("i.MX8QuadXPlus ADC driver");
  406. MODULE_LICENSE("GPL v2");