fsl-imx25-gcq.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (C) 2014-2015 Pengutronix, Markus Pargmann <[email protected]>
  4. *
  5. * This is the driver for the imx25 GCQ (Generic Conversion Queue)
  6. * connected to the imx25 ADC.
  7. */
  8. #include <dt-bindings/iio/adc/fsl-imx25-gcq.h>
  9. #include <linux/clk.h>
  10. #include <linux/iio/iio.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/mfd/imx25-tsadc.h>
  13. #include <linux/module.h>
  14. #include <linux/of.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/regmap.h>
  17. #include <linux/regulator/consumer.h>
  18. #define MX25_GCQ_TIMEOUT (msecs_to_jiffies(2000))
  19. static const char * const driver_name = "mx25-gcq";
  20. enum mx25_gcq_cfgs {
  21. MX25_CFG_XP = 0,
  22. MX25_CFG_YP,
  23. MX25_CFG_XN,
  24. MX25_CFG_YN,
  25. MX25_CFG_WIPER,
  26. MX25_CFG_INAUX0,
  27. MX25_CFG_INAUX1,
  28. MX25_CFG_INAUX2,
  29. MX25_NUM_CFGS,
  30. };
  31. struct mx25_gcq_priv {
  32. struct regmap *regs;
  33. struct completion completed;
  34. struct clk *clk;
  35. int irq;
  36. struct regulator *vref[4];
  37. u32 channel_vref_mv[MX25_NUM_CFGS];
  38. /*
  39. * Lock to protect the device state during a potential concurrent
  40. * read access from userspace. Reading a raw value requires a sequence
  41. * of register writes, then a wait for a completion callback,
  42. * and finally a register read, during which userspace could issue
  43. * another read request. This lock protects a read access from
  44. * ocurring before another one has finished.
  45. */
  46. struct mutex lock;
  47. };
  48. #define MX25_CQG_CHAN(chan, id) {\
  49. .type = IIO_VOLTAGE,\
  50. .indexed = 1,\
  51. .channel = chan,\
  52. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
  53. BIT(IIO_CHAN_INFO_SCALE),\
  54. .datasheet_name = id,\
  55. }
  56. static const struct iio_chan_spec mx25_gcq_channels[MX25_NUM_CFGS] = {
  57. MX25_CQG_CHAN(MX25_CFG_XP, "xp"),
  58. MX25_CQG_CHAN(MX25_CFG_YP, "yp"),
  59. MX25_CQG_CHAN(MX25_CFG_XN, "xn"),
  60. MX25_CQG_CHAN(MX25_CFG_YN, "yn"),
  61. MX25_CQG_CHAN(MX25_CFG_WIPER, "wiper"),
  62. MX25_CQG_CHAN(MX25_CFG_INAUX0, "inaux0"),
  63. MX25_CQG_CHAN(MX25_CFG_INAUX1, "inaux1"),
  64. MX25_CQG_CHAN(MX25_CFG_INAUX2, "inaux2"),
  65. };
  66. static const char * const mx25_gcq_refp_names[] = {
  67. [MX25_ADC_REFP_YP] = "yp",
  68. [MX25_ADC_REFP_XP] = "xp",
  69. [MX25_ADC_REFP_INT] = "int",
  70. [MX25_ADC_REFP_EXT] = "ext",
  71. };
  72. static irqreturn_t mx25_gcq_irq(int irq, void *data)
  73. {
  74. struct mx25_gcq_priv *priv = data;
  75. u32 stats;
  76. regmap_read(priv->regs, MX25_ADCQ_SR, &stats);
  77. if (stats & MX25_ADCQ_SR_EOQ) {
  78. regmap_update_bits(priv->regs, MX25_ADCQ_MR,
  79. MX25_ADCQ_MR_EOQ_IRQ, MX25_ADCQ_MR_EOQ_IRQ);
  80. complete(&priv->completed);
  81. }
  82. /* Disable conversion queue run */
  83. regmap_update_bits(priv->regs, MX25_ADCQ_CR, MX25_ADCQ_CR_FQS, 0);
  84. /* Acknowledge all possible irqs */
  85. regmap_write(priv->regs, MX25_ADCQ_SR, MX25_ADCQ_SR_FRR |
  86. MX25_ADCQ_SR_FUR | MX25_ADCQ_SR_FOR |
  87. MX25_ADCQ_SR_EOQ | MX25_ADCQ_SR_PD);
  88. return IRQ_HANDLED;
  89. }
  90. static int mx25_gcq_get_raw_value(struct device *dev,
  91. struct iio_chan_spec const *chan,
  92. struct mx25_gcq_priv *priv,
  93. int *val)
  94. {
  95. long timeout;
  96. u32 data;
  97. /* Setup the configuration we want to use */
  98. regmap_write(priv->regs, MX25_ADCQ_ITEM_7_0,
  99. MX25_ADCQ_ITEM(0, chan->channel));
  100. regmap_update_bits(priv->regs, MX25_ADCQ_MR, MX25_ADCQ_MR_EOQ_IRQ, 0);
  101. /* Trigger queue for one run */
  102. regmap_update_bits(priv->regs, MX25_ADCQ_CR, MX25_ADCQ_CR_FQS,
  103. MX25_ADCQ_CR_FQS);
  104. timeout = wait_for_completion_interruptible_timeout(
  105. &priv->completed, MX25_GCQ_TIMEOUT);
  106. if (timeout < 0) {
  107. dev_err(dev, "ADC wait for measurement failed\n");
  108. return timeout;
  109. } else if (timeout == 0) {
  110. dev_err(dev, "ADC timed out\n");
  111. return -ETIMEDOUT;
  112. }
  113. regmap_read(priv->regs, MX25_ADCQ_FIFO, &data);
  114. *val = MX25_ADCQ_FIFO_DATA(data);
  115. return IIO_VAL_INT;
  116. }
  117. static int mx25_gcq_read_raw(struct iio_dev *indio_dev,
  118. struct iio_chan_spec const *chan, int *val,
  119. int *val2, long mask)
  120. {
  121. struct mx25_gcq_priv *priv = iio_priv(indio_dev);
  122. int ret;
  123. switch (mask) {
  124. case IIO_CHAN_INFO_RAW:
  125. mutex_lock(&priv->lock);
  126. ret = mx25_gcq_get_raw_value(&indio_dev->dev, chan, priv, val);
  127. mutex_unlock(&priv->lock);
  128. return ret;
  129. case IIO_CHAN_INFO_SCALE:
  130. *val = priv->channel_vref_mv[chan->channel];
  131. *val2 = 12;
  132. return IIO_VAL_FRACTIONAL_LOG2;
  133. default:
  134. return -EINVAL;
  135. }
  136. }
  137. static const struct iio_info mx25_gcq_iio_info = {
  138. .read_raw = mx25_gcq_read_raw,
  139. };
  140. static const struct regmap_config mx25_gcq_regconfig = {
  141. .max_register = 0x5c,
  142. .reg_bits = 32,
  143. .val_bits = 32,
  144. .reg_stride = 4,
  145. };
  146. static int mx25_gcq_ext_regulator_setup(struct device *dev,
  147. struct mx25_gcq_priv *priv, u32 refp)
  148. {
  149. char reg_name[12];
  150. int ret;
  151. if (priv->vref[refp])
  152. return 0;
  153. ret = snprintf(reg_name, sizeof(reg_name), "vref-%s",
  154. mx25_gcq_refp_names[refp]);
  155. if (ret < 0)
  156. return ret;
  157. priv->vref[refp] = devm_regulator_get_optional(dev, reg_name);
  158. if (IS_ERR(priv->vref[refp]))
  159. return dev_err_probe(dev, PTR_ERR(priv->vref[refp]),
  160. "Error, trying to use external voltage reference without a %s regulator.",
  161. reg_name);
  162. return 0;
  163. }
  164. static int mx25_gcq_setup_cfgs(struct platform_device *pdev,
  165. struct mx25_gcq_priv *priv)
  166. {
  167. struct device_node *np = pdev->dev.of_node;
  168. struct device_node *child;
  169. struct device *dev = &pdev->dev;
  170. int ret, i;
  171. /*
  172. * Setup all configurations registers with a default conversion
  173. * configuration for each input
  174. */
  175. for (i = 0; i < MX25_NUM_CFGS; ++i)
  176. regmap_write(priv->regs, MX25_ADCQ_CFG(i),
  177. MX25_ADCQ_CFG_YPLL_OFF |
  178. MX25_ADCQ_CFG_XNUR_OFF |
  179. MX25_ADCQ_CFG_XPUL_OFF |
  180. MX25_ADCQ_CFG_REFP_INT |
  181. MX25_ADCQ_CFG_IN(i) |
  182. MX25_ADCQ_CFG_REFN_NGND2);
  183. for_each_child_of_node(np, child) {
  184. u32 reg;
  185. u32 refp = MX25_ADCQ_CFG_REFP_INT;
  186. u32 refn = MX25_ADCQ_CFG_REFN_NGND2;
  187. ret = of_property_read_u32(child, "reg", &reg);
  188. if (ret) {
  189. dev_err(dev, "Failed to get reg property\n");
  190. of_node_put(child);
  191. return ret;
  192. }
  193. if (reg >= MX25_NUM_CFGS) {
  194. dev_err(dev,
  195. "reg value is greater than the number of available configuration registers\n");
  196. of_node_put(child);
  197. return -EINVAL;
  198. }
  199. of_property_read_u32(child, "fsl,adc-refp", &refp);
  200. of_property_read_u32(child, "fsl,adc-refn", &refn);
  201. switch (refp) {
  202. case MX25_ADC_REFP_EXT:
  203. case MX25_ADC_REFP_XP:
  204. case MX25_ADC_REFP_YP:
  205. ret = mx25_gcq_ext_regulator_setup(&pdev->dev, priv, refp);
  206. if (ret) {
  207. of_node_put(child);
  208. return ret;
  209. }
  210. priv->channel_vref_mv[reg] =
  211. regulator_get_voltage(priv->vref[refp]);
  212. /* Conversion from uV to mV */
  213. priv->channel_vref_mv[reg] /= 1000;
  214. break;
  215. case MX25_ADC_REFP_INT:
  216. priv->channel_vref_mv[reg] = 2500;
  217. break;
  218. default:
  219. dev_err(dev, "Invalid positive reference %d\n", refp);
  220. of_node_put(child);
  221. return -EINVAL;
  222. }
  223. /*
  224. * Shift the read values to the correct positions within the
  225. * register.
  226. */
  227. refp = MX25_ADCQ_CFG_REFP(refp);
  228. refn = MX25_ADCQ_CFG_REFN(refn);
  229. if ((refp & MX25_ADCQ_CFG_REFP_MASK) != refp) {
  230. dev_err(dev, "Invalid fsl,adc-refp property value\n");
  231. of_node_put(child);
  232. return -EINVAL;
  233. }
  234. if ((refn & MX25_ADCQ_CFG_REFN_MASK) != refn) {
  235. dev_err(dev, "Invalid fsl,adc-refn property value\n");
  236. of_node_put(child);
  237. return -EINVAL;
  238. }
  239. regmap_update_bits(priv->regs, MX25_ADCQ_CFG(reg),
  240. MX25_ADCQ_CFG_REFP_MASK |
  241. MX25_ADCQ_CFG_REFN_MASK,
  242. refp | refn);
  243. }
  244. regmap_update_bits(priv->regs, MX25_ADCQ_CR,
  245. MX25_ADCQ_CR_FRST | MX25_ADCQ_CR_QRST,
  246. MX25_ADCQ_CR_FRST | MX25_ADCQ_CR_QRST);
  247. regmap_write(priv->regs, MX25_ADCQ_CR,
  248. MX25_ADCQ_CR_PDMSK | MX25_ADCQ_CR_QSM_FQS);
  249. return 0;
  250. }
  251. static int mx25_gcq_probe(struct platform_device *pdev)
  252. {
  253. struct iio_dev *indio_dev;
  254. struct mx25_gcq_priv *priv;
  255. struct mx25_tsadc *tsadc = dev_get_drvdata(pdev->dev.parent);
  256. struct device *dev = &pdev->dev;
  257. void __iomem *mem;
  258. int ret;
  259. int i;
  260. indio_dev = devm_iio_device_alloc(dev, sizeof(*priv));
  261. if (!indio_dev)
  262. return -ENOMEM;
  263. priv = iio_priv(indio_dev);
  264. mem = devm_platform_ioremap_resource(pdev, 0);
  265. if (IS_ERR(mem))
  266. return PTR_ERR(mem);
  267. priv->regs = devm_regmap_init_mmio(dev, mem, &mx25_gcq_regconfig);
  268. if (IS_ERR(priv->regs)) {
  269. dev_err(dev, "Failed to initialize regmap\n");
  270. return PTR_ERR(priv->regs);
  271. }
  272. mutex_init(&priv->lock);
  273. init_completion(&priv->completed);
  274. ret = mx25_gcq_setup_cfgs(pdev, priv);
  275. if (ret)
  276. return ret;
  277. for (i = 0; i != 4; ++i) {
  278. if (!priv->vref[i])
  279. continue;
  280. ret = regulator_enable(priv->vref[i]);
  281. if (ret)
  282. goto err_regulator_disable;
  283. }
  284. priv->clk = tsadc->clk;
  285. ret = clk_prepare_enable(priv->clk);
  286. if (ret) {
  287. dev_err(dev, "Failed to enable clock\n");
  288. goto err_vref_disable;
  289. }
  290. ret = platform_get_irq(pdev, 0);
  291. if (ret < 0)
  292. goto err_clk_unprepare;
  293. priv->irq = ret;
  294. ret = request_irq(priv->irq, mx25_gcq_irq, 0, pdev->name, priv);
  295. if (ret) {
  296. dev_err(dev, "Failed requesting IRQ\n");
  297. goto err_clk_unprepare;
  298. }
  299. indio_dev->channels = mx25_gcq_channels;
  300. indio_dev->num_channels = ARRAY_SIZE(mx25_gcq_channels);
  301. indio_dev->info = &mx25_gcq_iio_info;
  302. indio_dev->name = driver_name;
  303. ret = iio_device_register(indio_dev);
  304. if (ret) {
  305. dev_err(dev, "Failed to register iio device\n");
  306. goto err_irq_free;
  307. }
  308. platform_set_drvdata(pdev, indio_dev);
  309. return 0;
  310. err_irq_free:
  311. free_irq(priv->irq, priv);
  312. err_clk_unprepare:
  313. clk_disable_unprepare(priv->clk);
  314. err_vref_disable:
  315. i = 4;
  316. err_regulator_disable:
  317. for (; i-- > 0;) {
  318. if (priv->vref[i])
  319. regulator_disable(priv->vref[i]);
  320. }
  321. return ret;
  322. }
  323. static int mx25_gcq_remove(struct platform_device *pdev)
  324. {
  325. struct iio_dev *indio_dev = platform_get_drvdata(pdev);
  326. struct mx25_gcq_priv *priv = iio_priv(indio_dev);
  327. int i;
  328. iio_device_unregister(indio_dev);
  329. free_irq(priv->irq, priv);
  330. clk_disable_unprepare(priv->clk);
  331. for (i = 4; i-- > 0;) {
  332. if (priv->vref[i])
  333. regulator_disable(priv->vref[i]);
  334. }
  335. return 0;
  336. }
  337. static const struct of_device_id mx25_gcq_ids[] = {
  338. { .compatible = "fsl,imx25-gcq", },
  339. { /* Sentinel */ }
  340. };
  341. MODULE_DEVICE_TABLE(of, mx25_gcq_ids);
  342. static struct platform_driver mx25_gcq_driver = {
  343. .driver = {
  344. .name = "mx25-gcq",
  345. .of_match_table = mx25_gcq_ids,
  346. },
  347. .probe = mx25_gcq_probe,
  348. .remove = mx25_gcq_remove,
  349. };
  350. module_platform_driver(mx25_gcq_driver);
  351. MODULE_DESCRIPTION("ADC driver for Freescale mx25");
  352. MODULE_AUTHOR("Markus Pargmann <[email protected]>");
  353. MODULE_LICENSE("GPL v2");