aspeed_adc.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Aspeed AST2400/2500/2600 ADC
  4. *
  5. * Copyright (C) 2017 Google, Inc.
  6. * Copyright (C) 2021 Aspeed Technology Inc.
  7. *
  8. * ADC clock formula:
  9. * Ast2400/Ast2500:
  10. * clock period = period of PCLK * 2 * (ADC0C[31:17] + 1) * (ADC0C[9:0] + 1)
  11. * Ast2600:
  12. * clock period = period of PCLK * 2 * (ADC0C[15:0] + 1)
  13. */
  14. #include <linux/clk.h>
  15. #include <linux/clk-provider.h>
  16. #include <linux/err.h>
  17. #include <linux/errno.h>
  18. #include <linux/io.h>
  19. #include <linux/module.h>
  20. #include <linux/of_platform.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/regulator/consumer.h>
  23. #include <linux/reset.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/types.h>
  26. #include <linux/bitfield.h>
  27. #include <linux/regmap.h>
  28. #include <linux/mfd/syscon.h>
  29. #include <linux/iio/iio.h>
  30. #include <linux/iio/driver.h>
  31. #include <linux/iopoll.h>
  32. #define ASPEED_RESOLUTION_BITS 10
  33. #define ASPEED_CLOCKS_PER_SAMPLE 12
  34. #define ASPEED_REG_ENGINE_CONTROL 0x00
  35. #define ASPEED_REG_INTERRUPT_CONTROL 0x04
  36. #define ASPEED_REG_VGA_DETECT_CONTROL 0x08
  37. #define ASPEED_REG_CLOCK_CONTROL 0x0C
  38. #define ASPEED_REG_COMPENSATION_TRIM 0xC4
  39. /*
  40. * The register offset between 0xC8~0xCC can be read and won't affect the
  41. * hardware logic in each version of ADC.
  42. */
  43. #define ASPEED_REG_MAX 0xD0
  44. #define ASPEED_ADC_ENGINE_ENABLE BIT(0)
  45. #define ASPEED_ADC_OP_MODE GENMASK(3, 1)
  46. #define ASPEED_ADC_OP_MODE_PWR_DOWN 0
  47. #define ASPEED_ADC_OP_MODE_STANDBY 1
  48. #define ASPEED_ADC_OP_MODE_NORMAL 7
  49. #define ASPEED_ADC_CTRL_COMPENSATION BIT(4)
  50. #define ASPEED_ADC_AUTO_COMPENSATION BIT(5)
  51. /*
  52. * Bit 6 determines not only the reference voltage range but also the dividing
  53. * circuit for battery sensing.
  54. */
  55. #define ASPEED_ADC_REF_VOLTAGE GENMASK(7, 6)
  56. #define ASPEED_ADC_REF_VOLTAGE_2500mV 0
  57. #define ASPEED_ADC_REF_VOLTAGE_1200mV 1
  58. #define ASPEED_ADC_REF_VOLTAGE_EXT_HIGH 2
  59. #define ASPEED_ADC_REF_VOLTAGE_EXT_LOW 3
  60. #define ASPEED_ADC_BAT_SENSING_DIV BIT(6)
  61. #define ASPEED_ADC_BAT_SENSING_DIV_2_3 0
  62. #define ASPEED_ADC_BAT_SENSING_DIV_1_3 1
  63. #define ASPEED_ADC_CTRL_INIT_RDY BIT(8)
  64. #define ASPEED_ADC_CH7_MODE BIT(12)
  65. #define ASPEED_ADC_CH7_NORMAL 0
  66. #define ASPEED_ADC_CH7_BAT 1
  67. #define ASPEED_ADC_BAT_SENSING_ENABLE BIT(13)
  68. #define ASPEED_ADC_CTRL_CHANNEL GENMASK(31, 16)
  69. #define ASPEED_ADC_CTRL_CHANNEL_ENABLE(ch) FIELD_PREP(ASPEED_ADC_CTRL_CHANNEL, BIT(ch))
  70. #define ASPEED_ADC_INIT_POLLING_TIME 500
  71. #define ASPEED_ADC_INIT_TIMEOUT 500000
  72. /*
  73. * When the sampling rate is too high, the ADC may not have enough charging
  74. * time, resulting in a low voltage value. Thus, the default uses a slow
  75. * sampling rate for most use cases.
  76. */
  77. #define ASPEED_ADC_DEF_SAMPLING_RATE 65000
  78. struct aspeed_adc_trim_locate {
  79. const unsigned int offset;
  80. const unsigned int field;
  81. };
  82. struct aspeed_adc_model_data {
  83. const char *model_name;
  84. unsigned int min_sampling_rate; // Hz
  85. unsigned int max_sampling_rate; // Hz
  86. unsigned int vref_fixed_mv;
  87. bool wait_init_sequence;
  88. bool need_prescaler;
  89. bool bat_sense_sup;
  90. u8 scaler_bit_width;
  91. unsigned int num_channels;
  92. const struct aspeed_adc_trim_locate *trim_locate;
  93. };
  94. struct adc_gain {
  95. u8 mult;
  96. u8 div;
  97. };
  98. struct aspeed_adc_data {
  99. struct device *dev;
  100. const struct aspeed_adc_model_data *model_data;
  101. struct regulator *regulator;
  102. void __iomem *base;
  103. spinlock_t clk_lock;
  104. struct clk_hw *fixed_div_clk;
  105. struct clk_hw *clk_prescaler;
  106. struct clk_hw *clk_scaler;
  107. struct reset_control *rst;
  108. int vref_mv;
  109. u32 sample_period_ns;
  110. int cv;
  111. bool battery_sensing;
  112. struct adc_gain battery_mode_gain;
  113. };
  114. #define ASPEED_CHAN(_idx, _data_reg_addr) { \
  115. .type = IIO_VOLTAGE, \
  116. .indexed = 1, \
  117. .channel = (_idx), \
  118. .address = (_data_reg_addr), \
  119. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
  120. .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE) | \
  121. BIT(IIO_CHAN_INFO_SAMP_FREQ) | \
  122. BIT(IIO_CHAN_INFO_OFFSET), \
  123. }
  124. static const struct iio_chan_spec aspeed_adc_iio_channels[] = {
  125. ASPEED_CHAN(0, 0x10),
  126. ASPEED_CHAN(1, 0x12),
  127. ASPEED_CHAN(2, 0x14),
  128. ASPEED_CHAN(3, 0x16),
  129. ASPEED_CHAN(4, 0x18),
  130. ASPEED_CHAN(5, 0x1A),
  131. ASPEED_CHAN(6, 0x1C),
  132. ASPEED_CHAN(7, 0x1E),
  133. ASPEED_CHAN(8, 0x20),
  134. ASPEED_CHAN(9, 0x22),
  135. ASPEED_CHAN(10, 0x24),
  136. ASPEED_CHAN(11, 0x26),
  137. ASPEED_CHAN(12, 0x28),
  138. ASPEED_CHAN(13, 0x2A),
  139. ASPEED_CHAN(14, 0x2C),
  140. ASPEED_CHAN(15, 0x2E),
  141. };
  142. #define ASPEED_BAT_CHAN(_idx, _data_reg_addr) { \
  143. .type = IIO_VOLTAGE, \
  144. .indexed = 1, \
  145. .channel = (_idx), \
  146. .address = (_data_reg_addr), \
  147. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
  148. BIT(IIO_CHAN_INFO_OFFSET), \
  149. .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE) | \
  150. BIT(IIO_CHAN_INFO_SAMP_FREQ), \
  151. }
  152. static const struct iio_chan_spec aspeed_adc_iio_bat_channels[] = {
  153. ASPEED_CHAN(0, 0x10),
  154. ASPEED_CHAN(1, 0x12),
  155. ASPEED_CHAN(2, 0x14),
  156. ASPEED_CHAN(3, 0x16),
  157. ASPEED_CHAN(4, 0x18),
  158. ASPEED_CHAN(5, 0x1A),
  159. ASPEED_CHAN(6, 0x1C),
  160. ASPEED_BAT_CHAN(7, 0x1E),
  161. };
  162. static int aspeed_adc_set_trim_data(struct iio_dev *indio_dev)
  163. {
  164. struct device_node *syscon;
  165. struct regmap *scu;
  166. u32 scu_otp, trimming_val;
  167. struct aspeed_adc_data *data = iio_priv(indio_dev);
  168. syscon = of_find_node_by_name(NULL, "syscon");
  169. if (syscon == NULL) {
  170. dev_warn(data->dev, "Couldn't find syscon node\n");
  171. return -EOPNOTSUPP;
  172. }
  173. scu = syscon_node_to_regmap(syscon);
  174. of_node_put(syscon);
  175. if (IS_ERR(scu)) {
  176. dev_warn(data->dev, "Failed to get syscon regmap\n");
  177. return -EOPNOTSUPP;
  178. }
  179. if (data->model_data->trim_locate) {
  180. if (regmap_read(scu, data->model_data->trim_locate->offset,
  181. &scu_otp)) {
  182. dev_warn(data->dev,
  183. "Failed to get adc trimming data\n");
  184. trimming_val = 0x8;
  185. } else {
  186. trimming_val =
  187. ((scu_otp) &
  188. (data->model_data->trim_locate->field)) >>
  189. __ffs(data->model_data->trim_locate->field);
  190. if (!trimming_val)
  191. trimming_val = 0x8;
  192. }
  193. dev_dbg(data->dev,
  194. "trimming val = %d, offset = %08x, fields = %08x\n",
  195. trimming_val, data->model_data->trim_locate->offset,
  196. data->model_data->trim_locate->field);
  197. writel(trimming_val, data->base + ASPEED_REG_COMPENSATION_TRIM);
  198. }
  199. return 0;
  200. }
  201. static int aspeed_adc_compensation(struct iio_dev *indio_dev)
  202. {
  203. struct aspeed_adc_data *data = iio_priv(indio_dev);
  204. u32 index, adc_raw = 0;
  205. u32 adc_engine_control_reg_val;
  206. adc_engine_control_reg_val =
  207. readl(data->base + ASPEED_REG_ENGINE_CONTROL);
  208. adc_engine_control_reg_val &= ~ASPEED_ADC_OP_MODE;
  209. adc_engine_control_reg_val |=
  210. (FIELD_PREP(ASPEED_ADC_OP_MODE, ASPEED_ADC_OP_MODE_NORMAL) |
  211. ASPEED_ADC_ENGINE_ENABLE);
  212. /*
  213. * Enable compensating sensing:
  214. * After that, the input voltage of ADC will force to half of the reference
  215. * voltage. So the expected reading raw data will become half of the max
  216. * value. We can get compensating value = 0x200 - ADC read raw value.
  217. * It is recommended to average at least 10 samples to get a final CV.
  218. */
  219. writel(adc_engine_control_reg_val | ASPEED_ADC_CTRL_COMPENSATION |
  220. ASPEED_ADC_CTRL_CHANNEL_ENABLE(0),
  221. data->base + ASPEED_REG_ENGINE_CONTROL);
  222. /*
  223. * After enable compensating sensing mode need to wait some time for ADC stable
  224. * Experiment result is 1ms.
  225. */
  226. mdelay(1);
  227. for (index = 0; index < 16; index++) {
  228. /*
  229. * Waiting for the sampling period ensures that the value acquired
  230. * is fresh each time.
  231. */
  232. ndelay(data->sample_period_ns);
  233. adc_raw += readw(data->base + aspeed_adc_iio_channels[0].address);
  234. }
  235. adc_raw >>= 4;
  236. data->cv = BIT(ASPEED_RESOLUTION_BITS - 1) - adc_raw;
  237. writel(adc_engine_control_reg_val,
  238. data->base + ASPEED_REG_ENGINE_CONTROL);
  239. dev_dbg(data->dev, "Compensating value = %d\n", data->cv);
  240. return 0;
  241. }
  242. static int aspeed_adc_set_sampling_rate(struct iio_dev *indio_dev, u32 rate)
  243. {
  244. struct aspeed_adc_data *data = iio_priv(indio_dev);
  245. if (rate < data->model_data->min_sampling_rate ||
  246. rate > data->model_data->max_sampling_rate)
  247. return -EINVAL;
  248. /* Each sampling needs 12 clocks to convert.*/
  249. clk_set_rate(data->clk_scaler->clk, rate * ASPEED_CLOCKS_PER_SAMPLE);
  250. rate = clk_get_rate(data->clk_scaler->clk);
  251. data->sample_period_ns = DIV_ROUND_UP_ULL(
  252. (u64)NSEC_PER_SEC * ASPEED_CLOCKS_PER_SAMPLE, rate);
  253. dev_dbg(data->dev, "Adc clock = %d sample period = %d ns", rate,
  254. data->sample_period_ns);
  255. return 0;
  256. }
  257. static int aspeed_adc_read_raw(struct iio_dev *indio_dev,
  258. struct iio_chan_spec const *chan,
  259. int *val, int *val2, long mask)
  260. {
  261. struct aspeed_adc_data *data = iio_priv(indio_dev);
  262. u32 adc_engine_control_reg_val;
  263. switch (mask) {
  264. case IIO_CHAN_INFO_RAW:
  265. if (data->battery_sensing && chan->channel == 7) {
  266. adc_engine_control_reg_val =
  267. readl(data->base + ASPEED_REG_ENGINE_CONTROL);
  268. writel(adc_engine_control_reg_val |
  269. FIELD_PREP(ASPEED_ADC_CH7_MODE,
  270. ASPEED_ADC_CH7_BAT) |
  271. ASPEED_ADC_BAT_SENSING_ENABLE,
  272. data->base + ASPEED_REG_ENGINE_CONTROL);
  273. /*
  274. * After enable battery sensing mode need to wait some time for adc stable
  275. * Experiment result is 1ms.
  276. */
  277. mdelay(1);
  278. *val = readw(data->base + chan->address);
  279. *val = (*val * data->battery_mode_gain.mult) /
  280. data->battery_mode_gain.div;
  281. /* Restore control register value */
  282. writel(adc_engine_control_reg_val,
  283. data->base + ASPEED_REG_ENGINE_CONTROL);
  284. } else
  285. *val = readw(data->base + chan->address);
  286. return IIO_VAL_INT;
  287. case IIO_CHAN_INFO_OFFSET:
  288. if (data->battery_sensing && chan->channel == 7)
  289. *val = (data->cv * data->battery_mode_gain.mult) /
  290. data->battery_mode_gain.div;
  291. else
  292. *val = data->cv;
  293. return IIO_VAL_INT;
  294. case IIO_CHAN_INFO_SCALE:
  295. *val = data->vref_mv;
  296. *val2 = ASPEED_RESOLUTION_BITS;
  297. return IIO_VAL_FRACTIONAL_LOG2;
  298. case IIO_CHAN_INFO_SAMP_FREQ:
  299. *val = clk_get_rate(data->clk_scaler->clk) /
  300. ASPEED_CLOCKS_PER_SAMPLE;
  301. return IIO_VAL_INT;
  302. default:
  303. return -EINVAL;
  304. }
  305. }
  306. static int aspeed_adc_write_raw(struct iio_dev *indio_dev,
  307. struct iio_chan_spec const *chan,
  308. int val, int val2, long mask)
  309. {
  310. switch (mask) {
  311. case IIO_CHAN_INFO_SAMP_FREQ:
  312. return aspeed_adc_set_sampling_rate(indio_dev, val);
  313. case IIO_CHAN_INFO_SCALE:
  314. case IIO_CHAN_INFO_RAW:
  315. /*
  316. * Technically, these could be written but the only reasons
  317. * for doing so seem better handled in userspace. EPERM is
  318. * returned to signal this is a policy choice rather than a
  319. * hardware limitation.
  320. */
  321. return -EPERM;
  322. default:
  323. return -EINVAL;
  324. }
  325. }
  326. static int aspeed_adc_reg_access(struct iio_dev *indio_dev,
  327. unsigned int reg, unsigned int writeval,
  328. unsigned int *readval)
  329. {
  330. struct aspeed_adc_data *data = iio_priv(indio_dev);
  331. if (!readval || reg % 4 || reg > ASPEED_REG_MAX)
  332. return -EINVAL;
  333. *readval = readl(data->base + reg);
  334. return 0;
  335. }
  336. static const struct iio_info aspeed_adc_iio_info = {
  337. .read_raw = aspeed_adc_read_raw,
  338. .write_raw = aspeed_adc_write_raw,
  339. .debugfs_reg_access = aspeed_adc_reg_access,
  340. };
  341. static void aspeed_adc_unregister_fixed_divider(void *data)
  342. {
  343. struct clk_hw *clk = data;
  344. clk_hw_unregister_fixed_factor(clk);
  345. }
  346. static void aspeed_adc_reset_assert(void *data)
  347. {
  348. struct reset_control *rst = data;
  349. reset_control_assert(rst);
  350. }
  351. static void aspeed_adc_clk_disable_unprepare(void *data)
  352. {
  353. struct clk *clk = data;
  354. clk_disable_unprepare(clk);
  355. }
  356. static void aspeed_adc_power_down(void *data)
  357. {
  358. struct aspeed_adc_data *priv_data = data;
  359. writel(FIELD_PREP(ASPEED_ADC_OP_MODE, ASPEED_ADC_OP_MODE_PWR_DOWN),
  360. priv_data->base + ASPEED_REG_ENGINE_CONTROL);
  361. }
  362. static void aspeed_adc_reg_disable(void *data)
  363. {
  364. struct regulator *reg = data;
  365. regulator_disable(reg);
  366. }
  367. static int aspeed_adc_vref_config(struct iio_dev *indio_dev)
  368. {
  369. struct aspeed_adc_data *data = iio_priv(indio_dev);
  370. int ret;
  371. u32 adc_engine_control_reg_val;
  372. if (data->model_data->vref_fixed_mv) {
  373. data->vref_mv = data->model_data->vref_fixed_mv;
  374. return 0;
  375. }
  376. adc_engine_control_reg_val =
  377. readl(data->base + ASPEED_REG_ENGINE_CONTROL);
  378. data->regulator = devm_regulator_get_optional(data->dev, "vref");
  379. if (!IS_ERR(data->regulator)) {
  380. ret = regulator_enable(data->regulator);
  381. if (ret)
  382. return ret;
  383. ret = devm_add_action_or_reset(
  384. data->dev, aspeed_adc_reg_disable, data->regulator);
  385. if (ret)
  386. return ret;
  387. data->vref_mv = regulator_get_voltage(data->regulator);
  388. /* Conversion from uV to mV */
  389. data->vref_mv /= 1000;
  390. if ((data->vref_mv >= 1550) && (data->vref_mv <= 2700))
  391. writel(adc_engine_control_reg_val |
  392. FIELD_PREP(
  393. ASPEED_ADC_REF_VOLTAGE,
  394. ASPEED_ADC_REF_VOLTAGE_EXT_HIGH),
  395. data->base + ASPEED_REG_ENGINE_CONTROL);
  396. else if ((data->vref_mv >= 900) && (data->vref_mv <= 1650))
  397. writel(adc_engine_control_reg_val |
  398. FIELD_PREP(
  399. ASPEED_ADC_REF_VOLTAGE,
  400. ASPEED_ADC_REF_VOLTAGE_EXT_LOW),
  401. data->base + ASPEED_REG_ENGINE_CONTROL);
  402. else {
  403. dev_err(data->dev, "Regulator voltage %d not support",
  404. data->vref_mv);
  405. return -EOPNOTSUPP;
  406. }
  407. } else {
  408. if (PTR_ERR(data->regulator) != -ENODEV)
  409. return PTR_ERR(data->regulator);
  410. data->vref_mv = 2500000;
  411. of_property_read_u32(data->dev->of_node,
  412. "aspeed,int-vref-microvolt",
  413. &data->vref_mv);
  414. /* Conversion from uV to mV */
  415. data->vref_mv /= 1000;
  416. if (data->vref_mv == 2500)
  417. writel(adc_engine_control_reg_val |
  418. FIELD_PREP(ASPEED_ADC_REF_VOLTAGE,
  419. ASPEED_ADC_REF_VOLTAGE_2500mV),
  420. data->base + ASPEED_REG_ENGINE_CONTROL);
  421. else if (data->vref_mv == 1200)
  422. writel(adc_engine_control_reg_val |
  423. FIELD_PREP(ASPEED_ADC_REF_VOLTAGE,
  424. ASPEED_ADC_REF_VOLTAGE_1200mV),
  425. data->base + ASPEED_REG_ENGINE_CONTROL);
  426. else {
  427. dev_err(data->dev, "Voltage %d not support", data->vref_mv);
  428. return -EOPNOTSUPP;
  429. }
  430. }
  431. return 0;
  432. }
  433. static int aspeed_adc_probe(struct platform_device *pdev)
  434. {
  435. struct iio_dev *indio_dev;
  436. struct aspeed_adc_data *data;
  437. int ret;
  438. u32 adc_engine_control_reg_val;
  439. unsigned long scaler_flags = 0;
  440. char clk_name[32], clk_parent_name[32];
  441. indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(*data));
  442. if (!indio_dev)
  443. return -ENOMEM;
  444. data = iio_priv(indio_dev);
  445. data->dev = &pdev->dev;
  446. data->model_data = of_device_get_match_data(&pdev->dev);
  447. platform_set_drvdata(pdev, indio_dev);
  448. data->base = devm_platform_ioremap_resource(pdev, 0);
  449. if (IS_ERR(data->base))
  450. return PTR_ERR(data->base);
  451. /* Register ADC clock prescaler with source specified by device tree. */
  452. spin_lock_init(&data->clk_lock);
  453. snprintf(clk_parent_name, ARRAY_SIZE(clk_parent_name), "%s",
  454. of_clk_get_parent_name(pdev->dev.of_node, 0));
  455. snprintf(clk_name, ARRAY_SIZE(clk_name), "%s-fixed-div",
  456. data->model_data->model_name);
  457. data->fixed_div_clk = clk_hw_register_fixed_factor(
  458. &pdev->dev, clk_name, clk_parent_name, 0, 1, 2);
  459. if (IS_ERR(data->fixed_div_clk))
  460. return PTR_ERR(data->fixed_div_clk);
  461. ret = devm_add_action_or_reset(data->dev,
  462. aspeed_adc_unregister_fixed_divider,
  463. data->fixed_div_clk);
  464. if (ret)
  465. return ret;
  466. snprintf(clk_parent_name, ARRAY_SIZE(clk_parent_name), clk_name);
  467. if (data->model_data->need_prescaler) {
  468. snprintf(clk_name, ARRAY_SIZE(clk_name), "%s-prescaler",
  469. data->model_data->model_name);
  470. data->clk_prescaler = devm_clk_hw_register_divider(
  471. &pdev->dev, clk_name, clk_parent_name, 0,
  472. data->base + ASPEED_REG_CLOCK_CONTROL, 17, 15, 0,
  473. &data->clk_lock);
  474. if (IS_ERR(data->clk_prescaler))
  475. return PTR_ERR(data->clk_prescaler);
  476. snprintf(clk_parent_name, ARRAY_SIZE(clk_parent_name),
  477. clk_name);
  478. scaler_flags = CLK_SET_RATE_PARENT;
  479. }
  480. /*
  481. * Register ADC clock scaler downstream from the prescaler. Allow rate
  482. * setting to adjust the prescaler as well.
  483. */
  484. snprintf(clk_name, ARRAY_SIZE(clk_name), "%s-scaler",
  485. data->model_data->model_name);
  486. data->clk_scaler = devm_clk_hw_register_divider(
  487. &pdev->dev, clk_name, clk_parent_name, scaler_flags,
  488. data->base + ASPEED_REG_CLOCK_CONTROL, 0,
  489. data->model_data->scaler_bit_width,
  490. data->model_data->need_prescaler ? CLK_DIVIDER_ONE_BASED : 0,
  491. &data->clk_lock);
  492. if (IS_ERR(data->clk_scaler))
  493. return PTR_ERR(data->clk_scaler);
  494. data->rst = devm_reset_control_get_shared(&pdev->dev, NULL);
  495. if (IS_ERR(data->rst)) {
  496. dev_err(&pdev->dev,
  497. "invalid or missing reset controller device tree entry");
  498. return PTR_ERR(data->rst);
  499. }
  500. reset_control_deassert(data->rst);
  501. ret = devm_add_action_or_reset(data->dev, aspeed_adc_reset_assert,
  502. data->rst);
  503. if (ret)
  504. return ret;
  505. ret = aspeed_adc_vref_config(indio_dev);
  506. if (ret)
  507. return ret;
  508. ret = aspeed_adc_set_trim_data(indio_dev);
  509. if (ret)
  510. return ret;
  511. if (of_find_property(data->dev->of_node, "aspeed,battery-sensing",
  512. NULL)) {
  513. if (data->model_data->bat_sense_sup) {
  514. data->battery_sensing = 1;
  515. if (readl(data->base + ASPEED_REG_ENGINE_CONTROL) &
  516. ASPEED_ADC_BAT_SENSING_DIV) {
  517. data->battery_mode_gain.mult = 3;
  518. data->battery_mode_gain.div = 1;
  519. } else {
  520. data->battery_mode_gain.mult = 3;
  521. data->battery_mode_gain.div = 2;
  522. }
  523. } else
  524. dev_warn(&pdev->dev,
  525. "Failed to enable battery-sensing mode\n");
  526. }
  527. ret = clk_prepare_enable(data->clk_scaler->clk);
  528. if (ret)
  529. return ret;
  530. ret = devm_add_action_or_reset(data->dev,
  531. aspeed_adc_clk_disable_unprepare,
  532. data->clk_scaler->clk);
  533. if (ret)
  534. return ret;
  535. ret = aspeed_adc_set_sampling_rate(indio_dev,
  536. ASPEED_ADC_DEF_SAMPLING_RATE);
  537. if (ret)
  538. return ret;
  539. adc_engine_control_reg_val =
  540. readl(data->base + ASPEED_REG_ENGINE_CONTROL);
  541. adc_engine_control_reg_val |=
  542. FIELD_PREP(ASPEED_ADC_OP_MODE, ASPEED_ADC_OP_MODE_NORMAL) |
  543. ASPEED_ADC_ENGINE_ENABLE;
  544. /* Enable engine in normal mode. */
  545. writel(adc_engine_control_reg_val,
  546. data->base + ASPEED_REG_ENGINE_CONTROL);
  547. ret = devm_add_action_or_reset(data->dev, aspeed_adc_power_down,
  548. data);
  549. if (ret)
  550. return ret;
  551. if (data->model_data->wait_init_sequence) {
  552. /* Wait for initial sequence complete. */
  553. ret = readl_poll_timeout(data->base + ASPEED_REG_ENGINE_CONTROL,
  554. adc_engine_control_reg_val,
  555. adc_engine_control_reg_val &
  556. ASPEED_ADC_CTRL_INIT_RDY,
  557. ASPEED_ADC_INIT_POLLING_TIME,
  558. ASPEED_ADC_INIT_TIMEOUT);
  559. if (ret)
  560. return ret;
  561. }
  562. aspeed_adc_compensation(indio_dev);
  563. /* Start all channels in normal mode. */
  564. adc_engine_control_reg_val =
  565. readl(data->base + ASPEED_REG_ENGINE_CONTROL);
  566. adc_engine_control_reg_val |= ASPEED_ADC_CTRL_CHANNEL;
  567. writel(adc_engine_control_reg_val,
  568. data->base + ASPEED_REG_ENGINE_CONTROL);
  569. indio_dev->name = data->model_data->model_name;
  570. indio_dev->info = &aspeed_adc_iio_info;
  571. indio_dev->modes = INDIO_DIRECT_MODE;
  572. indio_dev->channels = data->battery_sensing ?
  573. aspeed_adc_iio_bat_channels :
  574. aspeed_adc_iio_channels;
  575. indio_dev->num_channels = data->model_data->num_channels;
  576. ret = devm_iio_device_register(data->dev, indio_dev);
  577. return ret;
  578. }
  579. static const struct aspeed_adc_trim_locate ast2500_adc_trim = {
  580. .offset = 0x154,
  581. .field = GENMASK(31, 28),
  582. };
  583. static const struct aspeed_adc_trim_locate ast2600_adc0_trim = {
  584. .offset = 0x5d0,
  585. .field = GENMASK(3, 0),
  586. };
  587. static const struct aspeed_adc_trim_locate ast2600_adc1_trim = {
  588. .offset = 0x5d0,
  589. .field = GENMASK(7, 4),
  590. };
  591. static const struct aspeed_adc_model_data ast2400_model_data = {
  592. .model_name = "ast2400-adc",
  593. .vref_fixed_mv = 2500,
  594. .min_sampling_rate = 10000,
  595. .max_sampling_rate = 500000,
  596. .need_prescaler = true,
  597. .scaler_bit_width = 10,
  598. .num_channels = 16,
  599. };
  600. static const struct aspeed_adc_model_data ast2500_model_data = {
  601. .model_name = "ast2500-adc",
  602. .vref_fixed_mv = 1800,
  603. .min_sampling_rate = 1,
  604. .max_sampling_rate = 1000000,
  605. .wait_init_sequence = true,
  606. .need_prescaler = true,
  607. .scaler_bit_width = 10,
  608. .num_channels = 16,
  609. .trim_locate = &ast2500_adc_trim,
  610. };
  611. static const struct aspeed_adc_model_data ast2600_adc0_model_data = {
  612. .model_name = "ast2600-adc0",
  613. .min_sampling_rate = 10000,
  614. .max_sampling_rate = 500000,
  615. .wait_init_sequence = true,
  616. .bat_sense_sup = true,
  617. .scaler_bit_width = 16,
  618. .num_channels = 8,
  619. .trim_locate = &ast2600_adc0_trim,
  620. };
  621. static const struct aspeed_adc_model_data ast2600_adc1_model_data = {
  622. .model_name = "ast2600-adc1",
  623. .min_sampling_rate = 10000,
  624. .max_sampling_rate = 500000,
  625. .wait_init_sequence = true,
  626. .bat_sense_sup = true,
  627. .scaler_bit_width = 16,
  628. .num_channels = 8,
  629. .trim_locate = &ast2600_adc1_trim,
  630. };
  631. static const struct of_device_id aspeed_adc_matches[] = {
  632. { .compatible = "aspeed,ast2400-adc", .data = &ast2400_model_data },
  633. { .compatible = "aspeed,ast2500-adc", .data = &ast2500_model_data },
  634. { .compatible = "aspeed,ast2600-adc0", .data = &ast2600_adc0_model_data },
  635. { .compatible = "aspeed,ast2600-adc1", .data = &ast2600_adc1_model_data },
  636. {},
  637. };
  638. MODULE_DEVICE_TABLE(of, aspeed_adc_matches);
  639. static struct platform_driver aspeed_adc_driver = {
  640. .probe = aspeed_adc_probe,
  641. .driver = {
  642. .name = KBUILD_MODNAME,
  643. .of_match_table = aspeed_adc_matches,
  644. }
  645. };
  646. module_platform_driver(aspeed_adc_driver);
  647. MODULE_AUTHOR("Rick Altherr <[email protected]>");
  648. MODULE_DESCRIPTION("Aspeed AST2400/2500/2600 ADC Driver");
  649. MODULE_LICENSE("GPL");