ad7298.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * AD7298 SPI ADC driver
  4. *
  5. * Copyright 2011 Analog Devices Inc.
  6. */
  7. #include <linux/device.h>
  8. #include <linux/kernel.h>
  9. #include <linux/slab.h>
  10. #include <linux/sysfs.h>
  11. #include <linux/spi/spi.h>
  12. #include <linux/regulator/consumer.h>
  13. #include <linux/err.h>
  14. #include <linux/delay.h>
  15. #include <linux/mod_devicetable.h>
  16. #include <linux/module.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/bitops.h>
  19. #include <linux/iio/iio.h>
  20. #include <linux/iio/sysfs.h>
  21. #include <linux/iio/buffer.h>
  22. #include <linux/iio/trigger_consumer.h>
  23. #include <linux/iio/triggered_buffer.h>
  24. #define AD7298_WRITE BIT(15) /* write to the control register */
  25. #define AD7298_REPEAT BIT(14) /* repeated conversion enable */
  26. #define AD7298_CH(x) BIT(13 - (x)) /* channel select */
  27. #define AD7298_TSENSE BIT(5) /* temperature conversion enable */
  28. #define AD7298_EXTREF BIT(2) /* external reference enable */
  29. #define AD7298_TAVG BIT(1) /* temperature sensor averaging enable */
  30. #define AD7298_PDD BIT(0) /* partial power down enable */
  31. #define AD7298_MAX_CHAN 8
  32. #define AD7298_INTREF_mV 2500
  33. #define AD7298_CH_TEMP 9
  34. struct ad7298_state {
  35. struct spi_device *spi;
  36. struct regulator *reg;
  37. unsigned ext_ref;
  38. struct spi_transfer ring_xfer[10];
  39. struct spi_transfer scan_single_xfer[3];
  40. struct spi_message ring_msg;
  41. struct spi_message scan_single_msg;
  42. /*
  43. * DMA (thus cache coherency maintenance) requires the
  44. * transfer buffers to live in their own cache lines.
  45. */
  46. __be16 rx_buf[12] __aligned(IIO_DMA_MINALIGN);
  47. __be16 tx_buf[2];
  48. };
  49. #define AD7298_V_CHAN(index) \
  50. { \
  51. .type = IIO_VOLTAGE, \
  52. .indexed = 1, \
  53. .channel = index, \
  54. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
  55. .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE), \
  56. .address = index, \
  57. .scan_index = index, \
  58. .scan_type = { \
  59. .sign = 'u', \
  60. .realbits = 12, \
  61. .storagebits = 16, \
  62. .endianness = IIO_BE, \
  63. }, \
  64. }
  65. static const struct iio_chan_spec ad7298_channels[] = {
  66. {
  67. .type = IIO_TEMP,
  68. .indexed = 1,
  69. .channel = 0,
  70. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
  71. BIT(IIO_CHAN_INFO_SCALE) |
  72. BIT(IIO_CHAN_INFO_OFFSET),
  73. .address = AD7298_CH_TEMP,
  74. .scan_index = -1,
  75. .scan_type = {
  76. .sign = 's',
  77. .realbits = 32,
  78. .storagebits = 32,
  79. },
  80. },
  81. AD7298_V_CHAN(0),
  82. AD7298_V_CHAN(1),
  83. AD7298_V_CHAN(2),
  84. AD7298_V_CHAN(3),
  85. AD7298_V_CHAN(4),
  86. AD7298_V_CHAN(5),
  87. AD7298_V_CHAN(6),
  88. AD7298_V_CHAN(7),
  89. IIO_CHAN_SOFT_TIMESTAMP(8),
  90. };
  91. /*
  92. * ad7298_update_scan_mode() setup the spi transfer buffer for the new scan mask
  93. */
  94. static int ad7298_update_scan_mode(struct iio_dev *indio_dev,
  95. const unsigned long *active_scan_mask)
  96. {
  97. struct ad7298_state *st = iio_priv(indio_dev);
  98. int i, m;
  99. unsigned short command;
  100. int scan_count;
  101. /* Now compute overall size */
  102. scan_count = bitmap_weight(active_scan_mask, indio_dev->masklength);
  103. command = AD7298_WRITE | st->ext_ref;
  104. for (i = 0, m = AD7298_CH(0); i < AD7298_MAX_CHAN; i++, m >>= 1)
  105. if (test_bit(i, active_scan_mask))
  106. command |= m;
  107. st->tx_buf[0] = cpu_to_be16(command);
  108. /* build spi ring message */
  109. st->ring_xfer[0].tx_buf = &st->tx_buf[0];
  110. st->ring_xfer[0].len = 2;
  111. st->ring_xfer[0].cs_change = 1;
  112. st->ring_xfer[1].tx_buf = &st->tx_buf[1];
  113. st->ring_xfer[1].len = 2;
  114. st->ring_xfer[1].cs_change = 1;
  115. spi_message_init(&st->ring_msg);
  116. spi_message_add_tail(&st->ring_xfer[0], &st->ring_msg);
  117. spi_message_add_tail(&st->ring_xfer[1], &st->ring_msg);
  118. for (i = 0; i < scan_count; i++) {
  119. st->ring_xfer[i + 2].rx_buf = &st->rx_buf[i];
  120. st->ring_xfer[i + 2].len = 2;
  121. st->ring_xfer[i + 2].cs_change = 1;
  122. spi_message_add_tail(&st->ring_xfer[i + 2], &st->ring_msg);
  123. }
  124. /* make sure last transfer cs_change is not set */
  125. st->ring_xfer[i + 1].cs_change = 0;
  126. return 0;
  127. }
  128. static irqreturn_t ad7298_trigger_handler(int irq, void *p)
  129. {
  130. struct iio_poll_func *pf = p;
  131. struct iio_dev *indio_dev = pf->indio_dev;
  132. struct ad7298_state *st = iio_priv(indio_dev);
  133. int b_sent;
  134. b_sent = spi_sync(st->spi, &st->ring_msg);
  135. if (b_sent)
  136. goto done;
  137. iio_push_to_buffers_with_timestamp(indio_dev, st->rx_buf,
  138. iio_get_time_ns(indio_dev));
  139. done:
  140. iio_trigger_notify_done(indio_dev->trig);
  141. return IRQ_HANDLED;
  142. }
  143. static int ad7298_scan_direct(struct ad7298_state *st, unsigned ch)
  144. {
  145. int ret;
  146. st->tx_buf[0] = cpu_to_be16(AD7298_WRITE | st->ext_ref |
  147. (AD7298_CH(0) >> ch));
  148. ret = spi_sync(st->spi, &st->scan_single_msg);
  149. if (ret)
  150. return ret;
  151. return be16_to_cpu(st->rx_buf[0]);
  152. }
  153. static int ad7298_scan_temp(struct ad7298_state *st, int *val)
  154. {
  155. int ret;
  156. __be16 buf;
  157. buf = cpu_to_be16(AD7298_WRITE | AD7298_TSENSE |
  158. AD7298_TAVG | st->ext_ref);
  159. ret = spi_write(st->spi, (u8 *)&buf, 2);
  160. if (ret)
  161. return ret;
  162. buf = cpu_to_be16(0);
  163. ret = spi_write(st->spi, (u8 *)&buf, 2);
  164. if (ret)
  165. return ret;
  166. usleep_range(101, 1000); /* sleep > 100us */
  167. ret = spi_read(st->spi, (u8 *)&buf, 2);
  168. if (ret)
  169. return ret;
  170. *val = sign_extend32(be16_to_cpu(buf), 11);
  171. return 0;
  172. }
  173. static int ad7298_get_ref_voltage(struct ad7298_state *st)
  174. {
  175. int vref;
  176. if (st->reg) {
  177. vref = regulator_get_voltage(st->reg);
  178. if (vref < 0)
  179. return vref;
  180. return vref / 1000;
  181. } else {
  182. return AD7298_INTREF_mV;
  183. }
  184. }
  185. static int ad7298_read_raw(struct iio_dev *indio_dev,
  186. struct iio_chan_spec const *chan,
  187. int *val,
  188. int *val2,
  189. long m)
  190. {
  191. int ret;
  192. struct ad7298_state *st = iio_priv(indio_dev);
  193. switch (m) {
  194. case IIO_CHAN_INFO_RAW:
  195. ret = iio_device_claim_direct_mode(indio_dev);
  196. if (ret)
  197. return ret;
  198. if (chan->address == AD7298_CH_TEMP)
  199. ret = ad7298_scan_temp(st, val);
  200. else
  201. ret = ad7298_scan_direct(st, chan->address);
  202. iio_device_release_direct_mode(indio_dev);
  203. if (ret < 0)
  204. return ret;
  205. if (chan->address != AD7298_CH_TEMP)
  206. *val = ret & GENMASK(chan->scan_type.realbits - 1, 0);
  207. return IIO_VAL_INT;
  208. case IIO_CHAN_INFO_SCALE:
  209. switch (chan->type) {
  210. case IIO_VOLTAGE:
  211. *val = ad7298_get_ref_voltage(st);
  212. *val2 = chan->scan_type.realbits;
  213. return IIO_VAL_FRACTIONAL_LOG2;
  214. case IIO_TEMP:
  215. *val = ad7298_get_ref_voltage(st);
  216. *val2 = 10;
  217. return IIO_VAL_FRACTIONAL;
  218. default:
  219. return -EINVAL;
  220. }
  221. case IIO_CHAN_INFO_OFFSET:
  222. *val = 1093 - 2732500 / ad7298_get_ref_voltage(st);
  223. return IIO_VAL_INT;
  224. }
  225. return -EINVAL;
  226. }
  227. static const struct iio_info ad7298_info = {
  228. .read_raw = &ad7298_read_raw,
  229. .update_scan_mode = ad7298_update_scan_mode,
  230. };
  231. static void ad7298_reg_disable(void *data)
  232. {
  233. struct regulator *reg = data;
  234. regulator_disable(reg);
  235. }
  236. static int ad7298_probe(struct spi_device *spi)
  237. {
  238. struct ad7298_state *st;
  239. struct iio_dev *indio_dev;
  240. int ret;
  241. indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*st));
  242. if (indio_dev == NULL)
  243. return -ENOMEM;
  244. st = iio_priv(indio_dev);
  245. st->reg = devm_regulator_get_optional(&spi->dev, "vref");
  246. if (!IS_ERR(st->reg)) {
  247. st->ext_ref = AD7298_EXTREF;
  248. } else {
  249. ret = PTR_ERR(st->reg);
  250. if (ret != -ENODEV)
  251. return ret;
  252. st->reg = NULL;
  253. }
  254. if (st->reg) {
  255. ret = regulator_enable(st->reg);
  256. if (ret)
  257. return ret;
  258. ret = devm_add_action_or_reset(&spi->dev, ad7298_reg_disable,
  259. st->reg);
  260. if (ret)
  261. return ret;
  262. }
  263. st->spi = spi;
  264. indio_dev->name = spi_get_device_id(spi)->name;
  265. indio_dev->modes = INDIO_DIRECT_MODE;
  266. indio_dev->channels = ad7298_channels;
  267. indio_dev->num_channels = ARRAY_SIZE(ad7298_channels);
  268. indio_dev->info = &ad7298_info;
  269. /* Setup default message */
  270. st->scan_single_xfer[0].tx_buf = &st->tx_buf[0];
  271. st->scan_single_xfer[0].len = 2;
  272. st->scan_single_xfer[0].cs_change = 1;
  273. st->scan_single_xfer[1].tx_buf = &st->tx_buf[1];
  274. st->scan_single_xfer[1].len = 2;
  275. st->scan_single_xfer[1].cs_change = 1;
  276. st->scan_single_xfer[2].rx_buf = &st->rx_buf[0];
  277. st->scan_single_xfer[2].len = 2;
  278. spi_message_init(&st->scan_single_msg);
  279. spi_message_add_tail(&st->scan_single_xfer[0], &st->scan_single_msg);
  280. spi_message_add_tail(&st->scan_single_xfer[1], &st->scan_single_msg);
  281. spi_message_add_tail(&st->scan_single_xfer[2], &st->scan_single_msg);
  282. ret = devm_iio_triggered_buffer_setup(&spi->dev, indio_dev, NULL,
  283. &ad7298_trigger_handler, NULL);
  284. if (ret)
  285. return ret;
  286. return devm_iio_device_register(&spi->dev, indio_dev);
  287. }
  288. static const struct acpi_device_id ad7298_acpi_ids[] = {
  289. { "INT3494", 0 },
  290. { }
  291. };
  292. MODULE_DEVICE_TABLE(acpi, ad7298_acpi_ids);
  293. static const struct spi_device_id ad7298_id[] = {
  294. {"ad7298", 0},
  295. {}
  296. };
  297. MODULE_DEVICE_TABLE(spi, ad7298_id);
  298. static struct spi_driver ad7298_driver = {
  299. .driver = {
  300. .name = "ad7298",
  301. .acpi_match_table = ad7298_acpi_ids,
  302. },
  303. .probe = ad7298_probe,
  304. .id_table = ad7298_id,
  305. };
  306. module_spi_driver(ad7298_driver);
  307. MODULE_AUTHOR("Michael Hennerich <[email protected]>");
  308. MODULE_DESCRIPTION("Analog Devices AD7298 ADC");
  309. MODULE_LICENSE("GPL v2");