ad7192.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * AD7190 AD7192 AD7193 AD7195 SPI ADC driver
  4. *
  5. * Copyright 2011-2015 Analog Devices Inc.
  6. */
  7. #include <linux/interrupt.h>
  8. #include <linux/clk.h>
  9. #include <linux/device.h>
  10. #include <linux/kernel.h>
  11. #include <linux/slab.h>
  12. #include <linux/sysfs.h>
  13. #include <linux/spi/spi.h>
  14. #include <linux/regulator/consumer.h>
  15. #include <linux/err.h>
  16. #include <linux/sched.h>
  17. #include <linux/delay.h>
  18. #include <linux/of_device.h>
  19. #include <linux/iio/iio.h>
  20. #include <linux/iio/sysfs.h>
  21. #include <linux/iio/buffer.h>
  22. #include <linux/iio/trigger.h>
  23. #include <linux/iio/trigger_consumer.h>
  24. #include <linux/iio/triggered_buffer.h>
  25. #include <linux/iio/adc/ad_sigma_delta.h>
  26. /* Registers */
  27. #define AD7192_REG_COMM 0 /* Communications Register (WO, 8-bit) */
  28. #define AD7192_REG_STAT 0 /* Status Register (RO, 8-bit) */
  29. #define AD7192_REG_MODE 1 /* Mode Register (RW, 24-bit */
  30. #define AD7192_REG_CONF 2 /* Configuration Register (RW, 24-bit) */
  31. #define AD7192_REG_DATA 3 /* Data Register (RO, 24/32-bit) */
  32. #define AD7192_REG_ID 4 /* ID Register (RO, 8-bit) */
  33. #define AD7192_REG_GPOCON 5 /* GPOCON Register (RO, 8-bit) */
  34. #define AD7192_REG_OFFSET 6 /* Offset Register (RW, 16-bit */
  35. /* (AD7792)/24-bit (AD7192)) */
  36. #define AD7192_REG_FULLSALE 7 /* Full-Scale Register */
  37. /* (RW, 16-bit (AD7792)/24-bit (AD7192)) */
  38. /* Communications Register Bit Designations (AD7192_REG_COMM) */
  39. #define AD7192_COMM_WEN BIT(7) /* Write Enable */
  40. #define AD7192_COMM_WRITE 0 /* Write Operation */
  41. #define AD7192_COMM_READ BIT(6) /* Read Operation */
  42. #define AD7192_COMM_ADDR(x) (((x) & 0x7) << 3) /* Register Address */
  43. #define AD7192_COMM_CREAD BIT(2) /* Continuous Read of Data Register */
  44. /* Status Register Bit Designations (AD7192_REG_STAT) */
  45. #define AD7192_STAT_RDY BIT(7) /* Ready */
  46. #define AD7192_STAT_ERR BIT(6) /* Error (Overrange, Underrange) */
  47. #define AD7192_STAT_NOREF BIT(5) /* Error no external reference */
  48. #define AD7192_STAT_PARITY BIT(4) /* Parity */
  49. #define AD7192_STAT_CH3 BIT(2) /* Channel 3 */
  50. #define AD7192_STAT_CH2 BIT(1) /* Channel 2 */
  51. #define AD7192_STAT_CH1 BIT(0) /* Channel 1 */
  52. /* Mode Register Bit Designations (AD7192_REG_MODE) */
  53. #define AD7192_MODE_SEL(x) (((x) & 0x7) << 21) /* Operation Mode Select */
  54. #define AD7192_MODE_SEL_MASK (0x7 << 21) /* Operation Mode Select Mask */
  55. #define AD7192_MODE_STA(x) (((x) & 0x1) << 20) /* Status Register transmission */
  56. #define AD7192_MODE_STA_MASK BIT(20) /* Status Register transmission Mask */
  57. #define AD7192_MODE_CLKSRC(x) (((x) & 0x3) << 18) /* Clock Source Select */
  58. #define AD7192_MODE_SINC3 BIT(15) /* SINC3 Filter Select */
  59. #define AD7192_MODE_ENPAR BIT(13) /* Parity Enable */
  60. #define AD7192_MODE_CLKDIV BIT(12) /* Clock divide by 2 (AD7190/2 only)*/
  61. #define AD7192_MODE_SCYCLE BIT(11) /* Single cycle conversion */
  62. #define AD7192_MODE_REJ60 BIT(10) /* 50/60Hz notch filter */
  63. #define AD7192_MODE_RATE(x) ((x) & 0x3FF) /* Filter Update Rate Select */
  64. /* Mode Register: AD7192_MODE_SEL options */
  65. #define AD7192_MODE_CONT 0 /* Continuous Conversion Mode */
  66. #define AD7192_MODE_SINGLE 1 /* Single Conversion Mode */
  67. #define AD7192_MODE_IDLE 2 /* Idle Mode */
  68. #define AD7192_MODE_PWRDN 3 /* Power-Down Mode */
  69. #define AD7192_MODE_CAL_INT_ZERO 4 /* Internal Zero-Scale Calibration */
  70. #define AD7192_MODE_CAL_INT_FULL 5 /* Internal Full-Scale Calibration */
  71. #define AD7192_MODE_CAL_SYS_ZERO 6 /* System Zero-Scale Calibration */
  72. #define AD7192_MODE_CAL_SYS_FULL 7 /* System Full-Scale Calibration */
  73. /* Mode Register: AD7192_MODE_CLKSRC options */
  74. #define AD7192_CLK_EXT_MCLK1_2 0 /* External 4.92 MHz Clock connected*/
  75. /* from MCLK1 to MCLK2 */
  76. #define AD7192_CLK_EXT_MCLK2 1 /* External Clock applied to MCLK2 */
  77. #define AD7192_CLK_INT 2 /* Internal 4.92 MHz Clock not */
  78. /* available at the MCLK2 pin */
  79. #define AD7192_CLK_INT_CO 3 /* Internal 4.92 MHz Clock available*/
  80. /* at the MCLK2 pin */
  81. /* Configuration Register Bit Designations (AD7192_REG_CONF) */
  82. #define AD7192_CONF_CHOP BIT(23) /* CHOP enable */
  83. #define AD7192_CONF_ACX BIT(22) /* AC excitation enable(AD7195 only) */
  84. #define AD7192_CONF_REFSEL BIT(20) /* REFIN1/REFIN2 Reference Select */
  85. #define AD7192_CONF_CHAN(x) ((x) << 8) /* Channel select */
  86. #define AD7192_CONF_CHAN_MASK (0x7FF << 8) /* Channel select mask */
  87. #define AD7192_CONF_BURN BIT(7) /* Burnout current enable */
  88. #define AD7192_CONF_REFDET BIT(6) /* Reference detect enable */
  89. #define AD7192_CONF_BUF BIT(4) /* Buffered Mode Enable */
  90. #define AD7192_CONF_UNIPOLAR BIT(3) /* Unipolar/Bipolar Enable */
  91. #define AD7192_CONF_GAIN(x) ((x) & 0x7) /* Gain Select */
  92. #define AD7192_CH_AIN1P_AIN2M BIT(0) /* AIN1(+) - AIN2(-) */
  93. #define AD7192_CH_AIN3P_AIN4M BIT(1) /* AIN3(+) - AIN4(-) */
  94. #define AD7192_CH_TEMP BIT(2) /* Temp Sensor */
  95. #define AD7192_CH_AIN2P_AIN2M BIT(3) /* AIN2(+) - AIN2(-) */
  96. #define AD7192_CH_AIN1 BIT(4) /* AIN1 - AINCOM */
  97. #define AD7192_CH_AIN2 BIT(5) /* AIN2 - AINCOM */
  98. #define AD7192_CH_AIN3 BIT(6) /* AIN3 - AINCOM */
  99. #define AD7192_CH_AIN4 BIT(7) /* AIN4 - AINCOM */
  100. #define AD7193_CH_AIN1P_AIN2M 0x001 /* AIN1(+) - AIN2(-) */
  101. #define AD7193_CH_AIN3P_AIN4M 0x002 /* AIN3(+) - AIN4(-) */
  102. #define AD7193_CH_AIN5P_AIN6M 0x004 /* AIN5(+) - AIN6(-) */
  103. #define AD7193_CH_AIN7P_AIN8M 0x008 /* AIN7(+) - AIN8(-) */
  104. #define AD7193_CH_TEMP 0x100 /* Temp senseor */
  105. #define AD7193_CH_AIN2P_AIN2M 0x200 /* AIN2(+) - AIN2(-) */
  106. #define AD7193_CH_AIN1 0x401 /* AIN1 - AINCOM */
  107. #define AD7193_CH_AIN2 0x402 /* AIN2 - AINCOM */
  108. #define AD7193_CH_AIN3 0x404 /* AIN3 - AINCOM */
  109. #define AD7193_CH_AIN4 0x408 /* AIN4 - AINCOM */
  110. #define AD7193_CH_AIN5 0x410 /* AIN5 - AINCOM */
  111. #define AD7193_CH_AIN6 0x420 /* AIN6 - AINCOM */
  112. #define AD7193_CH_AIN7 0x440 /* AIN7 - AINCOM */
  113. #define AD7193_CH_AIN8 0x480 /* AIN7 - AINCOM */
  114. #define AD7193_CH_AINCOM 0x600 /* AINCOM - AINCOM */
  115. /* ID Register Bit Designations (AD7192_REG_ID) */
  116. #define CHIPID_AD7190 0x4
  117. #define CHIPID_AD7192 0x0
  118. #define CHIPID_AD7193 0x2
  119. #define CHIPID_AD7195 0x6
  120. #define AD7192_ID_MASK 0x0F
  121. /* GPOCON Register Bit Designations (AD7192_REG_GPOCON) */
  122. #define AD7192_GPOCON_BPDSW BIT(6) /* Bridge power-down switch enable */
  123. #define AD7192_GPOCON_GP32EN BIT(5) /* Digital Output P3 and P2 enable */
  124. #define AD7192_GPOCON_GP10EN BIT(4) /* Digital Output P1 and P0 enable */
  125. #define AD7192_GPOCON_P3DAT BIT(3) /* P3 state */
  126. #define AD7192_GPOCON_P2DAT BIT(2) /* P2 state */
  127. #define AD7192_GPOCON_P1DAT BIT(1) /* P1 state */
  128. #define AD7192_GPOCON_P0DAT BIT(0) /* P0 state */
  129. #define AD7192_EXT_FREQ_MHZ_MIN 2457600
  130. #define AD7192_EXT_FREQ_MHZ_MAX 5120000
  131. #define AD7192_INT_FREQ_MHZ 4915200
  132. #define AD7192_NO_SYNC_FILTER 1
  133. #define AD7192_SYNC3_FILTER 3
  134. #define AD7192_SYNC4_FILTER 4
  135. /* NOTE:
  136. * The AD7190/2/5 features a dual use data out ready DOUT/RDY output.
  137. * In order to avoid contentions on the SPI bus, it's therefore necessary
  138. * to use spi bus locking.
  139. *
  140. * The DOUT/RDY output must also be wired to an interrupt capable GPIO.
  141. */
  142. enum {
  143. AD7192_SYSCALIB_ZERO_SCALE,
  144. AD7192_SYSCALIB_FULL_SCALE,
  145. };
  146. enum {
  147. ID_AD7190,
  148. ID_AD7192,
  149. ID_AD7193,
  150. ID_AD7195,
  151. };
  152. struct ad7192_chip_info {
  153. unsigned int chip_id;
  154. const char *name;
  155. };
  156. struct ad7192_state {
  157. const struct ad7192_chip_info *chip_info;
  158. struct regulator *avdd;
  159. struct regulator *vref;
  160. struct clk *mclk;
  161. u16 int_vref_mv;
  162. u32 fclk;
  163. u32 f_order;
  164. u32 mode;
  165. u32 conf;
  166. u32 scale_avail[8][2];
  167. u8 gpocon;
  168. u8 clock_sel;
  169. struct mutex lock; /* protect sensor state */
  170. u8 syscalib_mode[8];
  171. struct ad_sigma_delta sd;
  172. };
  173. static const char * const ad7192_syscalib_modes[] = {
  174. [AD7192_SYSCALIB_ZERO_SCALE] = "zero_scale",
  175. [AD7192_SYSCALIB_FULL_SCALE] = "full_scale",
  176. };
  177. static int ad7192_set_syscalib_mode(struct iio_dev *indio_dev,
  178. const struct iio_chan_spec *chan,
  179. unsigned int mode)
  180. {
  181. struct ad7192_state *st = iio_priv(indio_dev);
  182. st->syscalib_mode[chan->channel] = mode;
  183. return 0;
  184. }
  185. static int ad7192_get_syscalib_mode(struct iio_dev *indio_dev,
  186. const struct iio_chan_spec *chan)
  187. {
  188. struct ad7192_state *st = iio_priv(indio_dev);
  189. return st->syscalib_mode[chan->channel];
  190. }
  191. static ssize_t ad7192_write_syscalib(struct iio_dev *indio_dev,
  192. uintptr_t private,
  193. const struct iio_chan_spec *chan,
  194. const char *buf, size_t len)
  195. {
  196. struct ad7192_state *st = iio_priv(indio_dev);
  197. bool sys_calib;
  198. int ret, temp;
  199. ret = kstrtobool(buf, &sys_calib);
  200. if (ret)
  201. return ret;
  202. temp = st->syscalib_mode[chan->channel];
  203. if (sys_calib) {
  204. if (temp == AD7192_SYSCALIB_ZERO_SCALE)
  205. ret = ad_sd_calibrate(&st->sd, AD7192_MODE_CAL_SYS_ZERO,
  206. chan->address);
  207. else
  208. ret = ad_sd_calibrate(&st->sd, AD7192_MODE_CAL_SYS_FULL,
  209. chan->address);
  210. }
  211. return ret ? ret : len;
  212. }
  213. static const struct iio_enum ad7192_syscalib_mode_enum = {
  214. .items = ad7192_syscalib_modes,
  215. .num_items = ARRAY_SIZE(ad7192_syscalib_modes),
  216. .set = ad7192_set_syscalib_mode,
  217. .get = ad7192_get_syscalib_mode
  218. };
  219. static const struct iio_chan_spec_ext_info ad7192_calibsys_ext_info[] = {
  220. {
  221. .name = "sys_calibration",
  222. .write = ad7192_write_syscalib,
  223. .shared = IIO_SEPARATE,
  224. },
  225. IIO_ENUM("sys_calibration_mode", IIO_SEPARATE,
  226. &ad7192_syscalib_mode_enum),
  227. IIO_ENUM_AVAILABLE("sys_calibration_mode", IIO_SHARED_BY_TYPE,
  228. &ad7192_syscalib_mode_enum),
  229. {}
  230. };
  231. static struct ad7192_state *ad_sigma_delta_to_ad7192(struct ad_sigma_delta *sd)
  232. {
  233. return container_of(sd, struct ad7192_state, sd);
  234. }
  235. static int ad7192_set_channel(struct ad_sigma_delta *sd, unsigned int channel)
  236. {
  237. struct ad7192_state *st = ad_sigma_delta_to_ad7192(sd);
  238. st->conf &= ~AD7192_CONF_CHAN_MASK;
  239. st->conf |= AD7192_CONF_CHAN(channel);
  240. return ad_sd_write_reg(&st->sd, AD7192_REG_CONF, 3, st->conf);
  241. }
  242. static int ad7192_set_mode(struct ad_sigma_delta *sd,
  243. enum ad_sigma_delta_mode mode)
  244. {
  245. struct ad7192_state *st = ad_sigma_delta_to_ad7192(sd);
  246. st->mode &= ~AD7192_MODE_SEL_MASK;
  247. st->mode |= AD7192_MODE_SEL(mode);
  248. return ad_sd_write_reg(&st->sd, AD7192_REG_MODE, 3, st->mode);
  249. }
  250. static int ad7192_append_status(struct ad_sigma_delta *sd, bool append)
  251. {
  252. struct ad7192_state *st = ad_sigma_delta_to_ad7192(sd);
  253. unsigned int mode = st->mode;
  254. int ret;
  255. mode &= ~AD7192_MODE_STA_MASK;
  256. mode |= AD7192_MODE_STA(append);
  257. ret = ad_sd_write_reg(&st->sd, AD7192_REG_MODE, 3, mode);
  258. if (ret < 0)
  259. return ret;
  260. st->mode = mode;
  261. return 0;
  262. }
  263. static int ad7192_disable_all(struct ad_sigma_delta *sd)
  264. {
  265. struct ad7192_state *st = ad_sigma_delta_to_ad7192(sd);
  266. u32 conf = st->conf;
  267. int ret;
  268. conf &= ~AD7192_CONF_CHAN_MASK;
  269. ret = ad_sd_write_reg(&st->sd, AD7192_REG_CONF, 3, conf);
  270. if (ret < 0)
  271. return ret;
  272. st->conf = conf;
  273. return 0;
  274. }
  275. static const struct ad_sigma_delta_info ad7192_sigma_delta_info = {
  276. .set_channel = ad7192_set_channel,
  277. .append_status = ad7192_append_status,
  278. .disable_all = ad7192_disable_all,
  279. .set_mode = ad7192_set_mode,
  280. .has_registers = true,
  281. .addr_shift = 3,
  282. .read_mask = BIT(6),
  283. .status_ch_mask = GENMASK(3, 0),
  284. .num_slots = 4,
  285. .irq_flags = IRQF_TRIGGER_FALLING,
  286. };
  287. static const struct ad_sd_calib_data ad7192_calib_arr[8] = {
  288. {AD7192_MODE_CAL_INT_ZERO, AD7192_CH_AIN1},
  289. {AD7192_MODE_CAL_INT_FULL, AD7192_CH_AIN1},
  290. {AD7192_MODE_CAL_INT_ZERO, AD7192_CH_AIN2},
  291. {AD7192_MODE_CAL_INT_FULL, AD7192_CH_AIN2},
  292. {AD7192_MODE_CAL_INT_ZERO, AD7192_CH_AIN3},
  293. {AD7192_MODE_CAL_INT_FULL, AD7192_CH_AIN3},
  294. {AD7192_MODE_CAL_INT_ZERO, AD7192_CH_AIN4},
  295. {AD7192_MODE_CAL_INT_FULL, AD7192_CH_AIN4}
  296. };
  297. static int ad7192_calibrate_all(struct ad7192_state *st)
  298. {
  299. return ad_sd_calibrate_all(&st->sd, ad7192_calib_arr,
  300. ARRAY_SIZE(ad7192_calib_arr));
  301. }
  302. static inline bool ad7192_valid_external_frequency(u32 freq)
  303. {
  304. return (freq >= AD7192_EXT_FREQ_MHZ_MIN &&
  305. freq <= AD7192_EXT_FREQ_MHZ_MAX);
  306. }
  307. static int ad7192_of_clock_select(struct ad7192_state *st)
  308. {
  309. struct device_node *np = st->sd.spi->dev.of_node;
  310. unsigned int clock_sel;
  311. clock_sel = AD7192_CLK_INT;
  312. /* use internal clock */
  313. if (!st->mclk) {
  314. if (of_property_read_bool(np, "adi,int-clock-output-enable"))
  315. clock_sel = AD7192_CLK_INT_CO;
  316. } else {
  317. if (of_property_read_bool(np, "adi,clock-xtal"))
  318. clock_sel = AD7192_CLK_EXT_MCLK1_2;
  319. else
  320. clock_sel = AD7192_CLK_EXT_MCLK2;
  321. }
  322. return clock_sel;
  323. }
  324. static int ad7192_setup(struct iio_dev *indio_dev, struct device_node *np)
  325. {
  326. struct ad7192_state *st = iio_priv(indio_dev);
  327. bool rej60_en, refin2_en;
  328. bool buf_en, bipolar, burnout_curr_en;
  329. unsigned long long scale_uv;
  330. int i, ret, id;
  331. /* reset the serial interface */
  332. ret = ad_sd_reset(&st->sd, 48);
  333. if (ret < 0)
  334. return ret;
  335. usleep_range(500, 1000); /* Wait for at least 500us */
  336. /* write/read test for device presence */
  337. ret = ad_sd_read_reg(&st->sd, AD7192_REG_ID, 1, &id);
  338. if (ret)
  339. return ret;
  340. id &= AD7192_ID_MASK;
  341. if (id != st->chip_info->chip_id)
  342. dev_warn(&st->sd.spi->dev, "device ID query failed (0x%X)\n",
  343. id);
  344. st->mode = AD7192_MODE_SEL(AD7192_MODE_IDLE) |
  345. AD7192_MODE_CLKSRC(st->clock_sel) |
  346. AD7192_MODE_RATE(480);
  347. st->conf = AD7192_CONF_GAIN(0);
  348. rej60_en = of_property_read_bool(np, "adi,rejection-60-Hz-enable");
  349. if (rej60_en)
  350. st->mode |= AD7192_MODE_REJ60;
  351. refin2_en = of_property_read_bool(np, "adi,refin2-pins-enable");
  352. if (refin2_en && st->chip_info->chip_id != CHIPID_AD7195)
  353. st->conf |= AD7192_CONF_REFSEL;
  354. st->conf &= ~AD7192_CONF_CHOP;
  355. st->f_order = AD7192_NO_SYNC_FILTER;
  356. buf_en = of_property_read_bool(np, "adi,buffer-enable");
  357. if (buf_en)
  358. st->conf |= AD7192_CONF_BUF;
  359. bipolar = of_property_read_bool(np, "bipolar");
  360. if (!bipolar)
  361. st->conf |= AD7192_CONF_UNIPOLAR;
  362. burnout_curr_en = of_property_read_bool(np,
  363. "adi,burnout-currents-enable");
  364. if (burnout_curr_en && buf_en) {
  365. st->conf |= AD7192_CONF_BURN;
  366. } else if (burnout_curr_en) {
  367. dev_warn(&st->sd.spi->dev,
  368. "Can't enable burnout currents: see CHOP or buffer\n");
  369. }
  370. ret = ad_sd_write_reg(&st->sd, AD7192_REG_MODE, 3, st->mode);
  371. if (ret)
  372. return ret;
  373. ret = ad_sd_write_reg(&st->sd, AD7192_REG_CONF, 3, st->conf);
  374. if (ret)
  375. return ret;
  376. ret = ad7192_calibrate_all(st);
  377. if (ret)
  378. return ret;
  379. /* Populate available ADC input ranges */
  380. for (i = 0; i < ARRAY_SIZE(st->scale_avail); i++) {
  381. scale_uv = ((u64)st->int_vref_mv * 100000000)
  382. >> (indio_dev->channels[0].scan_type.realbits -
  383. ((st->conf & AD7192_CONF_UNIPOLAR) ? 0 : 1));
  384. scale_uv >>= i;
  385. st->scale_avail[i][1] = do_div(scale_uv, 100000000) * 10;
  386. st->scale_avail[i][0] = scale_uv;
  387. }
  388. return 0;
  389. }
  390. static ssize_t ad7192_show_ac_excitation(struct device *dev,
  391. struct device_attribute *attr,
  392. char *buf)
  393. {
  394. struct iio_dev *indio_dev = dev_to_iio_dev(dev);
  395. struct ad7192_state *st = iio_priv(indio_dev);
  396. return sysfs_emit(buf, "%d\n", !!(st->conf & AD7192_CONF_ACX));
  397. }
  398. static ssize_t ad7192_show_bridge_switch(struct device *dev,
  399. struct device_attribute *attr,
  400. char *buf)
  401. {
  402. struct iio_dev *indio_dev = dev_to_iio_dev(dev);
  403. struct ad7192_state *st = iio_priv(indio_dev);
  404. return sysfs_emit(buf, "%d\n", !!(st->gpocon & AD7192_GPOCON_BPDSW));
  405. }
  406. static ssize_t ad7192_set(struct device *dev,
  407. struct device_attribute *attr,
  408. const char *buf,
  409. size_t len)
  410. {
  411. struct iio_dev *indio_dev = dev_to_iio_dev(dev);
  412. struct ad7192_state *st = iio_priv(indio_dev);
  413. struct iio_dev_attr *this_attr = to_iio_dev_attr(attr);
  414. int ret;
  415. bool val;
  416. ret = kstrtobool(buf, &val);
  417. if (ret < 0)
  418. return ret;
  419. ret = iio_device_claim_direct_mode(indio_dev);
  420. if (ret)
  421. return ret;
  422. switch ((u32)this_attr->address) {
  423. case AD7192_REG_GPOCON:
  424. if (val)
  425. st->gpocon |= AD7192_GPOCON_BPDSW;
  426. else
  427. st->gpocon &= ~AD7192_GPOCON_BPDSW;
  428. ad_sd_write_reg(&st->sd, AD7192_REG_GPOCON, 1, st->gpocon);
  429. break;
  430. case AD7192_REG_CONF:
  431. if (val)
  432. st->conf |= AD7192_CONF_ACX;
  433. else
  434. st->conf &= ~AD7192_CONF_ACX;
  435. ad_sd_write_reg(&st->sd, AD7192_REG_CONF, 3, st->conf);
  436. break;
  437. default:
  438. ret = -EINVAL;
  439. }
  440. iio_device_release_direct_mode(indio_dev);
  441. return ret ? ret : len;
  442. }
  443. static void ad7192_get_available_filter_freq(struct ad7192_state *st,
  444. int *freq)
  445. {
  446. unsigned int fadc;
  447. /* Formulas for filter at page 25 of the datasheet */
  448. fadc = DIV_ROUND_CLOSEST(st->fclk,
  449. AD7192_SYNC4_FILTER * AD7192_MODE_RATE(st->mode));
  450. freq[0] = DIV_ROUND_CLOSEST(fadc * 240, 1024);
  451. fadc = DIV_ROUND_CLOSEST(st->fclk,
  452. AD7192_SYNC3_FILTER * AD7192_MODE_RATE(st->mode));
  453. freq[1] = DIV_ROUND_CLOSEST(fadc * 240, 1024);
  454. fadc = DIV_ROUND_CLOSEST(st->fclk, AD7192_MODE_RATE(st->mode));
  455. freq[2] = DIV_ROUND_CLOSEST(fadc * 230, 1024);
  456. freq[3] = DIV_ROUND_CLOSEST(fadc * 272, 1024);
  457. }
  458. static ssize_t ad7192_show_filter_avail(struct device *dev,
  459. struct device_attribute *attr,
  460. char *buf)
  461. {
  462. struct iio_dev *indio_dev = dev_to_iio_dev(dev);
  463. struct ad7192_state *st = iio_priv(indio_dev);
  464. unsigned int freq_avail[4], i;
  465. size_t len = 0;
  466. ad7192_get_available_filter_freq(st, freq_avail);
  467. for (i = 0; i < ARRAY_SIZE(freq_avail); i++)
  468. len += scnprintf(buf + len, PAGE_SIZE - len,
  469. "%d.%d ", freq_avail[i] / 1000,
  470. freq_avail[i] % 1000);
  471. buf[len - 1] = '\n';
  472. return len;
  473. }
  474. static IIO_DEVICE_ATTR(filter_low_pass_3db_frequency_available,
  475. 0444, ad7192_show_filter_avail, NULL, 0);
  476. static IIO_DEVICE_ATTR(bridge_switch_en, 0644,
  477. ad7192_show_bridge_switch, ad7192_set,
  478. AD7192_REG_GPOCON);
  479. static IIO_DEVICE_ATTR(ac_excitation_en, 0644,
  480. ad7192_show_ac_excitation, ad7192_set,
  481. AD7192_REG_CONF);
  482. static struct attribute *ad7192_attributes[] = {
  483. &iio_dev_attr_filter_low_pass_3db_frequency_available.dev_attr.attr,
  484. &iio_dev_attr_bridge_switch_en.dev_attr.attr,
  485. NULL
  486. };
  487. static const struct attribute_group ad7192_attribute_group = {
  488. .attrs = ad7192_attributes,
  489. };
  490. static struct attribute *ad7195_attributes[] = {
  491. &iio_dev_attr_filter_low_pass_3db_frequency_available.dev_attr.attr,
  492. &iio_dev_attr_bridge_switch_en.dev_attr.attr,
  493. &iio_dev_attr_ac_excitation_en.dev_attr.attr,
  494. NULL
  495. };
  496. static const struct attribute_group ad7195_attribute_group = {
  497. .attrs = ad7195_attributes,
  498. };
  499. static unsigned int ad7192_get_temp_scale(bool unipolar)
  500. {
  501. return unipolar ? 2815 * 2 : 2815;
  502. }
  503. static int ad7192_set_3db_filter_freq(struct ad7192_state *st,
  504. int val, int val2)
  505. {
  506. int freq_avail[4], i, ret, freq;
  507. unsigned int diff_new, diff_old;
  508. int idx = 0;
  509. diff_old = U32_MAX;
  510. freq = val * 1000 + val2;
  511. ad7192_get_available_filter_freq(st, freq_avail);
  512. for (i = 0; i < ARRAY_SIZE(freq_avail); i++) {
  513. diff_new = abs(freq - freq_avail[i]);
  514. if (diff_new < diff_old) {
  515. diff_old = diff_new;
  516. idx = i;
  517. }
  518. }
  519. switch (idx) {
  520. case 0:
  521. st->f_order = AD7192_SYNC4_FILTER;
  522. st->mode &= ~AD7192_MODE_SINC3;
  523. st->conf |= AD7192_CONF_CHOP;
  524. break;
  525. case 1:
  526. st->f_order = AD7192_SYNC3_FILTER;
  527. st->mode |= AD7192_MODE_SINC3;
  528. st->conf |= AD7192_CONF_CHOP;
  529. break;
  530. case 2:
  531. st->f_order = AD7192_NO_SYNC_FILTER;
  532. st->mode &= ~AD7192_MODE_SINC3;
  533. st->conf &= ~AD7192_CONF_CHOP;
  534. break;
  535. case 3:
  536. st->f_order = AD7192_NO_SYNC_FILTER;
  537. st->mode |= AD7192_MODE_SINC3;
  538. st->conf &= ~AD7192_CONF_CHOP;
  539. break;
  540. }
  541. ret = ad_sd_write_reg(&st->sd, AD7192_REG_MODE, 3, st->mode);
  542. if (ret < 0)
  543. return ret;
  544. return ad_sd_write_reg(&st->sd, AD7192_REG_CONF, 3, st->conf);
  545. }
  546. static int ad7192_get_3db_filter_freq(struct ad7192_state *st)
  547. {
  548. unsigned int fadc;
  549. fadc = DIV_ROUND_CLOSEST(st->fclk,
  550. st->f_order * AD7192_MODE_RATE(st->mode));
  551. if (st->conf & AD7192_CONF_CHOP)
  552. return DIV_ROUND_CLOSEST(fadc * 240, 1024);
  553. if (st->mode & AD7192_MODE_SINC3)
  554. return DIV_ROUND_CLOSEST(fadc * 272, 1024);
  555. else
  556. return DIV_ROUND_CLOSEST(fadc * 230, 1024);
  557. }
  558. static int ad7192_read_raw(struct iio_dev *indio_dev,
  559. struct iio_chan_spec const *chan,
  560. int *val,
  561. int *val2,
  562. long m)
  563. {
  564. struct ad7192_state *st = iio_priv(indio_dev);
  565. bool unipolar = !!(st->conf & AD7192_CONF_UNIPOLAR);
  566. switch (m) {
  567. case IIO_CHAN_INFO_RAW:
  568. return ad_sigma_delta_single_conversion(indio_dev, chan, val);
  569. case IIO_CHAN_INFO_SCALE:
  570. switch (chan->type) {
  571. case IIO_VOLTAGE:
  572. mutex_lock(&st->lock);
  573. *val = st->scale_avail[AD7192_CONF_GAIN(st->conf)][0];
  574. *val2 = st->scale_avail[AD7192_CONF_GAIN(st->conf)][1];
  575. mutex_unlock(&st->lock);
  576. return IIO_VAL_INT_PLUS_NANO;
  577. case IIO_TEMP:
  578. *val = 0;
  579. *val2 = 1000000000 / ad7192_get_temp_scale(unipolar);
  580. return IIO_VAL_INT_PLUS_NANO;
  581. default:
  582. return -EINVAL;
  583. }
  584. case IIO_CHAN_INFO_OFFSET:
  585. if (!unipolar)
  586. *val = -(1 << (chan->scan_type.realbits - 1));
  587. else
  588. *val = 0;
  589. /* Kelvin to Celsius */
  590. if (chan->type == IIO_TEMP)
  591. *val -= 273 * ad7192_get_temp_scale(unipolar);
  592. return IIO_VAL_INT;
  593. case IIO_CHAN_INFO_SAMP_FREQ:
  594. *val = st->fclk /
  595. (st->f_order * 1024 * AD7192_MODE_RATE(st->mode));
  596. return IIO_VAL_INT;
  597. case IIO_CHAN_INFO_LOW_PASS_FILTER_3DB_FREQUENCY:
  598. *val = ad7192_get_3db_filter_freq(st);
  599. *val2 = 1000;
  600. return IIO_VAL_FRACTIONAL;
  601. }
  602. return -EINVAL;
  603. }
  604. static int ad7192_write_raw(struct iio_dev *indio_dev,
  605. struct iio_chan_spec const *chan,
  606. int val,
  607. int val2,
  608. long mask)
  609. {
  610. struct ad7192_state *st = iio_priv(indio_dev);
  611. int ret, i, div;
  612. unsigned int tmp;
  613. ret = iio_device_claim_direct_mode(indio_dev);
  614. if (ret)
  615. return ret;
  616. switch (mask) {
  617. case IIO_CHAN_INFO_SCALE:
  618. ret = -EINVAL;
  619. mutex_lock(&st->lock);
  620. for (i = 0; i < ARRAY_SIZE(st->scale_avail); i++)
  621. if (val2 == st->scale_avail[i][1]) {
  622. ret = 0;
  623. tmp = st->conf;
  624. st->conf &= ~AD7192_CONF_GAIN(-1);
  625. st->conf |= AD7192_CONF_GAIN(i);
  626. if (tmp == st->conf)
  627. break;
  628. ad_sd_write_reg(&st->sd, AD7192_REG_CONF,
  629. 3, st->conf);
  630. ad7192_calibrate_all(st);
  631. break;
  632. }
  633. mutex_unlock(&st->lock);
  634. break;
  635. case IIO_CHAN_INFO_SAMP_FREQ:
  636. if (!val) {
  637. ret = -EINVAL;
  638. break;
  639. }
  640. div = st->fclk / (val * st->f_order * 1024);
  641. if (div < 1 || div > 1023) {
  642. ret = -EINVAL;
  643. break;
  644. }
  645. st->mode &= ~AD7192_MODE_RATE(-1);
  646. st->mode |= AD7192_MODE_RATE(div);
  647. ad_sd_write_reg(&st->sd, AD7192_REG_MODE, 3, st->mode);
  648. break;
  649. case IIO_CHAN_INFO_LOW_PASS_FILTER_3DB_FREQUENCY:
  650. ret = ad7192_set_3db_filter_freq(st, val, val2 / 1000);
  651. break;
  652. default:
  653. ret = -EINVAL;
  654. }
  655. iio_device_release_direct_mode(indio_dev);
  656. return ret;
  657. }
  658. static int ad7192_write_raw_get_fmt(struct iio_dev *indio_dev,
  659. struct iio_chan_spec const *chan,
  660. long mask)
  661. {
  662. switch (mask) {
  663. case IIO_CHAN_INFO_SCALE:
  664. return IIO_VAL_INT_PLUS_NANO;
  665. case IIO_CHAN_INFO_SAMP_FREQ:
  666. return IIO_VAL_INT;
  667. case IIO_CHAN_INFO_LOW_PASS_FILTER_3DB_FREQUENCY:
  668. return IIO_VAL_INT_PLUS_MICRO;
  669. default:
  670. return -EINVAL;
  671. }
  672. }
  673. static int ad7192_read_avail(struct iio_dev *indio_dev,
  674. struct iio_chan_spec const *chan,
  675. const int **vals, int *type, int *length,
  676. long mask)
  677. {
  678. struct ad7192_state *st = iio_priv(indio_dev);
  679. switch (mask) {
  680. case IIO_CHAN_INFO_SCALE:
  681. *vals = (int *)st->scale_avail;
  682. *type = IIO_VAL_INT_PLUS_NANO;
  683. /* Values are stored in a 2D matrix */
  684. *length = ARRAY_SIZE(st->scale_avail) * 2;
  685. return IIO_AVAIL_LIST;
  686. }
  687. return -EINVAL;
  688. }
  689. static int ad7192_update_scan_mode(struct iio_dev *indio_dev, const unsigned long *scan_mask)
  690. {
  691. struct ad7192_state *st = iio_priv(indio_dev);
  692. u32 conf = st->conf;
  693. int ret;
  694. int i;
  695. conf &= ~AD7192_CONF_CHAN_MASK;
  696. for_each_set_bit(i, scan_mask, 8)
  697. conf |= AD7192_CONF_CHAN(i);
  698. ret = ad_sd_write_reg(&st->sd, AD7192_REG_CONF, 3, conf);
  699. if (ret < 0)
  700. return ret;
  701. st->conf = conf;
  702. return 0;
  703. }
  704. static const struct iio_info ad7192_info = {
  705. .read_raw = ad7192_read_raw,
  706. .write_raw = ad7192_write_raw,
  707. .write_raw_get_fmt = ad7192_write_raw_get_fmt,
  708. .read_avail = ad7192_read_avail,
  709. .attrs = &ad7192_attribute_group,
  710. .validate_trigger = ad_sd_validate_trigger,
  711. .update_scan_mode = ad7192_update_scan_mode,
  712. };
  713. static const struct iio_info ad7195_info = {
  714. .read_raw = ad7192_read_raw,
  715. .write_raw = ad7192_write_raw,
  716. .write_raw_get_fmt = ad7192_write_raw_get_fmt,
  717. .read_avail = ad7192_read_avail,
  718. .attrs = &ad7195_attribute_group,
  719. .validate_trigger = ad_sd_validate_trigger,
  720. .update_scan_mode = ad7192_update_scan_mode,
  721. };
  722. #define __AD719x_CHANNEL(_si, _channel1, _channel2, _address, _extend_name, \
  723. _type, _mask_type_av, _ext_info) \
  724. { \
  725. .type = (_type), \
  726. .differential = ((_channel2) == -1 ? 0 : 1), \
  727. .indexed = 1, \
  728. .channel = (_channel1), \
  729. .channel2 = (_channel2), \
  730. .address = (_address), \
  731. .extend_name = (_extend_name), \
  732. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
  733. BIT(IIO_CHAN_INFO_OFFSET), \
  734. .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE), \
  735. .info_mask_shared_by_all = BIT(IIO_CHAN_INFO_SAMP_FREQ) | \
  736. BIT(IIO_CHAN_INFO_LOW_PASS_FILTER_3DB_FREQUENCY), \
  737. .info_mask_shared_by_type_available = (_mask_type_av), \
  738. .ext_info = (_ext_info), \
  739. .scan_index = (_si), \
  740. .scan_type = { \
  741. .sign = 'u', \
  742. .realbits = 24, \
  743. .storagebits = 32, \
  744. .endianness = IIO_BE, \
  745. }, \
  746. }
  747. #define AD719x_DIFF_CHANNEL(_si, _channel1, _channel2, _address) \
  748. __AD719x_CHANNEL(_si, _channel1, _channel2, _address, NULL, \
  749. IIO_VOLTAGE, BIT(IIO_CHAN_INFO_SCALE), \
  750. ad7192_calibsys_ext_info)
  751. #define AD719x_CHANNEL(_si, _channel1, _address) \
  752. __AD719x_CHANNEL(_si, _channel1, -1, _address, NULL, IIO_VOLTAGE, \
  753. BIT(IIO_CHAN_INFO_SCALE), ad7192_calibsys_ext_info)
  754. #define AD719x_TEMP_CHANNEL(_si, _address) \
  755. __AD719x_CHANNEL(_si, 0, -1, _address, NULL, IIO_TEMP, 0, NULL)
  756. static const struct iio_chan_spec ad7192_channels[] = {
  757. AD719x_DIFF_CHANNEL(0, 1, 2, AD7192_CH_AIN1P_AIN2M),
  758. AD719x_DIFF_CHANNEL(1, 3, 4, AD7192_CH_AIN3P_AIN4M),
  759. AD719x_TEMP_CHANNEL(2, AD7192_CH_TEMP),
  760. AD719x_DIFF_CHANNEL(3, 2, 2, AD7192_CH_AIN2P_AIN2M),
  761. AD719x_CHANNEL(4, 1, AD7192_CH_AIN1),
  762. AD719x_CHANNEL(5, 2, AD7192_CH_AIN2),
  763. AD719x_CHANNEL(6, 3, AD7192_CH_AIN3),
  764. AD719x_CHANNEL(7, 4, AD7192_CH_AIN4),
  765. IIO_CHAN_SOFT_TIMESTAMP(8),
  766. };
  767. static const struct iio_chan_spec ad7193_channels[] = {
  768. AD719x_DIFF_CHANNEL(0, 1, 2, AD7193_CH_AIN1P_AIN2M),
  769. AD719x_DIFF_CHANNEL(1, 3, 4, AD7193_CH_AIN3P_AIN4M),
  770. AD719x_DIFF_CHANNEL(2, 5, 6, AD7193_CH_AIN5P_AIN6M),
  771. AD719x_DIFF_CHANNEL(3, 7, 8, AD7193_CH_AIN7P_AIN8M),
  772. AD719x_TEMP_CHANNEL(4, AD7193_CH_TEMP),
  773. AD719x_DIFF_CHANNEL(5, 2, 2, AD7193_CH_AIN2P_AIN2M),
  774. AD719x_CHANNEL(6, 1, AD7193_CH_AIN1),
  775. AD719x_CHANNEL(7, 2, AD7193_CH_AIN2),
  776. AD719x_CHANNEL(8, 3, AD7193_CH_AIN3),
  777. AD719x_CHANNEL(9, 4, AD7193_CH_AIN4),
  778. AD719x_CHANNEL(10, 5, AD7193_CH_AIN5),
  779. AD719x_CHANNEL(11, 6, AD7193_CH_AIN6),
  780. AD719x_CHANNEL(12, 7, AD7193_CH_AIN7),
  781. AD719x_CHANNEL(13, 8, AD7193_CH_AIN8),
  782. IIO_CHAN_SOFT_TIMESTAMP(14),
  783. };
  784. static const struct ad7192_chip_info ad7192_chip_info_tbl[] = {
  785. [ID_AD7190] = {
  786. .chip_id = CHIPID_AD7190,
  787. .name = "ad7190",
  788. },
  789. [ID_AD7192] = {
  790. .chip_id = CHIPID_AD7192,
  791. .name = "ad7192",
  792. },
  793. [ID_AD7193] = {
  794. .chip_id = CHIPID_AD7193,
  795. .name = "ad7193",
  796. },
  797. [ID_AD7195] = {
  798. .chip_id = CHIPID_AD7195,
  799. .name = "ad7195",
  800. },
  801. };
  802. static int ad7192_channels_config(struct iio_dev *indio_dev)
  803. {
  804. struct ad7192_state *st = iio_priv(indio_dev);
  805. switch (st->chip_info->chip_id) {
  806. case CHIPID_AD7193:
  807. indio_dev->channels = ad7193_channels;
  808. indio_dev->num_channels = ARRAY_SIZE(ad7193_channels);
  809. break;
  810. default:
  811. indio_dev->channels = ad7192_channels;
  812. indio_dev->num_channels = ARRAY_SIZE(ad7192_channels);
  813. break;
  814. }
  815. return 0;
  816. }
  817. static void ad7192_reg_disable(void *reg)
  818. {
  819. regulator_disable(reg);
  820. }
  821. static void ad7192_clk_disable(void *clk)
  822. {
  823. clk_disable_unprepare(clk);
  824. }
  825. static int ad7192_probe(struct spi_device *spi)
  826. {
  827. struct ad7192_state *st;
  828. struct iio_dev *indio_dev;
  829. int ret;
  830. if (!spi->irq) {
  831. dev_err(&spi->dev, "no IRQ?\n");
  832. return -ENODEV;
  833. }
  834. indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*st));
  835. if (!indio_dev)
  836. return -ENOMEM;
  837. st = iio_priv(indio_dev);
  838. mutex_init(&st->lock);
  839. st->avdd = devm_regulator_get(&spi->dev, "avdd");
  840. if (IS_ERR(st->avdd))
  841. return PTR_ERR(st->avdd);
  842. ret = regulator_enable(st->avdd);
  843. if (ret) {
  844. dev_err(&spi->dev, "Failed to enable specified AVdd supply\n");
  845. return ret;
  846. }
  847. ret = devm_add_action_or_reset(&spi->dev, ad7192_reg_disable, st->avdd);
  848. if (ret)
  849. return ret;
  850. ret = devm_regulator_get_enable(&spi->dev, "dvdd");
  851. if (ret)
  852. return dev_err_probe(&spi->dev, ret, "Failed to enable specified DVdd supply\n");
  853. st->vref = devm_regulator_get_optional(&spi->dev, "vref");
  854. if (IS_ERR(st->vref)) {
  855. if (PTR_ERR(st->vref) != -ENODEV)
  856. return PTR_ERR(st->vref);
  857. ret = regulator_get_voltage(st->avdd);
  858. if (ret < 0)
  859. return dev_err_probe(&spi->dev, ret,
  860. "Device tree error, AVdd voltage undefined\n");
  861. } else {
  862. ret = regulator_enable(st->vref);
  863. if (ret) {
  864. dev_err(&spi->dev, "Failed to enable specified Vref supply\n");
  865. return ret;
  866. }
  867. ret = devm_add_action_or_reset(&spi->dev, ad7192_reg_disable, st->vref);
  868. if (ret)
  869. return ret;
  870. ret = regulator_get_voltage(st->vref);
  871. if (ret < 0)
  872. return dev_err_probe(&spi->dev, ret,
  873. "Device tree error, Vref voltage undefined\n");
  874. }
  875. st->int_vref_mv = ret / 1000;
  876. st->chip_info = of_device_get_match_data(&spi->dev);
  877. indio_dev->name = st->chip_info->name;
  878. indio_dev->modes = INDIO_DIRECT_MODE;
  879. ret = ad7192_channels_config(indio_dev);
  880. if (ret < 0)
  881. return ret;
  882. if (st->chip_info->chip_id == CHIPID_AD7195)
  883. indio_dev->info = &ad7195_info;
  884. else
  885. indio_dev->info = &ad7192_info;
  886. ad_sd_init(&st->sd, indio_dev, spi, &ad7192_sigma_delta_info);
  887. ret = devm_ad_sd_setup_buffer_and_trigger(&spi->dev, indio_dev);
  888. if (ret)
  889. return ret;
  890. st->fclk = AD7192_INT_FREQ_MHZ;
  891. st->mclk = devm_clk_get_optional(&spi->dev, "mclk");
  892. if (IS_ERR(st->mclk))
  893. return PTR_ERR(st->mclk);
  894. st->clock_sel = ad7192_of_clock_select(st);
  895. if (st->clock_sel == AD7192_CLK_EXT_MCLK1_2 ||
  896. st->clock_sel == AD7192_CLK_EXT_MCLK2) {
  897. ret = clk_prepare_enable(st->mclk);
  898. if (ret < 0)
  899. return ret;
  900. ret = devm_add_action_or_reset(&spi->dev, ad7192_clk_disable,
  901. st->mclk);
  902. if (ret)
  903. return ret;
  904. st->fclk = clk_get_rate(st->mclk);
  905. if (!ad7192_valid_external_frequency(st->fclk)) {
  906. dev_err(&spi->dev,
  907. "External clock frequency out of bounds\n");
  908. return -EINVAL;
  909. }
  910. }
  911. ret = ad7192_setup(indio_dev, spi->dev.of_node);
  912. if (ret)
  913. return ret;
  914. return devm_iio_device_register(&spi->dev, indio_dev);
  915. }
  916. static const struct of_device_id ad7192_of_match[] = {
  917. { .compatible = "adi,ad7190", .data = &ad7192_chip_info_tbl[ID_AD7190] },
  918. { .compatible = "adi,ad7192", .data = &ad7192_chip_info_tbl[ID_AD7192] },
  919. { .compatible = "adi,ad7193", .data = &ad7192_chip_info_tbl[ID_AD7193] },
  920. { .compatible = "adi,ad7195", .data = &ad7192_chip_info_tbl[ID_AD7195] },
  921. {}
  922. };
  923. MODULE_DEVICE_TABLE(of, ad7192_of_match);
  924. static struct spi_driver ad7192_driver = {
  925. .driver = {
  926. .name = "ad7192",
  927. .of_match_table = ad7192_of_match,
  928. },
  929. .probe = ad7192_probe,
  930. };
  931. module_spi_driver(ad7192_driver);
  932. MODULE_AUTHOR("Michael Hennerich <[email protected]>");
  933. MODULE_DESCRIPTION("Analog Devices AD7190, AD7192, AD7193, AD7195 ADC");
  934. MODULE_LICENSE("GPL v2");
  935. MODULE_IMPORT_NS(IIO_AD_SIGMA_DELTA);