i2c-synquacer.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2012 FUJITSU SEMICONDUCTOR LIMITED
  4. */
  5. #include <linux/acpi.h>
  6. #include <linux/clk.h>
  7. #include <linux/delay.h>
  8. #include <linux/device.h>
  9. #include <linux/err.h>
  10. #include <linux/errno.h>
  11. #include <linux/i2c.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/io.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/sched.h>
  18. #include <linux/slab.h>
  19. #include <linux/spinlock.h>
  20. #define WAIT_PCLK(n, rate) \
  21. ndelay(DIV_ROUND_UP(DIV_ROUND_UP(1000000000, rate), n) + 10)
  22. /* I2C register address definitions */
  23. #define SYNQUACER_I2C_REG_BSR (0x00 << 2) // Bus Status
  24. #define SYNQUACER_I2C_REG_BCR (0x01 << 2) // Bus Control
  25. #define SYNQUACER_I2C_REG_CCR (0x02 << 2) // Clock Control
  26. #define SYNQUACER_I2C_REG_ADR (0x03 << 2) // Address
  27. #define SYNQUACER_I2C_REG_DAR (0x04 << 2) // Data
  28. #define SYNQUACER_I2C_REG_CSR (0x05 << 2) // Expansion CS
  29. #define SYNQUACER_I2C_REG_FSR (0x06 << 2) // Bus Clock Freq
  30. #define SYNQUACER_I2C_REG_BC2R (0x07 << 2) // Bus Control 2
  31. /* I2C register bit definitions */
  32. #define SYNQUACER_I2C_BSR_FBT BIT(0) // First Byte Transfer
  33. #define SYNQUACER_I2C_BSR_GCA BIT(1) // General Call Address
  34. #define SYNQUACER_I2C_BSR_AAS BIT(2) // Address as Slave
  35. #define SYNQUACER_I2C_BSR_TRX BIT(3) // Transfer/Receive
  36. #define SYNQUACER_I2C_BSR_LRB BIT(4) // Last Received Bit
  37. #define SYNQUACER_I2C_BSR_AL BIT(5) // Arbitration Lost
  38. #define SYNQUACER_I2C_BSR_RSC BIT(6) // Repeated Start Cond.
  39. #define SYNQUACER_I2C_BSR_BB BIT(7) // Bus Busy
  40. #define SYNQUACER_I2C_BCR_INT BIT(0) // Interrupt
  41. #define SYNQUACER_I2C_BCR_INTE BIT(1) // Interrupt Enable
  42. #define SYNQUACER_I2C_BCR_GCAA BIT(2) // Gen. Call Access Ack.
  43. #define SYNQUACER_I2C_BCR_ACK BIT(3) // Acknowledge
  44. #define SYNQUACER_I2C_BCR_MSS BIT(4) // Master Slave Select
  45. #define SYNQUACER_I2C_BCR_SCC BIT(5) // Start Condition Cont.
  46. #define SYNQUACER_I2C_BCR_BEIE BIT(6) // Bus Error Int Enable
  47. #define SYNQUACER_I2C_BCR_BER BIT(7) // Bus Error
  48. #define SYNQUACER_I2C_CCR_CS_MASK (0x1f) // CCR Clock Period Sel.
  49. #define SYNQUACER_I2C_CCR_EN BIT(5) // Enable
  50. #define SYNQUACER_I2C_CCR_FM BIT(6) // Speed Mode Select
  51. #define SYNQUACER_I2C_CSR_CS_MASK (0x3f) // CSR Clock Period Sel.
  52. #define SYNQUACER_I2C_BC2R_SCLL BIT(0) // SCL Low Drive
  53. #define SYNQUACER_I2C_BC2R_SDAL BIT(1) // SDA Low Drive
  54. #define SYNQUACER_I2C_BC2R_SCLS BIT(4) // SCL Status
  55. #define SYNQUACER_I2C_BC2R_SDAS BIT(5) // SDA Status
  56. /* PCLK frequency */
  57. #define SYNQUACER_I2C_BUS_CLK_FR(rate) (((rate) / 20000000) + 1)
  58. /* STANDARD MODE frequency */
  59. #define SYNQUACER_I2C_CLK_MASTER_STD(rate) \
  60. DIV_ROUND_UP(DIV_ROUND_UP((rate), I2C_MAX_STANDARD_MODE_FREQ) - 2, 2)
  61. /* FAST MODE frequency */
  62. #define SYNQUACER_I2C_CLK_MASTER_FAST(rate) \
  63. DIV_ROUND_UP((DIV_ROUND_UP((rate), I2C_MAX_FAST_MODE_FREQ) - 2) * 2, 3)
  64. /* (clkrate <= 18000000) */
  65. /* calculate the value of CS bits in CCR register on standard mode */
  66. #define SYNQUACER_I2C_CCR_CS_STD_MAX_18M(rate) \
  67. ((SYNQUACER_I2C_CLK_MASTER_STD(rate) - 65) \
  68. & SYNQUACER_I2C_CCR_CS_MASK)
  69. /* calculate the value of CS bits in CSR register on standard mode */
  70. #define SYNQUACER_I2C_CSR_CS_STD_MAX_18M(rate) 0x00
  71. /* calculate the value of CS bits in CCR register on fast mode */
  72. #define SYNQUACER_I2C_CCR_CS_FAST_MAX_18M(rate) \
  73. ((SYNQUACER_I2C_CLK_MASTER_FAST(rate) - 1) \
  74. & SYNQUACER_I2C_CCR_CS_MASK)
  75. /* calculate the value of CS bits in CSR register on fast mode */
  76. #define SYNQUACER_I2C_CSR_CS_FAST_MAX_18M(rate) 0x00
  77. /* (clkrate > 18000000) */
  78. /* calculate the value of CS bits in CCR register on standard mode */
  79. #define SYNQUACER_I2C_CCR_CS_STD_MIN_18M(rate) \
  80. ((SYNQUACER_I2C_CLK_MASTER_STD(rate) - 1) \
  81. & SYNQUACER_I2C_CCR_CS_MASK)
  82. /* calculate the value of CS bits in CSR register on standard mode */
  83. #define SYNQUACER_I2C_CSR_CS_STD_MIN_18M(rate) \
  84. (((SYNQUACER_I2C_CLK_MASTER_STD(rate) - 1) >> 5) \
  85. & SYNQUACER_I2C_CSR_CS_MASK)
  86. /* calculate the value of CS bits in CCR register on fast mode */
  87. #define SYNQUACER_I2C_CCR_CS_FAST_MIN_18M(rate) \
  88. ((SYNQUACER_I2C_CLK_MASTER_FAST(rate) - 1) \
  89. & SYNQUACER_I2C_CCR_CS_MASK)
  90. /* calculate the value of CS bits in CSR register on fast mode */
  91. #define SYNQUACER_I2C_CSR_CS_FAST_MIN_18M(rate) \
  92. (((SYNQUACER_I2C_CLK_MASTER_FAST(rate) - 1) >> 5) \
  93. & SYNQUACER_I2C_CSR_CS_MASK)
  94. /* min I2C clock frequency 14M */
  95. #define SYNQUACER_I2C_MIN_CLK_RATE (14 * 1000000)
  96. /* max I2C clock frequency 200M */
  97. #define SYNQUACER_I2C_MAX_CLK_RATE (200 * 1000000)
  98. /* I2C clock frequency 18M */
  99. #define SYNQUACER_I2C_CLK_RATE_18M (18 * 1000000)
  100. #define SYNQUACER_I2C_SPEED_FM 400 // Fast Mode
  101. #define SYNQUACER_I2C_SPEED_SM 100 // Standard Mode
  102. enum i2c_state {
  103. STATE_IDLE,
  104. STATE_START,
  105. STATE_READ,
  106. STATE_WRITE
  107. };
  108. struct synquacer_i2c {
  109. struct completion completion;
  110. struct i2c_msg *msg;
  111. u32 msg_num;
  112. u32 msg_idx;
  113. u32 msg_ptr;
  114. int irq;
  115. struct device *dev;
  116. void __iomem *base;
  117. struct clk *pclk;
  118. u32 pclkrate;
  119. u32 speed_khz;
  120. u32 timeout_ms;
  121. enum i2c_state state;
  122. struct i2c_adapter adapter;
  123. };
  124. static inline int is_lastmsg(struct synquacer_i2c *i2c)
  125. {
  126. return i2c->msg_idx >= (i2c->msg_num - 1);
  127. }
  128. static inline int is_msglast(struct synquacer_i2c *i2c)
  129. {
  130. return i2c->msg_ptr == (i2c->msg->len - 1);
  131. }
  132. static inline int is_msgend(struct synquacer_i2c *i2c)
  133. {
  134. return i2c->msg_ptr >= i2c->msg->len;
  135. }
  136. static inline unsigned long calc_timeout_ms(struct synquacer_i2c *i2c,
  137. struct i2c_msg *msgs,
  138. int num)
  139. {
  140. unsigned long bit_count = 0;
  141. int i;
  142. for (i = 0; i < num; i++, msgs++)
  143. bit_count += msgs->len;
  144. return DIV_ROUND_UP((bit_count * 9 + num * 10) * 3, 200) + 10;
  145. }
  146. static void synquacer_i2c_stop(struct synquacer_i2c *i2c, int ret)
  147. {
  148. /*
  149. * clear IRQ (INT=0, BER=0)
  150. * set Stop Condition (MSS=0)
  151. * Interrupt Disable
  152. */
  153. writeb(0, i2c->base + SYNQUACER_I2C_REG_BCR);
  154. i2c->state = STATE_IDLE;
  155. i2c->msg_ptr = 0;
  156. i2c->msg = NULL;
  157. i2c->msg_idx++;
  158. i2c->msg_num = 0;
  159. if (ret)
  160. i2c->msg_idx = ret;
  161. complete(&i2c->completion);
  162. }
  163. static void synquacer_i2c_hw_init(struct synquacer_i2c *i2c)
  164. {
  165. unsigned char ccr_cs, csr_cs;
  166. u32 rt = i2c->pclkrate;
  167. /* Set own Address */
  168. writeb(0, i2c->base + SYNQUACER_I2C_REG_ADR);
  169. /* Set PCLK frequency */
  170. writeb(SYNQUACER_I2C_BUS_CLK_FR(i2c->pclkrate),
  171. i2c->base + SYNQUACER_I2C_REG_FSR);
  172. switch (i2c->speed_khz) {
  173. case SYNQUACER_I2C_SPEED_FM:
  174. if (i2c->pclkrate <= SYNQUACER_I2C_CLK_RATE_18M) {
  175. ccr_cs = SYNQUACER_I2C_CCR_CS_FAST_MAX_18M(rt);
  176. csr_cs = SYNQUACER_I2C_CSR_CS_FAST_MAX_18M(rt);
  177. } else {
  178. ccr_cs = SYNQUACER_I2C_CCR_CS_FAST_MIN_18M(rt);
  179. csr_cs = SYNQUACER_I2C_CSR_CS_FAST_MIN_18M(rt);
  180. }
  181. /* Set Clock and enable, Set fast mode */
  182. writeb(ccr_cs | SYNQUACER_I2C_CCR_FM |
  183. SYNQUACER_I2C_CCR_EN,
  184. i2c->base + SYNQUACER_I2C_REG_CCR);
  185. writeb(csr_cs, i2c->base + SYNQUACER_I2C_REG_CSR);
  186. break;
  187. case SYNQUACER_I2C_SPEED_SM:
  188. if (i2c->pclkrate <= SYNQUACER_I2C_CLK_RATE_18M) {
  189. ccr_cs = SYNQUACER_I2C_CCR_CS_STD_MAX_18M(rt);
  190. csr_cs = SYNQUACER_I2C_CSR_CS_STD_MAX_18M(rt);
  191. } else {
  192. ccr_cs = SYNQUACER_I2C_CCR_CS_STD_MIN_18M(rt);
  193. csr_cs = SYNQUACER_I2C_CSR_CS_STD_MIN_18M(rt);
  194. }
  195. /* Set Clock and enable, Set standard mode */
  196. writeb(ccr_cs | SYNQUACER_I2C_CCR_EN,
  197. i2c->base + SYNQUACER_I2C_REG_CCR);
  198. writeb(csr_cs, i2c->base + SYNQUACER_I2C_REG_CSR);
  199. break;
  200. default:
  201. WARN_ON(1);
  202. }
  203. /* clear IRQ (INT=0, BER=0), Interrupt Disable */
  204. writeb(0, i2c->base + SYNQUACER_I2C_REG_BCR);
  205. writeb(0, i2c->base + SYNQUACER_I2C_REG_BC2R);
  206. }
  207. static void synquacer_i2c_hw_reset(struct synquacer_i2c *i2c)
  208. {
  209. /* Disable clock */
  210. writeb(0, i2c->base + SYNQUACER_I2C_REG_CCR);
  211. writeb(0, i2c->base + SYNQUACER_I2C_REG_CSR);
  212. WAIT_PCLK(100, i2c->pclkrate);
  213. }
  214. static int synquacer_i2c_master_start(struct synquacer_i2c *i2c,
  215. struct i2c_msg *pmsg)
  216. {
  217. unsigned char bsr, bcr;
  218. writeb(i2c_8bit_addr_from_msg(pmsg), i2c->base + SYNQUACER_I2C_REG_DAR);
  219. dev_dbg(i2c->dev, "slave:0x%02x\n", pmsg->addr);
  220. /* Generate Start Condition */
  221. bsr = readb(i2c->base + SYNQUACER_I2C_REG_BSR);
  222. bcr = readb(i2c->base + SYNQUACER_I2C_REG_BCR);
  223. dev_dbg(i2c->dev, "bsr:0x%02x, bcr:0x%02x\n", bsr, bcr);
  224. if ((bsr & SYNQUACER_I2C_BSR_BB) &&
  225. !(bcr & SYNQUACER_I2C_BCR_MSS)) {
  226. dev_dbg(i2c->dev, "bus is busy");
  227. return -EBUSY;
  228. }
  229. if (bsr & SYNQUACER_I2C_BSR_BB) { /* Bus is busy */
  230. dev_dbg(i2c->dev, "Continuous Start");
  231. writeb(bcr | SYNQUACER_I2C_BCR_SCC,
  232. i2c->base + SYNQUACER_I2C_REG_BCR);
  233. } else {
  234. if (bcr & SYNQUACER_I2C_BCR_MSS) {
  235. dev_dbg(i2c->dev, "not in master mode");
  236. return -EAGAIN;
  237. }
  238. dev_dbg(i2c->dev, "Start Condition");
  239. /* Start Condition + Enable Interrupts */
  240. writeb(bcr | SYNQUACER_I2C_BCR_MSS |
  241. SYNQUACER_I2C_BCR_INTE | SYNQUACER_I2C_BCR_BEIE,
  242. i2c->base + SYNQUACER_I2C_REG_BCR);
  243. }
  244. WAIT_PCLK(10, i2c->pclkrate);
  245. /* get BSR & BCR registers */
  246. bsr = readb(i2c->base + SYNQUACER_I2C_REG_BSR);
  247. bcr = readb(i2c->base + SYNQUACER_I2C_REG_BCR);
  248. dev_dbg(i2c->dev, "bsr:0x%02x, bcr:0x%02x\n", bsr, bcr);
  249. if ((bsr & SYNQUACER_I2C_BSR_AL) ||
  250. !(bcr & SYNQUACER_I2C_BCR_MSS)) {
  251. dev_dbg(i2c->dev, "arbitration lost\n");
  252. return -EAGAIN;
  253. }
  254. return 0;
  255. }
  256. static int synquacer_i2c_doxfer(struct synquacer_i2c *i2c,
  257. struct i2c_msg *msgs, int num)
  258. {
  259. unsigned char bsr;
  260. unsigned long timeout;
  261. int ret;
  262. synquacer_i2c_hw_init(i2c);
  263. bsr = readb(i2c->base + SYNQUACER_I2C_REG_BSR);
  264. if (bsr & SYNQUACER_I2C_BSR_BB) {
  265. dev_err(i2c->dev, "cannot get bus (bus busy)\n");
  266. return -EBUSY;
  267. }
  268. reinit_completion(&i2c->completion);
  269. i2c->msg = msgs;
  270. i2c->msg_num = num;
  271. i2c->msg_ptr = 0;
  272. i2c->msg_idx = 0;
  273. i2c->state = STATE_START;
  274. ret = synquacer_i2c_master_start(i2c, i2c->msg);
  275. if (ret < 0) {
  276. dev_dbg(i2c->dev, "Address failed: (%d)\n", ret);
  277. return ret;
  278. }
  279. timeout = wait_for_completion_timeout(&i2c->completion,
  280. msecs_to_jiffies(i2c->timeout_ms));
  281. if (timeout == 0) {
  282. dev_dbg(i2c->dev, "timeout\n");
  283. return -EAGAIN;
  284. }
  285. ret = i2c->msg_idx;
  286. if (ret != num) {
  287. dev_dbg(i2c->dev, "incomplete xfer (%d)\n", ret);
  288. return -EAGAIN;
  289. }
  290. /* wait 2 clock periods to ensure the stop has been through the bus */
  291. udelay(DIV_ROUND_UP(2 * 1000, i2c->speed_khz));
  292. return ret;
  293. }
  294. static irqreturn_t synquacer_i2c_isr(int irq, void *dev_id)
  295. {
  296. struct synquacer_i2c *i2c = dev_id;
  297. unsigned char byte;
  298. unsigned char bsr, bcr;
  299. int ret;
  300. bcr = readb(i2c->base + SYNQUACER_I2C_REG_BCR);
  301. bsr = readb(i2c->base + SYNQUACER_I2C_REG_BSR);
  302. dev_dbg(i2c->dev, "bsr:0x%02x, bcr:0x%02x\n", bsr, bcr);
  303. if (bcr & SYNQUACER_I2C_BCR_BER) {
  304. dev_err(i2c->dev, "bus error\n");
  305. synquacer_i2c_stop(i2c, -EAGAIN);
  306. goto out;
  307. }
  308. if ((bsr & SYNQUACER_I2C_BSR_AL) ||
  309. !(bcr & SYNQUACER_I2C_BCR_MSS)) {
  310. dev_dbg(i2c->dev, "arbitration lost\n");
  311. synquacer_i2c_stop(i2c, -EAGAIN);
  312. goto out;
  313. }
  314. switch (i2c->state) {
  315. case STATE_START:
  316. if (bsr & SYNQUACER_I2C_BSR_LRB) {
  317. dev_dbg(i2c->dev, "ack was not received\n");
  318. synquacer_i2c_stop(i2c, -EAGAIN);
  319. goto out;
  320. }
  321. if (i2c->msg->flags & I2C_M_RD)
  322. i2c->state = STATE_READ;
  323. else
  324. i2c->state = STATE_WRITE;
  325. if (is_lastmsg(i2c) && i2c->msg->len == 0) {
  326. synquacer_i2c_stop(i2c, 0);
  327. goto out;
  328. }
  329. if (i2c->state == STATE_READ)
  330. goto prepare_read;
  331. fallthrough;
  332. case STATE_WRITE:
  333. if (bsr & SYNQUACER_I2C_BSR_LRB) {
  334. dev_dbg(i2c->dev, "WRITE: No Ack\n");
  335. synquacer_i2c_stop(i2c, -EAGAIN);
  336. goto out;
  337. }
  338. if (!is_msgend(i2c)) {
  339. writeb(i2c->msg->buf[i2c->msg_ptr++],
  340. i2c->base + SYNQUACER_I2C_REG_DAR);
  341. /* clear IRQ, and continue */
  342. writeb(SYNQUACER_I2C_BCR_BEIE |
  343. SYNQUACER_I2C_BCR_MSS |
  344. SYNQUACER_I2C_BCR_INTE,
  345. i2c->base + SYNQUACER_I2C_REG_BCR);
  346. break;
  347. }
  348. if (is_lastmsg(i2c)) {
  349. synquacer_i2c_stop(i2c, 0);
  350. break;
  351. }
  352. dev_dbg(i2c->dev, "WRITE: Next Message\n");
  353. i2c->msg_ptr = 0;
  354. i2c->msg_idx++;
  355. i2c->msg++;
  356. /* send the new start */
  357. ret = synquacer_i2c_master_start(i2c, i2c->msg);
  358. if (ret < 0) {
  359. dev_dbg(i2c->dev, "restart error (%d)\n", ret);
  360. synquacer_i2c_stop(i2c, -EAGAIN);
  361. break;
  362. }
  363. i2c->state = STATE_START;
  364. break;
  365. case STATE_READ:
  366. byte = readb(i2c->base + SYNQUACER_I2C_REG_DAR);
  367. if (!(bsr & SYNQUACER_I2C_BSR_FBT)) /* data */
  368. i2c->msg->buf[i2c->msg_ptr++] = byte;
  369. else /* address */
  370. dev_dbg(i2c->dev, "address:0x%02x. ignore it.\n", byte);
  371. prepare_read:
  372. if (is_msglast(i2c)) {
  373. writeb(SYNQUACER_I2C_BCR_MSS |
  374. SYNQUACER_I2C_BCR_BEIE |
  375. SYNQUACER_I2C_BCR_INTE,
  376. i2c->base + SYNQUACER_I2C_REG_BCR);
  377. break;
  378. }
  379. if (!is_msgend(i2c)) {
  380. writeb(SYNQUACER_I2C_BCR_MSS |
  381. SYNQUACER_I2C_BCR_BEIE |
  382. SYNQUACER_I2C_BCR_INTE |
  383. SYNQUACER_I2C_BCR_ACK,
  384. i2c->base + SYNQUACER_I2C_REG_BCR);
  385. break;
  386. }
  387. if (is_lastmsg(i2c)) {
  388. /* last message, send stop and complete */
  389. dev_dbg(i2c->dev, "READ: Send Stop\n");
  390. synquacer_i2c_stop(i2c, 0);
  391. break;
  392. }
  393. dev_dbg(i2c->dev, "READ: Next Transfer\n");
  394. i2c->msg_ptr = 0;
  395. i2c->msg_idx++;
  396. i2c->msg++;
  397. ret = synquacer_i2c_master_start(i2c, i2c->msg);
  398. if (ret < 0) {
  399. dev_dbg(i2c->dev, "restart error (%d)\n", ret);
  400. synquacer_i2c_stop(i2c, -EAGAIN);
  401. } else {
  402. i2c->state = STATE_START;
  403. }
  404. break;
  405. default:
  406. dev_err(i2c->dev, "called in err STATE (%d)\n", i2c->state);
  407. break;
  408. }
  409. out:
  410. WAIT_PCLK(10, i2c->pclkrate);
  411. return IRQ_HANDLED;
  412. }
  413. static int synquacer_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs,
  414. int num)
  415. {
  416. struct synquacer_i2c *i2c;
  417. int retry;
  418. int ret;
  419. i2c = i2c_get_adapdata(adap);
  420. i2c->timeout_ms = calc_timeout_ms(i2c, msgs, num);
  421. dev_dbg(i2c->dev, "calculated timeout %d ms\n", i2c->timeout_ms);
  422. for (retry = 0; retry <= adap->retries; retry++) {
  423. ret = synquacer_i2c_doxfer(i2c, msgs, num);
  424. if (ret != -EAGAIN)
  425. return ret;
  426. dev_dbg(i2c->dev, "Retrying transmission (%d)\n", retry);
  427. synquacer_i2c_hw_reset(i2c);
  428. }
  429. return -EIO;
  430. }
  431. static u32 synquacer_i2c_functionality(struct i2c_adapter *adap)
  432. {
  433. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  434. }
  435. static const struct i2c_algorithm synquacer_i2c_algo = {
  436. .master_xfer = synquacer_i2c_xfer,
  437. .functionality = synquacer_i2c_functionality,
  438. };
  439. static const struct i2c_adapter synquacer_i2c_ops = {
  440. .owner = THIS_MODULE,
  441. .name = "synquacer_i2c-adapter",
  442. .algo = &synquacer_i2c_algo,
  443. .retries = 5,
  444. };
  445. static int synquacer_i2c_probe(struct platform_device *pdev)
  446. {
  447. struct synquacer_i2c *i2c;
  448. u32 bus_speed;
  449. int ret;
  450. i2c = devm_kzalloc(&pdev->dev, sizeof(*i2c), GFP_KERNEL);
  451. if (!i2c)
  452. return -ENOMEM;
  453. bus_speed = i2c_acpi_find_bus_speed(&pdev->dev);
  454. if (!bus_speed)
  455. device_property_read_u32(&pdev->dev, "clock-frequency",
  456. &bus_speed);
  457. device_property_read_u32(&pdev->dev, "socionext,pclk-rate",
  458. &i2c->pclkrate);
  459. i2c->pclk = devm_clk_get(&pdev->dev, "pclk");
  460. if (PTR_ERR(i2c->pclk) == -EPROBE_DEFER)
  461. return -EPROBE_DEFER;
  462. if (!IS_ERR_OR_NULL(i2c->pclk)) {
  463. dev_dbg(&pdev->dev, "clock source %p\n", i2c->pclk);
  464. ret = clk_prepare_enable(i2c->pclk);
  465. if (ret) {
  466. dev_err(&pdev->dev, "failed to enable clock (%d)\n",
  467. ret);
  468. return ret;
  469. }
  470. i2c->pclkrate = clk_get_rate(i2c->pclk);
  471. }
  472. if (i2c->pclkrate < SYNQUACER_I2C_MIN_CLK_RATE ||
  473. i2c->pclkrate > SYNQUACER_I2C_MAX_CLK_RATE) {
  474. dev_err(&pdev->dev, "PCLK missing or out of range (%d)\n",
  475. i2c->pclkrate);
  476. return -EINVAL;
  477. }
  478. i2c->base = devm_platform_ioremap_resource(pdev, 0);
  479. if (IS_ERR(i2c->base))
  480. return PTR_ERR(i2c->base);
  481. i2c->irq = platform_get_irq(pdev, 0);
  482. if (i2c->irq < 0)
  483. return i2c->irq;
  484. ret = devm_request_irq(&pdev->dev, i2c->irq, synquacer_i2c_isr,
  485. 0, dev_name(&pdev->dev), i2c);
  486. if (ret < 0) {
  487. dev_err(&pdev->dev, "cannot claim IRQ %d\n", i2c->irq);
  488. return ret;
  489. }
  490. i2c->state = STATE_IDLE;
  491. i2c->dev = &pdev->dev;
  492. i2c->adapter = synquacer_i2c_ops;
  493. i2c_set_adapdata(&i2c->adapter, i2c);
  494. i2c->adapter.dev.parent = &pdev->dev;
  495. i2c->adapter.dev.of_node = pdev->dev.of_node;
  496. ACPI_COMPANION_SET(&i2c->adapter.dev, ACPI_COMPANION(&pdev->dev));
  497. i2c->adapter.nr = pdev->id;
  498. init_completion(&i2c->completion);
  499. if (bus_speed < I2C_MAX_FAST_MODE_FREQ)
  500. i2c->speed_khz = SYNQUACER_I2C_SPEED_SM;
  501. else
  502. i2c->speed_khz = SYNQUACER_I2C_SPEED_FM;
  503. synquacer_i2c_hw_init(i2c);
  504. ret = i2c_add_numbered_adapter(&i2c->adapter);
  505. if (ret) {
  506. dev_err(&pdev->dev, "failed to add bus to i2c core\n");
  507. return ret;
  508. }
  509. platform_set_drvdata(pdev, i2c);
  510. dev_info(&pdev->dev, "%s: synquacer_i2c adapter\n",
  511. dev_name(&i2c->adapter.dev));
  512. return 0;
  513. }
  514. static int synquacer_i2c_remove(struct platform_device *pdev)
  515. {
  516. struct synquacer_i2c *i2c = platform_get_drvdata(pdev);
  517. i2c_del_adapter(&i2c->adapter);
  518. if (!IS_ERR(i2c->pclk))
  519. clk_disable_unprepare(i2c->pclk);
  520. return 0;
  521. };
  522. static const struct of_device_id synquacer_i2c_dt_ids[] = {
  523. { .compatible = "socionext,synquacer-i2c" },
  524. { /* sentinel */ }
  525. };
  526. MODULE_DEVICE_TABLE(of, synquacer_i2c_dt_ids);
  527. #ifdef CONFIG_ACPI
  528. static const struct acpi_device_id synquacer_i2c_acpi_ids[] = {
  529. { "SCX0003" },
  530. { /* sentinel */ }
  531. };
  532. MODULE_DEVICE_TABLE(acpi, synquacer_i2c_acpi_ids);
  533. #endif
  534. static struct platform_driver synquacer_i2c_driver = {
  535. .probe = synquacer_i2c_probe,
  536. .remove = synquacer_i2c_remove,
  537. .driver = {
  538. .name = "synquacer_i2c",
  539. .of_match_table = of_match_ptr(synquacer_i2c_dt_ids),
  540. .acpi_match_table = ACPI_PTR(synquacer_i2c_acpi_ids),
  541. },
  542. };
  543. module_platform_driver(synquacer_i2c_driver);
  544. MODULE_AUTHOR("Fujitsu Semiconductor Ltd");
  545. MODULE_DESCRIPTION("Socionext SynQuacer I2C Driver");
  546. MODULE_LICENSE("GPL v2");