i2c-nforce2.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. SMBus driver for nVidia nForce2 MCP
  4. Added nForce3 Pro 150 Thomas Leibold <[email protected]>,
  5. Ported to 2.5 Patrick Dreker <[email protected]>,
  6. Copyright (c) 2003 Hans-Frieder Vogt <[email protected]>,
  7. Based on
  8. SMBus 2.0 driver for AMD-8111 IO-Hub
  9. Copyright (c) 2002 Vojtech Pavlik
  10. */
  11. /*
  12. SUPPORTED DEVICES PCI ID
  13. nForce2 MCP 0064
  14. nForce2 Ultra 400 MCP 0084
  15. nForce3 Pro150 MCP 00D4
  16. nForce3 250Gb MCP 00E4
  17. nForce4 MCP 0052
  18. nForce4 MCP-04 0034
  19. nForce MCP51 0264
  20. nForce MCP55 0368
  21. nForce MCP61 03EB
  22. nForce MCP65 0446
  23. nForce MCP67 0542
  24. nForce MCP73 07D8
  25. nForce MCP78S 0752
  26. nForce MCP79 0AA2
  27. This driver supports the 2 SMBuses that are included in the MCP of the
  28. nForce2/3/4/5xx chipsets.
  29. */
  30. /* Note: we assume there can only be one nForce2, with two SMBus interfaces */
  31. #include <linux/module.h>
  32. #include <linux/pci.h>
  33. #include <linux/kernel.h>
  34. #include <linux/stddef.h>
  35. #include <linux/ioport.h>
  36. #include <linux/i2c.h>
  37. #include <linux/delay.h>
  38. #include <linux/dmi.h>
  39. #include <linux/acpi.h>
  40. #include <linux/slab.h>
  41. #include <linux/io.h>
  42. MODULE_LICENSE("GPL");
  43. MODULE_AUTHOR("Hans-Frieder Vogt <[email protected]>");
  44. MODULE_DESCRIPTION("nForce2/3/4/5xx SMBus driver");
  45. struct nforce2_smbus {
  46. struct i2c_adapter adapter;
  47. int base;
  48. int size;
  49. int blockops;
  50. int can_abort;
  51. };
  52. /*
  53. * nVidia nForce2 SMBus control register definitions
  54. * (Newer incarnations use standard BARs 4 and 5 instead)
  55. */
  56. #define NFORCE_PCI_SMB1 0x50
  57. #define NFORCE_PCI_SMB2 0x54
  58. /*
  59. * ACPI 2.0 chapter 13 SMBus 2.0 EC register model
  60. */
  61. #define NVIDIA_SMB_PRTCL (smbus->base + 0x00) /* protocol, PEC */
  62. #define NVIDIA_SMB_STS (smbus->base + 0x01) /* status */
  63. #define NVIDIA_SMB_ADDR (smbus->base + 0x02) /* address */
  64. #define NVIDIA_SMB_CMD (smbus->base + 0x03) /* command */
  65. #define NVIDIA_SMB_DATA (smbus->base + 0x04) /* 32 data registers */
  66. #define NVIDIA_SMB_BCNT (smbus->base + 0x24) /* number of data
  67. bytes */
  68. #define NVIDIA_SMB_STATUS_ABRT (smbus->base + 0x3c) /* register used to
  69. check the status of
  70. the abort command */
  71. #define NVIDIA_SMB_CTRL (smbus->base + 0x3e) /* control register */
  72. #define NVIDIA_SMB_STATUS_ABRT_STS 0x01 /* Bit to notify that
  73. abort succeeded */
  74. #define NVIDIA_SMB_CTRL_ABORT 0x20
  75. #define NVIDIA_SMB_STS_DONE 0x80
  76. #define NVIDIA_SMB_STS_ALRM 0x40
  77. #define NVIDIA_SMB_STS_RES 0x20
  78. #define NVIDIA_SMB_STS_STATUS 0x1f
  79. #define NVIDIA_SMB_PRTCL_WRITE 0x00
  80. #define NVIDIA_SMB_PRTCL_READ 0x01
  81. #define NVIDIA_SMB_PRTCL_QUICK 0x02
  82. #define NVIDIA_SMB_PRTCL_BYTE 0x04
  83. #define NVIDIA_SMB_PRTCL_BYTE_DATA 0x06
  84. #define NVIDIA_SMB_PRTCL_WORD_DATA 0x08
  85. #define NVIDIA_SMB_PRTCL_BLOCK_DATA 0x0a
  86. #define NVIDIA_SMB_PRTCL_PEC 0x80
  87. /* Misc definitions */
  88. #define MAX_TIMEOUT 100
  89. /* We disable the second SMBus channel on these boards */
  90. static const struct dmi_system_id nforce2_dmi_blacklist2[] = {
  91. {
  92. .ident = "DFI Lanparty NF4 Expert",
  93. .matches = {
  94. DMI_MATCH(DMI_BOARD_VENDOR, "DFI Corp,LTD"),
  95. DMI_MATCH(DMI_BOARD_NAME, "LP UT NF4 Expert"),
  96. },
  97. },
  98. { }
  99. };
  100. static struct pci_driver nforce2_driver;
  101. /* For multiplexing support, we need a global reference to the 1st
  102. SMBus channel */
  103. #if IS_ENABLED(CONFIG_I2C_NFORCE2_S4985)
  104. struct i2c_adapter *nforce2_smbus;
  105. EXPORT_SYMBOL_GPL(nforce2_smbus);
  106. static void nforce2_set_reference(struct i2c_adapter *adap)
  107. {
  108. nforce2_smbus = adap;
  109. }
  110. #else
  111. static inline void nforce2_set_reference(struct i2c_adapter *adap) { }
  112. #endif
  113. static void nforce2_abort(struct i2c_adapter *adap)
  114. {
  115. struct nforce2_smbus *smbus = adap->algo_data;
  116. int timeout = 0;
  117. unsigned char temp;
  118. dev_dbg(&adap->dev, "Aborting current transaction\n");
  119. outb_p(NVIDIA_SMB_CTRL_ABORT, NVIDIA_SMB_CTRL);
  120. do {
  121. msleep(1);
  122. temp = inb_p(NVIDIA_SMB_STATUS_ABRT);
  123. } while (!(temp & NVIDIA_SMB_STATUS_ABRT_STS) &&
  124. (timeout++ < MAX_TIMEOUT));
  125. if (!(temp & NVIDIA_SMB_STATUS_ABRT_STS))
  126. dev_err(&adap->dev, "Can't reset the smbus\n");
  127. outb_p(NVIDIA_SMB_STATUS_ABRT_STS, NVIDIA_SMB_STATUS_ABRT);
  128. }
  129. static int nforce2_check_status(struct i2c_adapter *adap)
  130. {
  131. struct nforce2_smbus *smbus = adap->algo_data;
  132. int timeout = 0;
  133. unsigned char temp;
  134. do {
  135. msleep(1);
  136. temp = inb_p(NVIDIA_SMB_STS);
  137. } while ((!temp) && (timeout++ < MAX_TIMEOUT));
  138. if (timeout > MAX_TIMEOUT) {
  139. dev_dbg(&adap->dev, "SMBus Timeout!\n");
  140. if (smbus->can_abort)
  141. nforce2_abort(adap);
  142. return -ETIMEDOUT;
  143. }
  144. if (!(temp & NVIDIA_SMB_STS_DONE) || (temp & NVIDIA_SMB_STS_STATUS)) {
  145. dev_dbg(&adap->dev, "Transaction failed (0x%02x)!\n", temp);
  146. return -EIO;
  147. }
  148. return 0;
  149. }
  150. /* Return negative errno on error */
  151. static s32 nforce2_access(struct i2c_adapter *adap, u16 addr,
  152. unsigned short flags, char read_write,
  153. u8 command, int size, union i2c_smbus_data *data)
  154. {
  155. struct nforce2_smbus *smbus = adap->algo_data;
  156. unsigned char protocol, pec;
  157. u8 len;
  158. int i, status;
  159. protocol = (read_write == I2C_SMBUS_READ) ? NVIDIA_SMB_PRTCL_READ :
  160. NVIDIA_SMB_PRTCL_WRITE;
  161. pec = (flags & I2C_CLIENT_PEC) ? NVIDIA_SMB_PRTCL_PEC : 0;
  162. switch (size) {
  163. case I2C_SMBUS_QUICK:
  164. protocol |= NVIDIA_SMB_PRTCL_QUICK;
  165. read_write = I2C_SMBUS_WRITE;
  166. break;
  167. case I2C_SMBUS_BYTE:
  168. if (read_write == I2C_SMBUS_WRITE)
  169. outb_p(command, NVIDIA_SMB_CMD);
  170. protocol |= NVIDIA_SMB_PRTCL_BYTE;
  171. break;
  172. case I2C_SMBUS_BYTE_DATA:
  173. outb_p(command, NVIDIA_SMB_CMD);
  174. if (read_write == I2C_SMBUS_WRITE)
  175. outb_p(data->byte, NVIDIA_SMB_DATA);
  176. protocol |= NVIDIA_SMB_PRTCL_BYTE_DATA;
  177. break;
  178. case I2C_SMBUS_WORD_DATA:
  179. outb_p(command, NVIDIA_SMB_CMD);
  180. if (read_write == I2C_SMBUS_WRITE) {
  181. outb_p(data->word, NVIDIA_SMB_DATA);
  182. outb_p(data->word >> 8, NVIDIA_SMB_DATA + 1);
  183. }
  184. protocol |= NVIDIA_SMB_PRTCL_WORD_DATA | pec;
  185. break;
  186. case I2C_SMBUS_BLOCK_DATA:
  187. outb_p(command, NVIDIA_SMB_CMD);
  188. if (read_write == I2C_SMBUS_WRITE) {
  189. len = data->block[0];
  190. if ((len == 0) || (len > I2C_SMBUS_BLOCK_MAX)) {
  191. dev_err(&adap->dev,
  192. "Transaction failed (requested block size: %d)\n",
  193. len);
  194. return -EINVAL;
  195. }
  196. outb_p(len, NVIDIA_SMB_BCNT);
  197. for (i = 0; i < I2C_SMBUS_BLOCK_MAX; i++)
  198. outb_p(data->block[i + 1],
  199. NVIDIA_SMB_DATA + i);
  200. }
  201. protocol |= NVIDIA_SMB_PRTCL_BLOCK_DATA | pec;
  202. break;
  203. default:
  204. dev_err(&adap->dev, "Unsupported transaction %d\n", size);
  205. return -EOPNOTSUPP;
  206. }
  207. outb_p((addr & 0x7f) << 1, NVIDIA_SMB_ADDR);
  208. outb_p(protocol, NVIDIA_SMB_PRTCL);
  209. status = nforce2_check_status(adap);
  210. if (status)
  211. return status;
  212. if (read_write == I2C_SMBUS_WRITE)
  213. return 0;
  214. switch (size) {
  215. case I2C_SMBUS_BYTE:
  216. case I2C_SMBUS_BYTE_DATA:
  217. data->byte = inb_p(NVIDIA_SMB_DATA);
  218. break;
  219. case I2C_SMBUS_WORD_DATA:
  220. data->word = inb_p(NVIDIA_SMB_DATA) |
  221. (inb_p(NVIDIA_SMB_DATA + 1) << 8);
  222. break;
  223. case I2C_SMBUS_BLOCK_DATA:
  224. len = inb_p(NVIDIA_SMB_BCNT);
  225. if ((len <= 0) || (len > I2C_SMBUS_BLOCK_MAX)) {
  226. dev_err(&adap->dev,
  227. "Transaction failed (received block size: 0x%02x)\n",
  228. len);
  229. return -EPROTO;
  230. }
  231. for (i = 0; i < len; i++)
  232. data->block[i + 1] = inb_p(NVIDIA_SMB_DATA + i);
  233. data->block[0] = len;
  234. break;
  235. }
  236. return 0;
  237. }
  238. static u32 nforce2_func(struct i2c_adapter *adapter)
  239. {
  240. /* other functionality might be possible, but is not tested */
  241. return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
  242. I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
  243. I2C_FUNC_SMBUS_PEC |
  244. (((struct nforce2_smbus *)adapter->algo_data)->blockops ?
  245. I2C_FUNC_SMBUS_BLOCK_DATA : 0);
  246. }
  247. static const struct i2c_algorithm smbus_algorithm = {
  248. .smbus_xfer = nforce2_access,
  249. .functionality = nforce2_func,
  250. };
  251. static const struct pci_device_id nforce2_ids[] = {
  252. { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2_SMBUS) },
  253. { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_SMBUS) },
  254. { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3_SMBUS) },
  255. { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SMBUS) },
  256. { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE4_SMBUS) },
  257. { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SMBUS) },
  258. { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SMBUS) },
  259. { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SMBUS) },
  260. { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SMBUS) },
  261. { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP65_SMBUS) },
  262. { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP67_SMBUS) },
  263. { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP73_SMBUS) },
  264. { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP78S_SMBUS) },
  265. { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP79_SMBUS) },
  266. { 0 }
  267. };
  268. MODULE_DEVICE_TABLE(pci, nforce2_ids);
  269. static int nforce2_probe_smb(struct pci_dev *dev, int bar, int alt_reg,
  270. struct nforce2_smbus *smbus, const char *name)
  271. {
  272. int error;
  273. smbus->base = pci_resource_start(dev, bar);
  274. if (smbus->base) {
  275. smbus->size = pci_resource_len(dev, bar);
  276. } else {
  277. /* Older incarnations of the device used non-standard BARs */
  278. u16 iobase;
  279. if (pci_read_config_word(dev, alt_reg, &iobase)
  280. != PCIBIOS_SUCCESSFUL) {
  281. dev_err(&dev->dev, "Error reading PCI config for %s\n",
  282. name);
  283. return -EIO;
  284. }
  285. smbus->base = iobase & PCI_BASE_ADDRESS_IO_MASK;
  286. smbus->size = 64;
  287. }
  288. error = acpi_check_region(smbus->base, smbus->size,
  289. nforce2_driver.name);
  290. if (error)
  291. return error;
  292. if (!request_region(smbus->base, smbus->size, nforce2_driver.name)) {
  293. dev_err(&smbus->adapter.dev, "Error requesting region %02x .. %02X for %s\n",
  294. smbus->base, smbus->base+smbus->size-1, name);
  295. return -EBUSY;
  296. }
  297. smbus->adapter.owner = THIS_MODULE;
  298. smbus->adapter.class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
  299. smbus->adapter.algo = &smbus_algorithm;
  300. smbus->adapter.algo_data = smbus;
  301. smbus->adapter.dev.parent = &dev->dev;
  302. snprintf(smbus->adapter.name, sizeof(smbus->adapter.name),
  303. "SMBus nForce2 adapter at %04x", smbus->base);
  304. error = i2c_add_adapter(&smbus->adapter);
  305. if (error) {
  306. release_region(smbus->base, smbus->size);
  307. return error;
  308. }
  309. dev_info(&smbus->adapter.dev, "nForce2 SMBus adapter at %#x\n",
  310. smbus->base);
  311. return 0;
  312. }
  313. static int nforce2_probe(struct pci_dev *dev, const struct pci_device_id *id)
  314. {
  315. struct nforce2_smbus *smbuses;
  316. int res1, res2;
  317. /* we support 2 SMBus adapters */
  318. smbuses = kcalloc(2, sizeof(struct nforce2_smbus), GFP_KERNEL);
  319. if (!smbuses)
  320. return -ENOMEM;
  321. pci_set_drvdata(dev, smbuses);
  322. switch (dev->device) {
  323. case PCI_DEVICE_ID_NVIDIA_NFORCE2_SMBUS:
  324. case PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SMBUS:
  325. case PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SMBUS:
  326. smbuses[0].blockops = 1;
  327. smbuses[1].blockops = 1;
  328. smbuses[0].can_abort = 1;
  329. smbuses[1].can_abort = 1;
  330. }
  331. /* SMBus adapter 1 */
  332. res1 = nforce2_probe_smb(dev, 4, NFORCE_PCI_SMB1, &smbuses[0], "SMB1");
  333. if (res1 < 0)
  334. smbuses[0].base = 0; /* to have a check value */
  335. /* SMBus adapter 2 */
  336. if (dmi_check_system(nforce2_dmi_blacklist2)) {
  337. dev_err(&dev->dev, "Disabling SMB2 for safety reasons.\n");
  338. res2 = -EPERM;
  339. smbuses[1].base = 0;
  340. } else {
  341. res2 = nforce2_probe_smb(dev, 5, NFORCE_PCI_SMB2, &smbuses[1],
  342. "SMB2");
  343. if (res2 < 0)
  344. smbuses[1].base = 0; /* to have a check value */
  345. }
  346. if ((res1 < 0) && (res2 < 0)) {
  347. /* we did not find even one of the SMBuses, so we give up */
  348. kfree(smbuses);
  349. return -ENODEV;
  350. }
  351. nforce2_set_reference(&smbuses[0].adapter);
  352. return 0;
  353. }
  354. static void nforce2_remove(struct pci_dev *dev)
  355. {
  356. struct nforce2_smbus *smbuses = pci_get_drvdata(dev);
  357. nforce2_set_reference(NULL);
  358. if (smbuses[0].base) {
  359. i2c_del_adapter(&smbuses[0].adapter);
  360. release_region(smbuses[0].base, smbuses[0].size);
  361. }
  362. if (smbuses[1].base) {
  363. i2c_del_adapter(&smbuses[1].adapter);
  364. release_region(smbuses[1].base, smbuses[1].size);
  365. }
  366. kfree(smbuses);
  367. }
  368. static struct pci_driver nforce2_driver = {
  369. .name = "nForce2_smbus",
  370. .id_table = nforce2_ids,
  371. .probe = nforce2_probe,
  372. .remove = nforce2_remove,
  373. };
  374. module_pci_driver(nforce2_driver);