i2c-mv64xxx.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122
  1. /*
  2. * Driver for the i2c controller on the Marvell line of host bridges
  3. * (e.g, gt642[46]0, mv643[46]0, mv644[46]0, and Orion SoC family).
  4. *
  5. * Author: Mark A. Greer <[email protected]>
  6. *
  7. * 2005 (c) MontaVista, Software, Inc. This file is licensed under
  8. * the terms of the GNU General Public License version 2. This program
  9. * is licensed "as is" without any warranty of any kind, whether express
  10. * or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/slab.h>
  14. #include <linux/module.h>
  15. #include <linux/spinlock.h>
  16. #include <linux/i2c.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/mv643xx_i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pinctrl/consumer.h>
  21. #include <linux/pm_runtime.h>
  22. #include <linux/reset.h>
  23. #include <linux/io.h>
  24. #include <linux/of.h>
  25. #include <linux/of_device.h>
  26. #include <linux/of_irq.h>
  27. #include <linux/clk.h>
  28. #include <linux/err.h>
  29. #include <linux/delay.h>
  30. #define MV64XXX_I2C_ADDR_ADDR(val) ((val & 0x7f) << 1)
  31. #define MV64XXX_I2C_BAUD_DIV_N(val) (val & 0x7)
  32. #define MV64XXX_I2C_BAUD_DIV_M(val) ((val & 0xf) << 3)
  33. #define MV64XXX_I2C_REG_CONTROL_ACK BIT(2)
  34. #define MV64XXX_I2C_REG_CONTROL_IFLG BIT(3)
  35. #define MV64XXX_I2C_REG_CONTROL_STOP BIT(4)
  36. #define MV64XXX_I2C_REG_CONTROL_START BIT(5)
  37. #define MV64XXX_I2C_REG_CONTROL_TWSIEN BIT(6)
  38. #define MV64XXX_I2C_REG_CONTROL_INTEN BIT(7)
  39. /* Ctlr status values */
  40. #define MV64XXX_I2C_STATUS_BUS_ERR 0x00
  41. #define MV64XXX_I2C_STATUS_MAST_START 0x08
  42. #define MV64XXX_I2C_STATUS_MAST_REPEAT_START 0x10
  43. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_ACK 0x18
  44. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_NO_ACK 0x20
  45. #define MV64XXX_I2C_STATUS_MAST_WR_ACK 0x28
  46. #define MV64XXX_I2C_STATUS_MAST_WR_NO_ACK 0x30
  47. #define MV64XXX_I2C_STATUS_MAST_LOST_ARB 0x38
  48. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_ACK 0x40
  49. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_NO_ACK 0x48
  50. #define MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK 0x50
  51. #define MV64XXX_I2C_STATUS_MAST_RD_DATA_NO_ACK 0x58
  52. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_ACK 0xd0
  53. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_NO_ACK 0xd8
  54. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_ACK 0xe0
  55. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_NO_ACK 0xe8
  56. #define MV64XXX_I2C_STATUS_NO_STATUS 0xf8
  57. /* Register defines (I2C bridge) */
  58. #define MV64XXX_I2C_REG_TX_DATA_LO 0xc0
  59. #define MV64XXX_I2C_REG_TX_DATA_HI 0xc4
  60. #define MV64XXX_I2C_REG_RX_DATA_LO 0xc8
  61. #define MV64XXX_I2C_REG_RX_DATA_HI 0xcc
  62. #define MV64XXX_I2C_REG_BRIDGE_CONTROL 0xd0
  63. #define MV64XXX_I2C_REG_BRIDGE_STATUS 0xd4
  64. #define MV64XXX_I2C_REG_BRIDGE_INTR_CAUSE 0xd8
  65. #define MV64XXX_I2C_REG_BRIDGE_INTR_MASK 0xdC
  66. #define MV64XXX_I2C_REG_BRIDGE_TIMING 0xe0
  67. /* Bridge Control values */
  68. #define MV64XXX_I2C_BRIDGE_CONTROL_WR BIT(0)
  69. #define MV64XXX_I2C_BRIDGE_CONTROL_RD BIT(1)
  70. #define MV64XXX_I2C_BRIDGE_CONTROL_ADDR_SHIFT 2
  71. #define MV64XXX_I2C_BRIDGE_CONTROL_ADDR_EXT BIT(12)
  72. #define MV64XXX_I2C_BRIDGE_CONTROL_TX_SIZE_SHIFT 13
  73. #define MV64XXX_I2C_BRIDGE_CONTROL_RX_SIZE_SHIFT 16
  74. #define MV64XXX_I2C_BRIDGE_CONTROL_ENABLE BIT(19)
  75. #define MV64XXX_I2C_BRIDGE_CONTROL_REPEATED_START BIT(20)
  76. /* Bridge Status values */
  77. #define MV64XXX_I2C_BRIDGE_STATUS_ERROR BIT(0)
  78. /* Driver states */
  79. enum {
  80. MV64XXX_I2C_STATE_INVALID,
  81. MV64XXX_I2C_STATE_IDLE,
  82. MV64XXX_I2C_STATE_WAITING_FOR_START_COND,
  83. MV64XXX_I2C_STATE_WAITING_FOR_RESTART,
  84. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_1_ACK,
  85. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK,
  86. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK,
  87. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA,
  88. };
  89. /* Driver actions */
  90. enum {
  91. MV64XXX_I2C_ACTION_INVALID,
  92. MV64XXX_I2C_ACTION_CONTINUE,
  93. MV64XXX_I2C_ACTION_SEND_RESTART,
  94. MV64XXX_I2C_ACTION_SEND_ADDR_1,
  95. MV64XXX_I2C_ACTION_SEND_ADDR_2,
  96. MV64XXX_I2C_ACTION_SEND_DATA,
  97. MV64XXX_I2C_ACTION_RCV_DATA,
  98. MV64XXX_I2C_ACTION_RCV_DATA_STOP,
  99. MV64XXX_I2C_ACTION_SEND_STOP,
  100. };
  101. struct mv64xxx_i2c_regs {
  102. u8 addr;
  103. u8 ext_addr;
  104. u8 data;
  105. u8 control;
  106. u8 status;
  107. u8 clock;
  108. u8 soft_reset;
  109. };
  110. struct mv64xxx_i2c_data {
  111. struct i2c_msg *msgs;
  112. int num_msgs;
  113. int irq;
  114. u32 state;
  115. u32 action;
  116. u32 aborting;
  117. u32 cntl_bits;
  118. void __iomem *reg_base;
  119. struct mv64xxx_i2c_regs reg_offsets;
  120. u32 addr1;
  121. u32 addr2;
  122. u32 bytes_left;
  123. u32 byte_posn;
  124. u32 send_stop;
  125. u32 block;
  126. int rc;
  127. u32 freq_m;
  128. u32 freq_n;
  129. struct clk *clk;
  130. struct clk *reg_clk;
  131. wait_queue_head_t waitq;
  132. spinlock_t lock;
  133. struct i2c_msg *msg;
  134. struct i2c_adapter adapter;
  135. bool offload_enabled;
  136. /* 5us delay in order to avoid repeated start timing violation */
  137. bool errata_delay;
  138. struct reset_control *rstc;
  139. bool irq_clear_inverted;
  140. /* Clk div is 2 to the power n, not 2 to the power n + 1 */
  141. bool clk_n_base_0;
  142. struct i2c_bus_recovery_info rinfo;
  143. bool atomic;
  144. };
  145. static struct mv64xxx_i2c_regs mv64xxx_i2c_regs_mv64xxx = {
  146. .addr = 0x00,
  147. .ext_addr = 0x10,
  148. .data = 0x04,
  149. .control = 0x08,
  150. .status = 0x0c,
  151. .clock = 0x0c,
  152. .soft_reset = 0x1c,
  153. };
  154. static struct mv64xxx_i2c_regs mv64xxx_i2c_regs_sun4i = {
  155. .addr = 0x00,
  156. .ext_addr = 0x04,
  157. .data = 0x08,
  158. .control = 0x0c,
  159. .status = 0x10,
  160. .clock = 0x14,
  161. .soft_reset = 0x18,
  162. };
  163. static void
  164. mv64xxx_i2c_prepare_for_io(struct mv64xxx_i2c_data *drv_data,
  165. struct i2c_msg *msg)
  166. {
  167. u32 dir = 0;
  168. drv_data->cntl_bits = MV64XXX_I2C_REG_CONTROL_ACK |
  169. MV64XXX_I2C_REG_CONTROL_TWSIEN;
  170. if (!drv_data->atomic)
  171. drv_data->cntl_bits |= MV64XXX_I2C_REG_CONTROL_INTEN;
  172. if (msg->flags & I2C_M_RD)
  173. dir = 1;
  174. if (msg->flags & I2C_M_TEN) {
  175. drv_data->addr1 = 0xf0 | (((u32)msg->addr & 0x300) >> 7) | dir;
  176. drv_data->addr2 = (u32)msg->addr & 0xff;
  177. } else {
  178. drv_data->addr1 = MV64XXX_I2C_ADDR_ADDR((u32)msg->addr) | dir;
  179. drv_data->addr2 = 0;
  180. }
  181. }
  182. /*
  183. *****************************************************************************
  184. *
  185. * Finite State Machine & Interrupt Routines
  186. *
  187. *****************************************************************************
  188. */
  189. /* Reset hardware and initialize FSM */
  190. static void
  191. mv64xxx_i2c_hw_init(struct mv64xxx_i2c_data *drv_data)
  192. {
  193. if (drv_data->offload_enabled) {
  194. writel(0, drv_data->reg_base + MV64XXX_I2C_REG_BRIDGE_CONTROL);
  195. writel(0, drv_data->reg_base + MV64XXX_I2C_REG_BRIDGE_TIMING);
  196. writel(0, drv_data->reg_base +
  197. MV64XXX_I2C_REG_BRIDGE_INTR_CAUSE);
  198. writel(0, drv_data->reg_base +
  199. MV64XXX_I2C_REG_BRIDGE_INTR_MASK);
  200. }
  201. writel(0, drv_data->reg_base + drv_data->reg_offsets.soft_reset);
  202. writel(MV64XXX_I2C_BAUD_DIV_M(drv_data->freq_m) | MV64XXX_I2C_BAUD_DIV_N(drv_data->freq_n),
  203. drv_data->reg_base + drv_data->reg_offsets.clock);
  204. writel(0, drv_data->reg_base + drv_data->reg_offsets.addr);
  205. writel(0, drv_data->reg_base + drv_data->reg_offsets.ext_addr);
  206. writel(MV64XXX_I2C_REG_CONTROL_TWSIEN | MV64XXX_I2C_REG_CONTROL_STOP,
  207. drv_data->reg_base + drv_data->reg_offsets.control);
  208. if (drv_data->errata_delay)
  209. udelay(5);
  210. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  211. }
  212. static void
  213. mv64xxx_i2c_fsm(struct mv64xxx_i2c_data *drv_data, u32 status)
  214. {
  215. /*
  216. * If state is idle, then this is likely the remnants of an old
  217. * operation that driver has given up on or the user has killed.
  218. * If so, issue the stop condition and go to idle.
  219. */
  220. if (drv_data->state == MV64XXX_I2C_STATE_IDLE) {
  221. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  222. return;
  223. }
  224. /* The status from the ctlr [mostly] tells us what to do next */
  225. switch (status) {
  226. /* Start condition interrupt */
  227. case MV64XXX_I2C_STATUS_MAST_START: /* 0x08 */
  228. case MV64XXX_I2C_STATUS_MAST_REPEAT_START: /* 0x10 */
  229. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_1;
  230. drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_ADDR_1_ACK;
  231. break;
  232. /* Performing a write */
  233. case MV64XXX_I2C_STATUS_MAST_WR_ADDR_ACK: /* 0x18 */
  234. if (drv_data->msg->flags & I2C_M_TEN) {
  235. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_2;
  236. drv_data->state =
  237. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK;
  238. break;
  239. }
  240. fallthrough;
  241. case MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_ACK: /* 0xd0 */
  242. case MV64XXX_I2C_STATUS_MAST_WR_ACK: /* 0x28 */
  243. if ((drv_data->bytes_left == 0)
  244. || (drv_data->aborting
  245. && (drv_data->byte_posn != 0))) {
  246. if (drv_data->send_stop || drv_data->aborting) {
  247. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  248. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  249. } else {
  250. drv_data->action =
  251. MV64XXX_I2C_ACTION_SEND_RESTART;
  252. drv_data->state =
  253. MV64XXX_I2C_STATE_WAITING_FOR_RESTART;
  254. }
  255. } else {
  256. drv_data->action = MV64XXX_I2C_ACTION_SEND_DATA;
  257. drv_data->state =
  258. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK;
  259. drv_data->bytes_left--;
  260. }
  261. break;
  262. /* Performing a read */
  263. case MV64XXX_I2C_STATUS_MAST_RD_ADDR_ACK: /* 40 */
  264. if (drv_data->msg->flags & I2C_M_TEN) {
  265. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_2;
  266. drv_data->state =
  267. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK;
  268. break;
  269. }
  270. fallthrough;
  271. case MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_ACK: /* 0xe0 */
  272. if (drv_data->bytes_left == 0) {
  273. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  274. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  275. break;
  276. }
  277. fallthrough;
  278. case MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK: /* 0x50 */
  279. if (status != MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK)
  280. drv_data->action = MV64XXX_I2C_ACTION_CONTINUE;
  281. else {
  282. drv_data->action = MV64XXX_I2C_ACTION_RCV_DATA;
  283. drv_data->bytes_left--;
  284. }
  285. drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA;
  286. if ((drv_data->bytes_left == 1) || drv_data->aborting)
  287. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_ACK;
  288. break;
  289. case MV64XXX_I2C_STATUS_MAST_RD_DATA_NO_ACK: /* 0x58 */
  290. drv_data->action = MV64XXX_I2C_ACTION_RCV_DATA_STOP;
  291. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  292. break;
  293. case MV64XXX_I2C_STATUS_MAST_WR_ADDR_NO_ACK: /* 0x20 */
  294. case MV64XXX_I2C_STATUS_MAST_WR_NO_ACK: /* 30 */
  295. case MV64XXX_I2C_STATUS_MAST_RD_ADDR_NO_ACK: /* 48 */
  296. /* Doesn't seem to be a device at other end */
  297. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  298. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  299. drv_data->rc = -ENXIO;
  300. break;
  301. default:
  302. dev_err(&drv_data->adapter.dev,
  303. "mv64xxx_i2c_fsm: Ctlr Error -- state: 0x%x, "
  304. "status: 0x%x, addr: 0x%x, flags: 0x%x\n",
  305. drv_data->state, status, drv_data->msg->addr,
  306. drv_data->msg->flags);
  307. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  308. mv64xxx_i2c_hw_init(drv_data);
  309. i2c_recover_bus(&drv_data->adapter);
  310. drv_data->rc = -EAGAIN;
  311. }
  312. }
  313. static void mv64xxx_i2c_send_start(struct mv64xxx_i2c_data *drv_data)
  314. {
  315. drv_data->msg = drv_data->msgs;
  316. drv_data->byte_posn = 0;
  317. drv_data->bytes_left = drv_data->msg->len;
  318. drv_data->aborting = 0;
  319. drv_data->rc = 0;
  320. mv64xxx_i2c_prepare_for_io(drv_data, drv_data->msgs);
  321. writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_START,
  322. drv_data->reg_base + drv_data->reg_offsets.control);
  323. }
  324. static void
  325. mv64xxx_i2c_do_action(struct mv64xxx_i2c_data *drv_data)
  326. {
  327. switch(drv_data->action) {
  328. case MV64XXX_I2C_ACTION_SEND_RESTART:
  329. /* We should only get here if we have further messages */
  330. BUG_ON(drv_data->num_msgs == 0);
  331. drv_data->msgs++;
  332. drv_data->num_msgs--;
  333. mv64xxx_i2c_send_start(drv_data);
  334. if (drv_data->errata_delay)
  335. udelay(5);
  336. /*
  337. * We're never at the start of the message here, and by this
  338. * time it's already too late to do any protocol mangling.
  339. * Thankfully, do not advertise support for that feature.
  340. */
  341. drv_data->send_stop = drv_data->num_msgs == 1;
  342. break;
  343. case MV64XXX_I2C_ACTION_CONTINUE:
  344. writel(drv_data->cntl_bits,
  345. drv_data->reg_base + drv_data->reg_offsets.control);
  346. break;
  347. case MV64XXX_I2C_ACTION_SEND_ADDR_1:
  348. writel(drv_data->addr1,
  349. drv_data->reg_base + drv_data->reg_offsets.data);
  350. writel(drv_data->cntl_bits,
  351. drv_data->reg_base + drv_data->reg_offsets.control);
  352. break;
  353. case MV64XXX_I2C_ACTION_SEND_ADDR_2:
  354. writel(drv_data->addr2,
  355. drv_data->reg_base + drv_data->reg_offsets.data);
  356. writel(drv_data->cntl_bits,
  357. drv_data->reg_base + drv_data->reg_offsets.control);
  358. break;
  359. case MV64XXX_I2C_ACTION_SEND_DATA:
  360. writel(drv_data->msg->buf[drv_data->byte_posn++],
  361. drv_data->reg_base + drv_data->reg_offsets.data);
  362. writel(drv_data->cntl_bits,
  363. drv_data->reg_base + drv_data->reg_offsets.control);
  364. break;
  365. case MV64XXX_I2C_ACTION_RCV_DATA:
  366. drv_data->msg->buf[drv_data->byte_posn++] =
  367. readl(drv_data->reg_base + drv_data->reg_offsets.data);
  368. writel(drv_data->cntl_bits,
  369. drv_data->reg_base + drv_data->reg_offsets.control);
  370. break;
  371. case MV64XXX_I2C_ACTION_RCV_DATA_STOP:
  372. drv_data->msg->buf[drv_data->byte_posn++] =
  373. readl(drv_data->reg_base + drv_data->reg_offsets.data);
  374. if (!drv_data->atomic)
  375. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_INTEN;
  376. writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_STOP,
  377. drv_data->reg_base + drv_data->reg_offsets.control);
  378. drv_data->block = 0;
  379. if (drv_data->errata_delay)
  380. udelay(5);
  381. wake_up(&drv_data->waitq);
  382. break;
  383. case MV64XXX_I2C_ACTION_INVALID:
  384. default:
  385. dev_err(&drv_data->adapter.dev,
  386. "mv64xxx_i2c_do_action: Invalid action: %d\n",
  387. drv_data->action);
  388. drv_data->rc = -EIO;
  389. fallthrough;
  390. case MV64XXX_I2C_ACTION_SEND_STOP:
  391. if (!drv_data->atomic)
  392. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_INTEN;
  393. writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_STOP,
  394. drv_data->reg_base + drv_data->reg_offsets.control);
  395. drv_data->block = 0;
  396. wake_up(&drv_data->waitq);
  397. break;
  398. }
  399. }
  400. static void
  401. mv64xxx_i2c_read_offload_rx_data(struct mv64xxx_i2c_data *drv_data,
  402. struct i2c_msg *msg)
  403. {
  404. u32 buf[2];
  405. buf[0] = readl(drv_data->reg_base + MV64XXX_I2C_REG_RX_DATA_LO);
  406. buf[1] = readl(drv_data->reg_base + MV64XXX_I2C_REG_RX_DATA_HI);
  407. memcpy(msg->buf, buf, msg->len);
  408. }
  409. static int
  410. mv64xxx_i2c_intr_offload(struct mv64xxx_i2c_data *drv_data)
  411. {
  412. u32 cause, status;
  413. cause = readl(drv_data->reg_base +
  414. MV64XXX_I2C_REG_BRIDGE_INTR_CAUSE);
  415. if (!cause)
  416. return IRQ_NONE;
  417. status = readl(drv_data->reg_base +
  418. MV64XXX_I2C_REG_BRIDGE_STATUS);
  419. if (status & MV64XXX_I2C_BRIDGE_STATUS_ERROR) {
  420. drv_data->rc = -EIO;
  421. goto out;
  422. }
  423. drv_data->rc = 0;
  424. /*
  425. * Transaction is a one message read transaction, read data
  426. * for this message.
  427. */
  428. if (drv_data->num_msgs == 1 && drv_data->msgs[0].flags & I2C_M_RD) {
  429. mv64xxx_i2c_read_offload_rx_data(drv_data, drv_data->msgs);
  430. drv_data->msgs++;
  431. drv_data->num_msgs--;
  432. }
  433. /*
  434. * Transaction is a two messages write/read transaction, read
  435. * data for the second (read) message.
  436. */
  437. else if (drv_data->num_msgs == 2 &&
  438. !(drv_data->msgs[0].flags & I2C_M_RD) &&
  439. drv_data->msgs[1].flags & I2C_M_RD) {
  440. mv64xxx_i2c_read_offload_rx_data(drv_data, drv_data->msgs + 1);
  441. drv_data->msgs += 2;
  442. drv_data->num_msgs -= 2;
  443. }
  444. out:
  445. writel(0, drv_data->reg_base + MV64XXX_I2C_REG_BRIDGE_CONTROL);
  446. writel(0, drv_data->reg_base +
  447. MV64XXX_I2C_REG_BRIDGE_INTR_CAUSE);
  448. drv_data->block = 0;
  449. wake_up(&drv_data->waitq);
  450. return IRQ_HANDLED;
  451. }
  452. static irqreturn_t
  453. mv64xxx_i2c_intr(int irq, void *dev_id)
  454. {
  455. struct mv64xxx_i2c_data *drv_data = dev_id;
  456. u32 status;
  457. irqreturn_t rc = IRQ_NONE;
  458. spin_lock(&drv_data->lock);
  459. if (drv_data->offload_enabled)
  460. rc = mv64xxx_i2c_intr_offload(drv_data);
  461. while (readl(drv_data->reg_base + drv_data->reg_offsets.control) &
  462. MV64XXX_I2C_REG_CONTROL_IFLG) {
  463. /*
  464. * It seems that sometime the controller updates the status
  465. * register only after it asserts IFLG in control register.
  466. * This may result in weird bugs when in atomic mode. A delay
  467. * of 100 ns before reading the status register solves this
  468. * issue. This bug does not seem to appear when using
  469. * interrupts.
  470. */
  471. if (drv_data->atomic)
  472. ndelay(100);
  473. status = readl(drv_data->reg_base + drv_data->reg_offsets.status);
  474. mv64xxx_i2c_fsm(drv_data, status);
  475. mv64xxx_i2c_do_action(drv_data);
  476. if (drv_data->irq_clear_inverted)
  477. writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_IFLG,
  478. drv_data->reg_base + drv_data->reg_offsets.control);
  479. rc = IRQ_HANDLED;
  480. }
  481. spin_unlock(&drv_data->lock);
  482. return rc;
  483. }
  484. /*
  485. *****************************************************************************
  486. *
  487. * I2C Msg Execution Routines
  488. *
  489. *****************************************************************************
  490. */
  491. static void
  492. mv64xxx_i2c_wait_for_completion(struct mv64xxx_i2c_data *drv_data)
  493. {
  494. long time_left;
  495. unsigned long flags;
  496. char abort = 0;
  497. time_left = wait_event_timeout(drv_data->waitq,
  498. !drv_data->block, drv_data->adapter.timeout);
  499. spin_lock_irqsave(&drv_data->lock, flags);
  500. if (!time_left) { /* Timed out */
  501. drv_data->rc = -ETIMEDOUT;
  502. abort = 1;
  503. } else if (time_left < 0) { /* Interrupted/Error */
  504. drv_data->rc = time_left; /* errno value */
  505. abort = 1;
  506. }
  507. if (abort && drv_data->block) {
  508. drv_data->aborting = 1;
  509. spin_unlock_irqrestore(&drv_data->lock, flags);
  510. time_left = wait_event_timeout(drv_data->waitq,
  511. !drv_data->block, drv_data->adapter.timeout);
  512. if ((time_left <= 0) && drv_data->block) {
  513. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  514. dev_err(&drv_data->adapter.dev,
  515. "mv64xxx: I2C bus locked, block: %d, "
  516. "time_left: %d\n", drv_data->block,
  517. (int)time_left);
  518. mv64xxx_i2c_hw_init(drv_data);
  519. i2c_recover_bus(&drv_data->adapter);
  520. }
  521. } else
  522. spin_unlock_irqrestore(&drv_data->lock, flags);
  523. }
  524. static void mv64xxx_i2c_wait_polling(struct mv64xxx_i2c_data *drv_data)
  525. {
  526. ktime_t timeout = ktime_add_ms(ktime_get(), drv_data->adapter.timeout);
  527. while (READ_ONCE(drv_data->block) &&
  528. ktime_compare(ktime_get(), timeout) < 0) {
  529. udelay(5);
  530. mv64xxx_i2c_intr(0, drv_data);
  531. }
  532. }
  533. static int
  534. mv64xxx_i2c_execute_msg(struct mv64xxx_i2c_data *drv_data, struct i2c_msg *msg,
  535. int is_last)
  536. {
  537. unsigned long flags;
  538. spin_lock_irqsave(&drv_data->lock, flags);
  539. drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_START_COND;
  540. drv_data->send_stop = is_last;
  541. drv_data->block = 1;
  542. mv64xxx_i2c_send_start(drv_data);
  543. spin_unlock_irqrestore(&drv_data->lock, flags);
  544. if (!drv_data->atomic)
  545. mv64xxx_i2c_wait_for_completion(drv_data);
  546. else
  547. mv64xxx_i2c_wait_polling(drv_data);
  548. return drv_data->rc;
  549. }
  550. static void
  551. mv64xxx_i2c_prepare_tx(struct mv64xxx_i2c_data *drv_data)
  552. {
  553. struct i2c_msg *msg = drv_data->msgs;
  554. u32 buf[2];
  555. memcpy(buf, msg->buf, msg->len);
  556. writel(buf[0], drv_data->reg_base + MV64XXX_I2C_REG_TX_DATA_LO);
  557. writel(buf[1], drv_data->reg_base + MV64XXX_I2C_REG_TX_DATA_HI);
  558. }
  559. static int
  560. mv64xxx_i2c_offload_xfer(struct mv64xxx_i2c_data *drv_data)
  561. {
  562. struct i2c_msg *msgs = drv_data->msgs;
  563. int num = drv_data->num_msgs;
  564. unsigned long ctrl_reg;
  565. unsigned long flags;
  566. spin_lock_irqsave(&drv_data->lock, flags);
  567. /* Build transaction */
  568. ctrl_reg = MV64XXX_I2C_BRIDGE_CONTROL_ENABLE |
  569. (msgs[0].addr << MV64XXX_I2C_BRIDGE_CONTROL_ADDR_SHIFT);
  570. if (msgs[0].flags & I2C_M_TEN)
  571. ctrl_reg |= MV64XXX_I2C_BRIDGE_CONTROL_ADDR_EXT;
  572. /* Single write message transaction */
  573. if (num == 1 && !(msgs[0].flags & I2C_M_RD)) {
  574. size_t len = msgs[0].len - 1;
  575. ctrl_reg |= MV64XXX_I2C_BRIDGE_CONTROL_WR |
  576. (len << MV64XXX_I2C_BRIDGE_CONTROL_TX_SIZE_SHIFT);
  577. mv64xxx_i2c_prepare_tx(drv_data);
  578. }
  579. /* Single read message transaction */
  580. else if (num == 1 && msgs[0].flags & I2C_M_RD) {
  581. size_t len = msgs[0].len - 1;
  582. ctrl_reg |= MV64XXX_I2C_BRIDGE_CONTROL_RD |
  583. (len << MV64XXX_I2C_BRIDGE_CONTROL_RX_SIZE_SHIFT);
  584. }
  585. /*
  586. * Transaction with one write and one read message. This is
  587. * guaranteed by the mv64xx_i2c_can_offload() checks.
  588. */
  589. else if (num == 2) {
  590. size_t lentx = msgs[0].len - 1;
  591. size_t lenrx = msgs[1].len - 1;
  592. ctrl_reg |=
  593. MV64XXX_I2C_BRIDGE_CONTROL_RD |
  594. MV64XXX_I2C_BRIDGE_CONTROL_WR |
  595. (lentx << MV64XXX_I2C_BRIDGE_CONTROL_TX_SIZE_SHIFT) |
  596. (lenrx << MV64XXX_I2C_BRIDGE_CONTROL_RX_SIZE_SHIFT) |
  597. MV64XXX_I2C_BRIDGE_CONTROL_REPEATED_START;
  598. mv64xxx_i2c_prepare_tx(drv_data);
  599. }
  600. /* Execute transaction */
  601. drv_data->block = 1;
  602. writel(ctrl_reg, drv_data->reg_base + MV64XXX_I2C_REG_BRIDGE_CONTROL);
  603. spin_unlock_irqrestore(&drv_data->lock, flags);
  604. mv64xxx_i2c_wait_for_completion(drv_data);
  605. return drv_data->rc;
  606. }
  607. static bool
  608. mv64xxx_i2c_valid_offload_sz(struct i2c_msg *msg)
  609. {
  610. return msg->len <= 8 && msg->len >= 1;
  611. }
  612. static bool
  613. mv64xxx_i2c_can_offload(struct mv64xxx_i2c_data *drv_data)
  614. {
  615. struct i2c_msg *msgs = drv_data->msgs;
  616. int num = drv_data->num_msgs;
  617. if (!drv_data->offload_enabled)
  618. return false;
  619. /*
  620. * We can offload a transaction consisting of a single
  621. * message, as long as the message has a length between 1 and
  622. * 8 bytes.
  623. */
  624. if (num == 1 && mv64xxx_i2c_valid_offload_sz(msgs))
  625. return true;
  626. /*
  627. * We can offload a transaction consisting of two messages, if
  628. * the first is a write and a second is a read, and both have
  629. * a length between 1 and 8 bytes.
  630. */
  631. if (num == 2 &&
  632. mv64xxx_i2c_valid_offload_sz(msgs) &&
  633. mv64xxx_i2c_valid_offload_sz(msgs + 1) &&
  634. !(msgs[0].flags & I2C_M_RD) &&
  635. msgs[1].flags & I2C_M_RD)
  636. return true;
  637. return false;
  638. }
  639. /*
  640. *****************************************************************************
  641. *
  642. * I2C Core Support Routines (Interface to higher level I2C code)
  643. *
  644. *****************************************************************************
  645. */
  646. static u32
  647. mv64xxx_i2c_functionality(struct i2c_adapter *adap)
  648. {
  649. return I2C_FUNC_I2C | I2C_FUNC_10BIT_ADDR | I2C_FUNC_SMBUS_EMUL;
  650. }
  651. static int
  652. mv64xxx_i2c_xfer_core(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
  653. {
  654. struct mv64xxx_i2c_data *drv_data = i2c_get_adapdata(adap);
  655. int rc, ret = num;
  656. rc = pm_runtime_resume_and_get(&adap->dev);
  657. if (rc)
  658. return rc;
  659. BUG_ON(drv_data->msgs != NULL);
  660. drv_data->msgs = msgs;
  661. drv_data->num_msgs = num;
  662. if (mv64xxx_i2c_can_offload(drv_data) && !drv_data->atomic)
  663. rc = mv64xxx_i2c_offload_xfer(drv_data);
  664. else
  665. rc = mv64xxx_i2c_execute_msg(drv_data, &msgs[0], num == 1);
  666. if (rc < 0)
  667. ret = rc;
  668. drv_data->num_msgs = 0;
  669. drv_data->msgs = NULL;
  670. pm_runtime_mark_last_busy(&adap->dev);
  671. pm_runtime_put_autosuspend(&adap->dev);
  672. return ret;
  673. }
  674. static int
  675. mv64xxx_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
  676. {
  677. struct mv64xxx_i2c_data *drv_data = i2c_get_adapdata(adap);
  678. drv_data->atomic = 0;
  679. return mv64xxx_i2c_xfer_core(adap, msgs, num);
  680. }
  681. static int mv64xxx_i2c_xfer_atomic(struct i2c_adapter *adap,
  682. struct i2c_msg msgs[], int num)
  683. {
  684. struct mv64xxx_i2c_data *drv_data = i2c_get_adapdata(adap);
  685. drv_data->atomic = 1;
  686. return mv64xxx_i2c_xfer_core(adap, msgs, num);
  687. }
  688. static const struct i2c_algorithm mv64xxx_i2c_algo = {
  689. .master_xfer = mv64xxx_i2c_xfer,
  690. .master_xfer_atomic = mv64xxx_i2c_xfer_atomic,
  691. .functionality = mv64xxx_i2c_functionality,
  692. };
  693. /*
  694. *****************************************************************************
  695. *
  696. * Driver Interface & Early Init Routines
  697. *
  698. *****************************************************************************
  699. */
  700. static const struct of_device_id mv64xxx_i2c_of_match_table[] = {
  701. { .compatible = "allwinner,sun4i-a10-i2c", .data = &mv64xxx_i2c_regs_sun4i},
  702. { .compatible = "allwinner,sun6i-a31-i2c", .data = &mv64xxx_i2c_regs_sun4i},
  703. { .compatible = "marvell,mv64xxx-i2c", .data = &mv64xxx_i2c_regs_mv64xxx},
  704. { .compatible = "marvell,mv78230-i2c", .data = &mv64xxx_i2c_regs_mv64xxx},
  705. { .compatible = "marvell,mv78230-a0-i2c", .data = &mv64xxx_i2c_regs_mv64xxx},
  706. {}
  707. };
  708. MODULE_DEVICE_TABLE(of, mv64xxx_i2c_of_match_table);
  709. #ifdef CONFIG_OF
  710. static int
  711. mv64xxx_calc_freq(struct mv64xxx_i2c_data *drv_data,
  712. const int tclk, const int n, const int m)
  713. {
  714. if (drv_data->clk_n_base_0)
  715. return tclk / (10 * (m + 1) * (1 << n));
  716. else
  717. return tclk / (10 * (m + 1) * (2 << n));
  718. }
  719. static bool
  720. mv64xxx_find_baud_factors(struct mv64xxx_i2c_data *drv_data,
  721. const u32 req_freq, const u32 tclk)
  722. {
  723. int freq, delta, best_delta = INT_MAX;
  724. int m, n;
  725. for (n = 0; n <= 7; n++)
  726. for (m = 0; m <= 15; m++) {
  727. freq = mv64xxx_calc_freq(drv_data, tclk, n, m);
  728. delta = req_freq - freq;
  729. if (delta >= 0 && delta < best_delta) {
  730. drv_data->freq_m = m;
  731. drv_data->freq_n = n;
  732. best_delta = delta;
  733. }
  734. if (best_delta == 0)
  735. return true;
  736. }
  737. if (best_delta == INT_MAX)
  738. return false;
  739. return true;
  740. }
  741. static int
  742. mv64xxx_of_config(struct mv64xxx_i2c_data *drv_data,
  743. struct device *dev)
  744. {
  745. const struct of_device_id *device;
  746. struct device_node *np = dev->of_node;
  747. u32 bus_freq, tclk;
  748. int rc = 0;
  749. /* CLK is mandatory when using DT to describe the i2c bus. We
  750. * need to know tclk in order to calculate bus clock
  751. * factors.
  752. */
  753. if (!drv_data->clk) {
  754. rc = -ENODEV;
  755. goto out;
  756. }
  757. tclk = clk_get_rate(drv_data->clk);
  758. if (of_property_read_u32(np, "clock-frequency", &bus_freq))
  759. bus_freq = I2C_MAX_STANDARD_MODE_FREQ; /* 100kHz by default */
  760. if (of_device_is_compatible(np, "allwinner,sun4i-a10-i2c") ||
  761. of_device_is_compatible(np, "allwinner,sun6i-a31-i2c"))
  762. drv_data->clk_n_base_0 = true;
  763. if (!mv64xxx_find_baud_factors(drv_data, bus_freq, tclk)) {
  764. rc = -EINVAL;
  765. goto out;
  766. }
  767. drv_data->rstc = devm_reset_control_get_optional_exclusive(dev, NULL);
  768. if (IS_ERR(drv_data->rstc)) {
  769. rc = PTR_ERR(drv_data->rstc);
  770. goto out;
  771. }
  772. /* Its not yet defined how timeouts will be specified in device tree.
  773. * So hard code the value to 1 second.
  774. */
  775. drv_data->adapter.timeout = HZ;
  776. device = of_match_device(mv64xxx_i2c_of_match_table, dev);
  777. if (!device)
  778. return -ENODEV;
  779. memcpy(&drv_data->reg_offsets, device->data, sizeof(drv_data->reg_offsets));
  780. /*
  781. * For controllers embedded in new SoCs activate the
  782. * Transaction Generator support and the errata fix.
  783. */
  784. if (of_device_is_compatible(np, "marvell,mv78230-i2c")) {
  785. drv_data->offload_enabled = true;
  786. /* The delay is only needed in standard mode (100kHz) */
  787. if (bus_freq <= I2C_MAX_STANDARD_MODE_FREQ)
  788. drv_data->errata_delay = true;
  789. }
  790. if (of_device_is_compatible(np, "marvell,mv78230-a0-i2c")) {
  791. drv_data->offload_enabled = false;
  792. /* The delay is only needed in standard mode (100kHz) */
  793. if (bus_freq <= I2C_MAX_STANDARD_MODE_FREQ)
  794. drv_data->errata_delay = true;
  795. }
  796. if (of_device_is_compatible(np, "allwinner,sun6i-a31-i2c"))
  797. drv_data->irq_clear_inverted = true;
  798. out:
  799. return rc;
  800. }
  801. #else /* CONFIG_OF */
  802. static int
  803. mv64xxx_of_config(struct mv64xxx_i2c_data *drv_data,
  804. struct device *dev)
  805. {
  806. return -ENODEV;
  807. }
  808. #endif /* CONFIG_OF */
  809. static int mv64xxx_i2c_init_recovery_info(struct mv64xxx_i2c_data *drv_data,
  810. struct device *dev)
  811. {
  812. struct i2c_bus_recovery_info *rinfo = &drv_data->rinfo;
  813. rinfo->pinctrl = devm_pinctrl_get(dev);
  814. if (IS_ERR(rinfo->pinctrl)) {
  815. if (PTR_ERR(rinfo->pinctrl) == -EPROBE_DEFER)
  816. return -EPROBE_DEFER;
  817. dev_info(dev, "can't get pinctrl, bus recovery not supported\n");
  818. return PTR_ERR(rinfo->pinctrl);
  819. } else if (!rinfo->pinctrl) {
  820. return -ENODEV;
  821. }
  822. drv_data->adapter.bus_recovery_info = rinfo;
  823. return 0;
  824. }
  825. static int
  826. mv64xxx_i2c_runtime_suspend(struct device *dev)
  827. {
  828. struct mv64xxx_i2c_data *drv_data = dev_get_drvdata(dev);
  829. reset_control_assert(drv_data->rstc);
  830. clk_disable_unprepare(drv_data->reg_clk);
  831. clk_disable_unprepare(drv_data->clk);
  832. return 0;
  833. }
  834. static int
  835. mv64xxx_i2c_runtime_resume(struct device *dev)
  836. {
  837. struct mv64xxx_i2c_data *drv_data = dev_get_drvdata(dev);
  838. clk_prepare_enable(drv_data->clk);
  839. clk_prepare_enable(drv_data->reg_clk);
  840. reset_control_reset(drv_data->rstc);
  841. mv64xxx_i2c_hw_init(drv_data);
  842. return 0;
  843. }
  844. static int
  845. mv64xxx_i2c_probe(struct platform_device *pd)
  846. {
  847. struct mv64xxx_i2c_data *drv_data;
  848. struct mv64xxx_i2c_pdata *pdata = dev_get_platdata(&pd->dev);
  849. int rc;
  850. if ((!pdata && !pd->dev.of_node))
  851. return -ENODEV;
  852. drv_data = devm_kzalloc(&pd->dev, sizeof(struct mv64xxx_i2c_data),
  853. GFP_KERNEL);
  854. if (!drv_data)
  855. return -ENOMEM;
  856. drv_data->reg_base = devm_platform_ioremap_resource(pd, 0);
  857. if (IS_ERR(drv_data->reg_base))
  858. return PTR_ERR(drv_data->reg_base);
  859. strscpy(drv_data->adapter.name, MV64XXX_I2C_CTLR_NAME " adapter",
  860. sizeof(drv_data->adapter.name));
  861. init_waitqueue_head(&drv_data->waitq);
  862. spin_lock_init(&drv_data->lock);
  863. /* Not all platforms have clocks */
  864. drv_data->clk = devm_clk_get(&pd->dev, NULL);
  865. if (IS_ERR(drv_data->clk)) {
  866. if (PTR_ERR(drv_data->clk) == -EPROBE_DEFER)
  867. return -EPROBE_DEFER;
  868. drv_data->clk = NULL;
  869. }
  870. drv_data->reg_clk = devm_clk_get(&pd->dev, "reg");
  871. if (IS_ERR(drv_data->reg_clk)) {
  872. if (PTR_ERR(drv_data->reg_clk) == -EPROBE_DEFER)
  873. return -EPROBE_DEFER;
  874. drv_data->reg_clk = NULL;
  875. }
  876. drv_data->irq = platform_get_irq(pd, 0);
  877. if (drv_data->irq < 0)
  878. return drv_data->irq;
  879. if (pdata) {
  880. drv_data->freq_m = pdata->freq_m;
  881. drv_data->freq_n = pdata->freq_n;
  882. drv_data->adapter.timeout = msecs_to_jiffies(pdata->timeout);
  883. drv_data->offload_enabled = false;
  884. memcpy(&drv_data->reg_offsets, &mv64xxx_i2c_regs_mv64xxx, sizeof(drv_data->reg_offsets));
  885. } else if (pd->dev.of_node) {
  886. rc = mv64xxx_of_config(drv_data, &pd->dev);
  887. if (rc)
  888. return rc;
  889. }
  890. rc = mv64xxx_i2c_init_recovery_info(drv_data, &pd->dev);
  891. if (rc == -EPROBE_DEFER)
  892. return rc;
  893. drv_data->adapter.dev.parent = &pd->dev;
  894. drv_data->adapter.algo = &mv64xxx_i2c_algo;
  895. drv_data->adapter.owner = THIS_MODULE;
  896. drv_data->adapter.class = I2C_CLASS_DEPRECATED;
  897. drv_data->adapter.nr = pd->id;
  898. drv_data->adapter.dev.of_node = pd->dev.of_node;
  899. platform_set_drvdata(pd, drv_data);
  900. i2c_set_adapdata(&drv_data->adapter, drv_data);
  901. pm_runtime_set_autosuspend_delay(&pd->dev, MSEC_PER_SEC);
  902. pm_runtime_use_autosuspend(&pd->dev);
  903. pm_runtime_enable(&pd->dev);
  904. if (!pm_runtime_enabled(&pd->dev)) {
  905. rc = mv64xxx_i2c_runtime_resume(&pd->dev);
  906. if (rc)
  907. goto exit_disable_pm;
  908. }
  909. rc = request_irq(drv_data->irq, mv64xxx_i2c_intr, 0,
  910. MV64XXX_I2C_CTLR_NAME, drv_data);
  911. if (rc) {
  912. dev_err(&drv_data->adapter.dev,
  913. "mv64xxx: Can't register intr handler irq%d: %d\n",
  914. drv_data->irq, rc);
  915. goto exit_disable_pm;
  916. } else if ((rc = i2c_add_numbered_adapter(&drv_data->adapter)) != 0) {
  917. dev_err(&drv_data->adapter.dev,
  918. "mv64xxx: Can't add i2c adapter, rc: %d\n", -rc);
  919. goto exit_free_irq;
  920. }
  921. return 0;
  922. exit_free_irq:
  923. free_irq(drv_data->irq, drv_data);
  924. exit_disable_pm:
  925. pm_runtime_disable(&pd->dev);
  926. if (!pm_runtime_status_suspended(&pd->dev))
  927. mv64xxx_i2c_runtime_suspend(&pd->dev);
  928. return rc;
  929. }
  930. static int
  931. mv64xxx_i2c_remove(struct platform_device *pd)
  932. {
  933. struct mv64xxx_i2c_data *drv_data = platform_get_drvdata(pd);
  934. i2c_del_adapter(&drv_data->adapter);
  935. free_irq(drv_data->irq, drv_data);
  936. pm_runtime_disable(&pd->dev);
  937. if (!pm_runtime_status_suspended(&pd->dev))
  938. mv64xxx_i2c_runtime_suspend(&pd->dev);
  939. return 0;
  940. }
  941. static const struct dev_pm_ops mv64xxx_i2c_pm_ops = {
  942. SET_RUNTIME_PM_OPS(mv64xxx_i2c_runtime_suspend,
  943. mv64xxx_i2c_runtime_resume, NULL)
  944. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  945. pm_runtime_force_resume)
  946. };
  947. static struct platform_driver mv64xxx_i2c_driver = {
  948. .probe = mv64xxx_i2c_probe,
  949. .remove = mv64xxx_i2c_remove,
  950. .driver = {
  951. .name = MV64XXX_I2C_CTLR_NAME,
  952. .pm = &mv64xxx_i2c_pm_ops,
  953. .of_match_table = mv64xxx_i2c_of_match_table,
  954. },
  955. };
  956. module_platform_driver(mv64xxx_i2c_driver);
  957. MODULE_AUTHOR("Mark A. Greer <[email protected]>");
  958. MODULE_DESCRIPTION("Marvell mv64xxx host bridge i2c ctlr driver");
  959. MODULE_LICENSE("GPL");