i2c-imx-lpi2c.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * This is i.MX low power i2c controller driver.
  4. *
  5. * Copyright 2016 Freescale Semiconductor, Inc.
  6. */
  7. #include <linux/clk.h>
  8. #include <linux/completion.h>
  9. #include <linux/delay.h>
  10. #include <linux/err.h>
  11. #include <linux/errno.h>
  12. #include <linux/i2c.h>
  13. #include <linux/init.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/io.h>
  16. #include <linux/kernel.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/pinctrl/consumer.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/sched.h>
  24. #include <linux/slab.h>
  25. #define DRIVER_NAME "imx-lpi2c"
  26. #define LPI2C_PARAM 0x04 /* i2c RX/TX FIFO size */
  27. #define LPI2C_MCR 0x10 /* i2c contrl register */
  28. #define LPI2C_MSR 0x14 /* i2c status register */
  29. #define LPI2C_MIER 0x18 /* i2c interrupt enable */
  30. #define LPI2C_MCFGR0 0x20 /* i2c master configuration */
  31. #define LPI2C_MCFGR1 0x24 /* i2c master configuration */
  32. #define LPI2C_MCFGR2 0x28 /* i2c master configuration */
  33. #define LPI2C_MCFGR3 0x2C /* i2c master configuration */
  34. #define LPI2C_MCCR0 0x48 /* i2c master clk configuration */
  35. #define LPI2C_MCCR1 0x50 /* i2c master clk configuration */
  36. #define LPI2C_MFCR 0x58 /* i2c master FIFO control */
  37. #define LPI2C_MFSR 0x5C /* i2c master FIFO status */
  38. #define LPI2C_MTDR 0x60 /* i2c master TX data register */
  39. #define LPI2C_MRDR 0x70 /* i2c master RX data register */
  40. /* i2c command */
  41. #define TRAN_DATA 0X00
  42. #define RECV_DATA 0X01
  43. #define GEN_STOP 0X02
  44. #define RECV_DISCARD 0X03
  45. #define GEN_START 0X04
  46. #define START_NACK 0X05
  47. #define START_HIGH 0X06
  48. #define START_HIGH_NACK 0X07
  49. #define MCR_MEN BIT(0)
  50. #define MCR_RST BIT(1)
  51. #define MCR_DOZEN BIT(2)
  52. #define MCR_DBGEN BIT(3)
  53. #define MCR_RTF BIT(8)
  54. #define MCR_RRF BIT(9)
  55. #define MSR_TDF BIT(0)
  56. #define MSR_RDF BIT(1)
  57. #define MSR_SDF BIT(9)
  58. #define MSR_NDF BIT(10)
  59. #define MSR_ALF BIT(11)
  60. #define MSR_MBF BIT(24)
  61. #define MSR_BBF BIT(25)
  62. #define MIER_TDIE BIT(0)
  63. #define MIER_RDIE BIT(1)
  64. #define MIER_SDIE BIT(9)
  65. #define MIER_NDIE BIT(10)
  66. #define MCFGR1_AUTOSTOP BIT(8)
  67. #define MCFGR1_IGNACK BIT(9)
  68. #define MRDR_RXEMPTY BIT(14)
  69. #define I2C_CLK_RATIO 2
  70. #define CHUNK_DATA 256
  71. #define I2C_PM_TIMEOUT 10 /* ms */
  72. enum lpi2c_imx_mode {
  73. STANDARD, /* 100+Kbps */
  74. FAST, /* 400+Kbps */
  75. FAST_PLUS, /* 1.0+Mbps */
  76. HS, /* 3.4+Mbps */
  77. ULTRA_FAST, /* 5.0+Mbps */
  78. };
  79. enum lpi2c_imx_pincfg {
  80. TWO_PIN_OD,
  81. TWO_PIN_OO,
  82. TWO_PIN_PP,
  83. FOUR_PIN_PP,
  84. };
  85. struct lpi2c_imx_struct {
  86. struct i2c_adapter adapter;
  87. int num_clks;
  88. struct clk_bulk_data *clks;
  89. void __iomem *base;
  90. __u8 *rx_buf;
  91. __u8 *tx_buf;
  92. struct completion complete;
  93. unsigned int msglen;
  94. unsigned int delivered;
  95. unsigned int block_data;
  96. unsigned int bitrate;
  97. unsigned int txfifosize;
  98. unsigned int rxfifosize;
  99. enum lpi2c_imx_mode mode;
  100. };
  101. static void lpi2c_imx_intctrl(struct lpi2c_imx_struct *lpi2c_imx,
  102. unsigned int enable)
  103. {
  104. writel(enable, lpi2c_imx->base + LPI2C_MIER);
  105. }
  106. static int lpi2c_imx_bus_busy(struct lpi2c_imx_struct *lpi2c_imx)
  107. {
  108. unsigned long orig_jiffies = jiffies;
  109. unsigned int temp;
  110. while (1) {
  111. temp = readl(lpi2c_imx->base + LPI2C_MSR);
  112. /* check for arbitration lost, clear if set */
  113. if (temp & MSR_ALF) {
  114. writel(temp, lpi2c_imx->base + LPI2C_MSR);
  115. return -EAGAIN;
  116. }
  117. if (temp & (MSR_BBF | MSR_MBF))
  118. break;
  119. if (time_after(jiffies, orig_jiffies + msecs_to_jiffies(500))) {
  120. dev_dbg(&lpi2c_imx->adapter.dev, "bus not work\n");
  121. return -ETIMEDOUT;
  122. }
  123. schedule();
  124. }
  125. return 0;
  126. }
  127. static void lpi2c_imx_set_mode(struct lpi2c_imx_struct *lpi2c_imx)
  128. {
  129. unsigned int bitrate = lpi2c_imx->bitrate;
  130. enum lpi2c_imx_mode mode;
  131. if (bitrate < I2C_MAX_FAST_MODE_FREQ)
  132. mode = STANDARD;
  133. else if (bitrate < I2C_MAX_FAST_MODE_PLUS_FREQ)
  134. mode = FAST;
  135. else if (bitrate < I2C_MAX_HIGH_SPEED_MODE_FREQ)
  136. mode = FAST_PLUS;
  137. else if (bitrate < I2C_MAX_ULTRA_FAST_MODE_FREQ)
  138. mode = HS;
  139. else
  140. mode = ULTRA_FAST;
  141. lpi2c_imx->mode = mode;
  142. }
  143. static int lpi2c_imx_start(struct lpi2c_imx_struct *lpi2c_imx,
  144. struct i2c_msg *msgs)
  145. {
  146. unsigned int temp;
  147. temp = readl(lpi2c_imx->base + LPI2C_MCR);
  148. temp |= MCR_RRF | MCR_RTF;
  149. writel(temp, lpi2c_imx->base + LPI2C_MCR);
  150. writel(0x7f00, lpi2c_imx->base + LPI2C_MSR);
  151. temp = i2c_8bit_addr_from_msg(msgs) | (GEN_START << 8);
  152. writel(temp, lpi2c_imx->base + LPI2C_MTDR);
  153. return lpi2c_imx_bus_busy(lpi2c_imx);
  154. }
  155. static void lpi2c_imx_stop(struct lpi2c_imx_struct *lpi2c_imx)
  156. {
  157. unsigned long orig_jiffies = jiffies;
  158. unsigned int temp;
  159. writel(GEN_STOP << 8, lpi2c_imx->base + LPI2C_MTDR);
  160. do {
  161. temp = readl(lpi2c_imx->base + LPI2C_MSR);
  162. if (temp & MSR_SDF)
  163. break;
  164. if (time_after(jiffies, orig_jiffies + msecs_to_jiffies(500))) {
  165. dev_dbg(&lpi2c_imx->adapter.dev, "stop timeout\n");
  166. break;
  167. }
  168. schedule();
  169. } while (1);
  170. }
  171. /* CLKLO = I2C_CLK_RATIO * CLKHI, SETHOLD = CLKHI, DATAVD = CLKHI/2 */
  172. static int lpi2c_imx_config(struct lpi2c_imx_struct *lpi2c_imx)
  173. {
  174. u8 prescale, filt, sethold, datavd;
  175. unsigned int clk_rate, clk_cycle, clkhi, clklo;
  176. enum lpi2c_imx_pincfg pincfg;
  177. unsigned int temp;
  178. lpi2c_imx_set_mode(lpi2c_imx);
  179. clk_rate = clk_get_rate(lpi2c_imx->clks[0].clk);
  180. if (lpi2c_imx->mode == HS || lpi2c_imx->mode == ULTRA_FAST)
  181. filt = 0;
  182. else
  183. filt = 2;
  184. for (prescale = 0; prescale <= 7; prescale++) {
  185. clk_cycle = clk_rate / ((1 << prescale) * lpi2c_imx->bitrate)
  186. - 3 - (filt >> 1);
  187. clkhi = (clk_cycle + I2C_CLK_RATIO) / (I2C_CLK_RATIO + 1);
  188. clklo = clk_cycle - clkhi;
  189. if (clklo < 64)
  190. break;
  191. }
  192. if (prescale > 7)
  193. return -EINVAL;
  194. /* set MCFGR1: PINCFG, PRESCALE, IGNACK */
  195. if (lpi2c_imx->mode == ULTRA_FAST)
  196. pincfg = TWO_PIN_OO;
  197. else
  198. pincfg = TWO_PIN_OD;
  199. temp = prescale | pincfg << 24;
  200. if (lpi2c_imx->mode == ULTRA_FAST)
  201. temp |= MCFGR1_IGNACK;
  202. writel(temp, lpi2c_imx->base + LPI2C_MCFGR1);
  203. /* set MCFGR2: FILTSDA, FILTSCL */
  204. temp = (filt << 16) | (filt << 24);
  205. writel(temp, lpi2c_imx->base + LPI2C_MCFGR2);
  206. /* set MCCR: DATAVD, SETHOLD, CLKHI, CLKLO */
  207. sethold = clkhi;
  208. datavd = clkhi >> 1;
  209. temp = datavd << 24 | sethold << 16 | clkhi << 8 | clklo;
  210. if (lpi2c_imx->mode == HS)
  211. writel(temp, lpi2c_imx->base + LPI2C_MCCR1);
  212. else
  213. writel(temp, lpi2c_imx->base + LPI2C_MCCR0);
  214. return 0;
  215. }
  216. static int lpi2c_imx_master_enable(struct lpi2c_imx_struct *lpi2c_imx)
  217. {
  218. unsigned int temp;
  219. int ret;
  220. ret = pm_runtime_resume_and_get(lpi2c_imx->adapter.dev.parent);
  221. if (ret < 0)
  222. return ret;
  223. temp = MCR_RST;
  224. writel(temp, lpi2c_imx->base + LPI2C_MCR);
  225. writel(0, lpi2c_imx->base + LPI2C_MCR);
  226. ret = lpi2c_imx_config(lpi2c_imx);
  227. if (ret)
  228. goto rpm_put;
  229. temp = readl(lpi2c_imx->base + LPI2C_MCR);
  230. temp |= MCR_MEN;
  231. writel(temp, lpi2c_imx->base + LPI2C_MCR);
  232. return 0;
  233. rpm_put:
  234. pm_runtime_mark_last_busy(lpi2c_imx->adapter.dev.parent);
  235. pm_runtime_put_autosuspend(lpi2c_imx->adapter.dev.parent);
  236. return ret;
  237. }
  238. static int lpi2c_imx_master_disable(struct lpi2c_imx_struct *lpi2c_imx)
  239. {
  240. u32 temp;
  241. temp = readl(lpi2c_imx->base + LPI2C_MCR);
  242. temp &= ~MCR_MEN;
  243. writel(temp, lpi2c_imx->base + LPI2C_MCR);
  244. pm_runtime_mark_last_busy(lpi2c_imx->adapter.dev.parent);
  245. pm_runtime_put_autosuspend(lpi2c_imx->adapter.dev.parent);
  246. return 0;
  247. }
  248. static int lpi2c_imx_msg_complete(struct lpi2c_imx_struct *lpi2c_imx)
  249. {
  250. unsigned long timeout;
  251. timeout = wait_for_completion_timeout(&lpi2c_imx->complete, HZ);
  252. return timeout ? 0 : -ETIMEDOUT;
  253. }
  254. static int lpi2c_imx_txfifo_empty(struct lpi2c_imx_struct *lpi2c_imx)
  255. {
  256. unsigned long orig_jiffies = jiffies;
  257. u32 txcnt;
  258. do {
  259. txcnt = readl(lpi2c_imx->base + LPI2C_MFSR) & 0xff;
  260. if (readl(lpi2c_imx->base + LPI2C_MSR) & MSR_NDF) {
  261. dev_dbg(&lpi2c_imx->adapter.dev, "NDF detected\n");
  262. return -EIO;
  263. }
  264. if (time_after(jiffies, orig_jiffies + msecs_to_jiffies(500))) {
  265. dev_dbg(&lpi2c_imx->adapter.dev, "txfifo empty timeout\n");
  266. return -ETIMEDOUT;
  267. }
  268. schedule();
  269. } while (txcnt);
  270. return 0;
  271. }
  272. static void lpi2c_imx_set_tx_watermark(struct lpi2c_imx_struct *lpi2c_imx)
  273. {
  274. writel(lpi2c_imx->txfifosize >> 1, lpi2c_imx->base + LPI2C_MFCR);
  275. }
  276. static void lpi2c_imx_set_rx_watermark(struct lpi2c_imx_struct *lpi2c_imx)
  277. {
  278. unsigned int temp, remaining;
  279. remaining = lpi2c_imx->msglen - lpi2c_imx->delivered;
  280. if (remaining > (lpi2c_imx->rxfifosize >> 1))
  281. temp = lpi2c_imx->rxfifosize >> 1;
  282. else
  283. temp = 0;
  284. writel(temp << 16, lpi2c_imx->base + LPI2C_MFCR);
  285. }
  286. static void lpi2c_imx_write_txfifo(struct lpi2c_imx_struct *lpi2c_imx)
  287. {
  288. unsigned int data, txcnt;
  289. txcnt = readl(lpi2c_imx->base + LPI2C_MFSR) & 0xff;
  290. while (txcnt < lpi2c_imx->txfifosize) {
  291. if (lpi2c_imx->delivered == lpi2c_imx->msglen)
  292. break;
  293. data = lpi2c_imx->tx_buf[lpi2c_imx->delivered++];
  294. writel(data, lpi2c_imx->base + LPI2C_MTDR);
  295. txcnt++;
  296. }
  297. if (lpi2c_imx->delivered < lpi2c_imx->msglen)
  298. lpi2c_imx_intctrl(lpi2c_imx, MIER_TDIE | MIER_NDIE);
  299. else
  300. complete(&lpi2c_imx->complete);
  301. }
  302. static void lpi2c_imx_read_rxfifo(struct lpi2c_imx_struct *lpi2c_imx)
  303. {
  304. unsigned int blocklen, remaining;
  305. unsigned int temp, data;
  306. do {
  307. data = readl(lpi2c_imx->base + LPI2C_MRDR);
  308. if (data & MRDR_RXEMPTY)
  309. break;
  310. lpi2c_imx->rx_buf[lpi2c_imx->delivered++] = data & 0xff;
  311. } while (1);
  312. /*
  313. * First byte is the length of remaining packet in the SMBus block
  314. * data read. Add it to msgs->len.
  315. */
  316. if (lpi2c_imx->block_data) {
  317. blocklen = lpi2c_imx->rx_buf[0];
  318. lpi2c_imx->msglen += blocklen;
  319. }
  320. remaining = lpi2c_imx->msglen - lpi2c_imx->delivered;
  321. if (!remaining) {
  322. complete(&lpi2c_imx->complete);
  323. return;
  324. }
  325. /* not finished, still waiting for rx data */
  326. lpi2c_imx_set_rx_watermark(lpi2c_imx);
  327. /* multiple receive commands */
  328. if (lpi2c_imx->block_data) {
  329. lpi2c_imx->block_data = 0;
  330. temp = remaining;
  331. temp |= (RECV_DATA << 8);
  332. writel(temp, lpi2c_imx->base + LPI2C_MTDR);
  333. } else if (!(lpi2c_imx->delivered & 0xff)) {
  334. temp = (remaining > CHUNK_DATA ? CHUNK_DATA : remaining) - 1;
  335. temp |= (RECV_DATA << 8);
  336. writel(temp, lpi2c_imx->base + LPI2C_MTDR);
  337. }
  338. lpi2c_imx_intctrl(lpi2c_imx, MIER_RDIE);
  339. }
  340. static void lpi2c_imx_write(struct lpi2c_imx_struct *lpi2c_imx,
  341. struct i2c_msg *msgs)
  342. {
  343. lpi2c_imx->tx_buf = msgs->buf;
  344. lpi2c_imx_set_tx_watermark(lpi2c_imx);
  345. lpi2c_imx_write_txfifo(lpi2c_imx);
  346. }
  347. static void lpi2c_imx_read(struct lpi2c_imx_struct *lpi2c_imx,
  348. struct i2c_msg *msgs)
  349. {
  350. unsigned int temp;
  351. lpi2c_imx->rx_buf = msgs->buf;
  352. lpi2c_imx->block_data = msgs->flags & I2C_M_RECV_LEN;
  353. lpi2c_imx_set_rx_watermark(lpi2c_imx);
  354. temp = msgs->len > CHUNK_DATA ? CHUNK_DATA - 1 : msgs->len - 1;
  355. temp |= (RECV_DATA << 8);
  356. writel(temp, lpi2c_imx->base + LPI2C_MTDR);
  357. lpi2c_imx_intctrl(lpi2c_imx, MIER_RDIE | MIER_NDIE);
  358. }
  359. static int lpi2c_imx_xfer(struct i2c_adapter *adapter,
  360. struct i2c_msg *msgs, int num)
  361. {
  362. struct lpi2c_imx_struct *lpi2c_imx = i2c_get_adapdata(adapter);
  363. unsigned int temp;
  364. int i, result;
  365. result = lpi2c_imx_master_enable(lpi2c_imx);
  366. if (result)
  367. return result;
  368. for (i = 0; i < num; i++) {
  369. result = lpi2c_imx_start(lpi2c_imx, &msgs[i]);
  370. if (result)
  371. goto disable;
  372. /* quick smbus */
  373. if (num == 1 && msgs[0].len == 0)
  374. goto stop;
  375. lpi2c_imx->rx_buf = NULL;
  376. lpi2c_imx->tx_buf = NULL;
  377. lpi2c_imx->delivered = 0;
  378. lpi2c_imx->msglen = msgs[i].len;
  379. init_completion(&lpi2c_imx->complete);
  380. if (msgs[i].flags & I2C_M_RD)
  381. lpi2c_imx_read(lpi2c_imx, &msgs[i]);
  382. else
  383. lpi2c_imx_write(lpi2c_imx, &msgs[i]);
  384. result = lpi2c_imx_msg_complete(lpi2c_imx);
  385. if (result)
  386. goto stop;
  387. if (!(msgs[i].flags & I2C_M_RD)) {
  388. result = lpi2c_imx_txfifo_empty(lpi2c_imx);
  389. if (result)
  390. goto stop;
  391. }
  392. }
  393. stop:
  394. lpi2c_imx_stop(lpi2c_imx);
  395. temp = readl(lpi2c_imx->base + LPI2C_MSR);
  396. if ((temp & MSR_NDF) && !result)
  397. result = -EIO;
  398. disable:
  399. lpi2c_imx_master_disable(lpi2c_imx);
  400. dev_dbg(&lpi2c_imx->adapter.dev, "<%s> exit with: %s: %d\n", __func__,
  401. (result < 0) ? "error" : "success msg",
  402. (result < 0) ? result : num);
  403. return (result < 0) ? result : num;
  404. }
  405. static irqreturn_t lpi2c_imx_isr(int irq, void *dev_id)
  406. {
  407. struct lpi2c_imx_struct *lpi2c_imx = dev_id;
  408. unsigned int enabled;
  409. unsigned int temp;
  410. enabled = readl(lpi2c_imx->base + LPI2C_MIER);
  411. lpi2c_imx_intctrl(lpi2c_imx, 0);
  412. temp = readl(lpi2c_imx->base + LPI2C_MSR);
  413. temp &= enabled;
  414. if (temp & MSR_RDF)
  415. lpi2c_imx_read_rxfifo(lpi2c_imx);
  416. if (temp & MSR_TDF)
  417. lpi2c_imx_write_txfifo(lpi2c_imx);
  418. if (temp & MSR_NDF)
  419. complete(&lpi2c_imx->complete);
  420. return IRQ_HANDLED;
  421. }
  422. static u32 lpi2c_imx_func(struct i2c_adapter *adapter)
  423. {
  424. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
  425. I2C_FUNC_SMBUS_READ_BLOCK_DATA;
  426. }
  427. static const struct i2c_algorithm lpi2c_imx_algo = {
  428. .master_xfer = lpi2c_imx_xfer,
  429. .functionality = lpi2c_imx_func,
  430. };
  431. static const struct of_device_id lpi2c_imx_of_match[] = {
  432. { .compatible = "fsl,imx7ulp-lpi2c" },
  433. { },
  434. };
  435. MODULE_DEVICE_TABLE(of, lpi2c_imx_of_match);
  436. static int lpi2c_imx_probe(struct platform_device *pdev)
  437. {
  438. struct lpi2c_imx_struct *lpi2c_imx;
  439. unsigned int temp;
  440. int irq, ret;
  441. lpi2c_imx = devm_kzalloc(&pdev->dev, sizeof(*lpi2c_imx), GFP_KERNEL);
  442. if (!lpi2c_imx)
  443. return -ENOMEM;
  444. lpi2c_imx->base = devm_platform_ioremap_resource(pdev, 0);
  445. if (IS_ERR(lpi2c_imx->base))
  446. return PTR_ERR(lpi2c_imx->base);
  447. irq = platform_get_irq(pdev, 0);
  448. if (irq < 0)
  449. return irq;
  450. lpi2c_imx->adapter.owner = THIS_MODULE;
  451. lpi2c_imx->adapter.algo = &lpi2c_imx_algo;
  452. lpi2c_imx->adapter.dev.parent = &pdev->dev;
  453. lpi2c_imx->adapter.dev.of_node = pdev->dev.of_node;
  454. strscpy(lpi2c_imx->adapter.name, pdev->name,
  455. sizeof(lpi2c_imx->adapter.name));
  456. ret = devm_clk_bulk_get_all(&pdev->dev, &lpi2c_imx->clks);
  457. if (ret < 0) {
  458. dev_err(&pdev->dev, "can't get I2C peripheral clock, ret=%d\n", ret);
  459. return ret;
  460. }
  461. lpi2c_imx->num_clks = ret;
  462. ret = of_property_read_u32(pdev->dev.of_node,
  463. "clock-frequency", &lpi2c_imx->bitrate);
  464. if (ret)
  465. lpi2c_imx->bitrate = I2C_MAX_STANDARD_MODE_FREQ;
  466. ret = devm_request_irq(&pdev->dev, irq, lpi2c_imx_isr, 0,
  467. pdev->name, lpi2c_imx);
  468. if (ret) {
  469. dev_err(&pdev->dev, "can't claim irq %d\n", irq);
  470. return ret;
  471. }
  472. i2c_set_adapdata(&lpi2c_imx->adapter, lpi2c_imx);
  473. platform_set_drvdata(pdev, lpi2c_imx);
  474. ret = clk_bulk_prepare_enable(lpi2c_imx->num_clks, lpi2c_imx->clks);
  475. if (ret)
  476. return ret;
  477. pm_runtime_set_autosuspend_delay(&pdev->dev, I2C_PM_TIMEOUT);
  478. pm_runtime_use_autosuspend(&pdev->dev);
  479. pm_runtime_get_noresume(&pdev->dev);
  480. pm_runtime_set_active(&pdev->dev);
  481. pm_runtime_enable(&pdev->dev);
  482. temp = readl(lpi2c_imx->base + LPI2C_PARAM);
  483. lpi2c_imx->txfifosize = 1 << (temp & 0x0f);
  484. lpi2c_imx->rxfifosize = 1 << ((temp >> 8) & 0x0f);
  485. ret = i2c_add_adapter(&lpi2c_imx->adapter);
  486. if (ret)
  487. goto rpm_disable;
  488. pm_runtime_mark_last_busy(&pdev->dev);
  489. pm_runtime_put_autosuspend(&pdev->dev);
  490. dev_info(&lpi2c_imx->adapter.dev, "LPI2C adapter registered\n");
  491. return 0;
  492. rpm_disable:
  493. pm_runtime_put(&pdev->dev);
  494. pm_runtime_disable(&pdev->dev);
  495. pm_runtime_dont_use_autosuspend(&pdev->dev);
  496. return ret;
  497. }
  498. static int lpi2c_imx_remove(struct platform_device *pdev)
  499. {
  500. struct lpi2c_imx_struct *lpi2c_imx = platform_get_drvdata(pdev);
  501. i2c_del_adapter(&lpi2c_imx->adapter);
  502. pm_runtime_disable(&pdev->dev);
  503. pm_runtime_dont_use_autosuspend(&pdev->dev);
  504. return 0;
  505. }
  506. static int __maybe_unused lpi2c_runtime_suspend(struct device *dev)
  507. {
  508. struct lpi2c_imx_struct *lpi2c_imx = dev_get_drvdata(dev);
  509. clk_bulk_disable_unprepare(lpi2c_imx->num_clks, lpi2c_imx->clks);
  510. pinctrl_pm_select_sleep_state(dev);
  511. return 0;
  512. }
  513. static int __maybe_unused lpi2c_runtime_resume(struct device *dev)
  514. {
  515. struct lpi2c_imx_struct *lpi2c_imx = dev_get_drvdata(dev);
  516. int ret;
  517. pinctrl_pm_select_default_state(dev);
  518. ret = clk_bulk_prepare_enable(lpi2c_imx->num_clks, lpi2c_imx->clks);
  519. if (ret) {
  520. dev_err(dev, "failed to enable I2C clock, ret=%d\n", ret);
  521. return ret;
  522. }
  523. return 0;
  524. }
  525. static const struct dev_pm_ops lpi2c_pm_ops = {
  526. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  527. pm_runtime_force_resume)
  528. SET_RUNTIME_PM_OPS(lpi2c_runtime_suspend,
  529. lpi2c_runtime_resume, NULL)
  530. };
  531. static struct platform_driver lpi2c_imx_driver = {
  532. .probe = lpi2c_imx_probe,
  533. .remove = lpi2c_imx_remove,
  534. .driver = {
  535. .name = DRIVER_NAME,
  536. .of_match_table = lpi2c_imx_of_match,
  537. .pm = &lpi2c_pm_ops,
  538. },
  539. };
  540. module_platform_driver(lpi2c_imx_driver);
  541. MODULE_AUTHOR("Gao Pan <[email protected]>");
  542. MODULE_DESCRIPTION("I2C adapter driver for LPI2C bus");
  543. MODULE_LICENSE("GPL");