i2c-ibm_iic.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * drivers/i2c/busses/i2c-ibm_iic.c
  4. *
  5. * Support for the IIC peripheral on IBM PPC 4xx
  6. *
  7. * Copyright (c) 2003, 2004 Zultys Technologies.
  8. * Eugene Surovegin <[email protected]> or <[email protected]>
  9. *
  10. * Copyright (c) 2008 PIKA Technologies
  11. * Sean MacLennan <[email protected]>
  12. *
  13. * Based on original work by
  14. * Ian DaSilva <[email protected]>
  15. * Armin Kuster <[email protected]>
  16. * Matt Porter <[email protected]>
  17. *
  18. * Copyright 2000-2003 MontaVista Software Inc.
  19. *
  20. * Original driver version was highly leveraged from i2c-elektor.c
  21. *
  22. * Copyright 1995-97 Simon G. Vogl
  23. * 1998-99 Hans Berglund
  24. *
  25. * With some changes from Kyösti Mälkki <[email protected]>
  26. * and even Frodo Looijaard <[email protected]>
  27. */
  28. #include <linux/module.h>
  29. #include <linux/kernel.h>
  30. #include <linux/ioport.h>
  31. #include <linux/delay.h>
  32. #include <linux/slab.h>
  33. #include <linux/interrupt.h>
  34. #include <linux/sched/signal.h>
  35. #include <asm/irq.h>
  36. #include <linux/io.h>
  37. #include <linux/i2c.h>
  38. #include <linux/of_address.h>
  39. #include <linux/of_irq.h>
  40. #include <linux/of_platform.h>
  41. #include "i2c-ibm_iic.h"
  42. #define DRIVER_VERSION "2.2"
  43. MODULE_DESCRIPTION("IBM IIC driver v" DRIVER_VERSION);
  44. MODULE_LICENSE("GPL");
  45. static bool iic_force_poll;
  46. module_param(iic_force_poll, bool, 0);
  47. MODULE_PARM_DESC(iic_force_poll, "Force polling mode");
  48. static bool iic_force_fast;
  49. module_param(iic_force_fast, bool, 0);
  50. MODULE_PARM_DESC(iic_force_fast, "Force fast mode (400 kHz)");
  51. #define DBG_LEVEL 0
  52. #ifdef DBG
  53. #undef DBG
  54. #endif
  55. #ifdef DBG2
  56. #undef DBG2
  57. #endif
  58. #if DBG_LEVEL > 0
  59. # define DBG(f,x...) printk(KERN_DEBUG "ibm-iic" f, ##x)
  60. #else
  61. # define DBG(f,x...) ((void)0)
  62. #endif
  63. #if DBG_LEVEL > 1
  64. # define DBG2(f,x...) DBG(f, ##x)
  65. #else
  66. # define DBG2(f,x...) ((void)0)
  67. #endif
  68. #if DBG_LEVEL > 2
  69. static void dump_iic_regs(const char* header, struct ibm_iic_private* dev)
  70. {
  71. volatile struct iic_regs __iomem *iic = dev->vaddr;
  72. printk(KERN_DEBUG "ibm-iic%d: %s\n", dev->idx, header);
  73. printk(KERN_DEBUG
  74. " cntl = 0x%02x, mdcntl = 0x%02x\n"
  75. " sts = 0x%02x, extsts = 0x%02x\n"
  76. " clkdiv = 0x%02x, xfrcnt = 0x%02x\n"
  77. " xtcntlss = 0x%02x, directcntl = 0x%02x\n",
  78. in_8(&iic->cntl), in_8(&iic->mdcntl), in_8(&iic->sts),
  79. in_8(&iic->extsts), in_8(&iic->clkdiv), in_8(&iic->xfrcnt),
  80. in_8(&iic->xtcntlss), in_8(&iic->directcntl));
  81. }
  82. # define DUMP_REGS(h,dev) dump_iic_regs((h),(dev))
  83. #else
  84. # define DUMP_REGS(h,dev) ((void)0)
  85. #endif
  86. /* Bus timings (in ns) for bit-banging */
  87. static struct ibm_iic_timings {
  88. unsigned int hd_sta;
  89. unsigned int su_sto;
  90. unsigned int low;
  91. unsigned int high;
  92. unsigned int buf;
  93. } timings [] = {
  94. /* Standard mode (100 KHz) */
  95. {
  96. .hd_sta = 4000,
  97. .su_sto = 4000,
  98. .low = 4700,
  99. .high = 4000,
  100. .buf = 4700,
  101. },
  102. /* Fast mode (400 KHz) */
  103. {
  104. .hd_sta = 600,
  105. .su_sto = 600,
  106. .low = 1300,
  107. .high = 600,
  108. .buf = 1300,
  109. }};
  110. /* Enable/disable interrupt generation */
  111. static inline void iic_interrupt_mode(struct ibm_iic_private* dev, int enable)
  112. {
  113. out_8(&dev->vaddr->intmsk, enable ? INTRMSK_EIMTC : 0);
  114. }
  115. /*
  116. * Initialize IIC interface.
  117. */
  118. static void iic_dev_init(struct ibm_iic_private* dev)
  119. {
  120. volatile struct iic_regs __iomem *iic = dev->vaddr;
  121. DBG("%d: init\n", dev->idx);
  122. /* Clear master address */
  123. out_8(&iic->lmadr, 0);
  124. out_8(&iic->hmadr, 0);
  125. /* Clear slave address */
  126. out_8(&iic->lsadr, 0);
  127. out_8(&iic->hsadr, 0);
  128. /* Clear status & extended status */
  129. out_8(&iic->sts, STS_SCMP | STS_IRQA);
  130. out_8(&iic->extsts, EXTSTS_IRQP | EXTSTS_IRQD | EXTSTS_LA
  131. | EXTSTS_ICT | EXTSTS_XFRA);
  132. /* Set clock divider */
  133. out_8(&iic->clkdiv, dev->clckdiv);
  134. /* Clear transfer count */
  135. out_8(&iic->xfrcnt, 0);
  136. /* Clear extended control and status */
  137. out_8(&iic->xtcntlss, XTCNTLSS_SRC | XTCNTLSS_SRS | XTCNTLSS_SWC
  138. | XTCNTLSS_SWS);
  139. /* Clear control register */
  140. out_8(&iic->cntl, 0);
  141. /* Enable interrupts if possible */
  142. iic_interrupt_mode(dev, dev->irq >= 0);
  143. /* Set mode control */
  144. out_8(&iic->mdcntl, MDCNTL_FMDB | MDCNTL_EINT | MDCNTL_EUBS
  145. | (dev->fast_mode ? MDCNTL_FSM : 0));
  146. DUMP_REGS("iic_init", dev);
  147. }
  148. /*
  149. * Reset IIC interface
  150. */
  151. static void iic_dev_reset(struct ibm_iic_private* dev)
  152. {
  153. volatile struct iic_regs __iomem *iic = dev->vaddr;
  154. int i;
  155. u8 dc;
  156. DBG("%d: soft reset\n", dev->idx);
  157. DUMP_REGS("reset", dev);
  158. /* Place chip in the reset state */
  159. out_8(&iic->xtcntlss, XTCNTLSS_SRST);
  160. /* Check if bus is free */
  161. dc = in_8(&iic->directcntl);
  162. if (!DIRCTNL_FREE(dc)){
  163. DBG("%d: trying to regain bus control\n", dev->idx);
  164. /* Try to set bus free state */
  165. out_8(&iic->directcntl, DIRCNTL_SDAC | DIRCNTL_SCC);
  166. /* Wait until we regain bus control */
  167. for (i = 0; i < 100; ++i){
  168. dc = in_8(&iic->directcntl);
  169. if (DIRCTNL_FREE(dc))
  170. break;
  171. /* Toggle SCL line */
  172. dc ^= DIRCNTL_SCC;
  173. out_8(&iic->directcntl, dc);
  174. udelay(10);
  175. dc ^= DIRCNTL_SCC;
  176. out_8(&iic->directcntl, dc);
  177. /* be nice */
  178. cond_resched();
  179. }
  180. }
  181. /* Remove reset */
  182. out_8(&iic->xtcntlss, 0);
  183. /* Reinitialize interface */
  184. iic_dev_init(dev);
  185. }
  186. /*
  187. * Do 0-length transaction using bit-banging through IIC_DIRECTCNTL register.
  188. */
  189. /* Wait for SCL and/or SDA to be high */
  190. static int iic_dc_wait(volatile struct iic_regs __iomem *iic, u8 mask)
  191. {
  192. unsigned long x = jiffies + HZ / 28 + 2;
  193. while ((in_8(&iic->directcntl) & mask) != mask){
  194. if (unlikely(time_after(jiffies, x)))
  195. return -1;
  196. cond_resched();
  197. }
  198. return 0;
  199. }
  200. static int iic_smbus_quick(struct ibm_iic_private* dev, const struct i2c_msg* p)
  201. {
  202. volatile struct iic_regs __iomem *iic = dev->vaddr;
  203. const struct ibm_iic_timings *t = &timings[dev->fast_mode ? 1 : 0];
  204. u8 mask, v, sda;
  205. int i, res;
  206. /* Only 7-bit addresses are supported */
  207. if (unlikely(p->flags & I2C_M_TEN)){
  208. DBG("%d: smbus_quick - 10 bit addresses are not supported\n",
  209. dev->idx);
  210. return -EINVAL;
  211. }
  212. DBG("%d: smbus_quick(0x%02x)\n", dev->idx, p->addr);
  213. /* Reset IIC interface */
  214. out_8(&iic->xtcntlss, XTCNTLSS_SRST);
  215. /* Wait for bus to become free */
  216. out_8(&iic->directcntl, DIRCNTL_SDAC | DIRCNTL_SCC);
  217. if (unlikely(iic_dc_wait(iic, DIRCNTL_MSDA | DIRCNTL_MSC)))
  218. goto err;
  219. ndelay(t->buf);
  220. /* START */
  221. out_8(&iic->directcntl, DIRCNTL_SCC);
  222. sda = 0;
  223. ndelay(t->hd_sta);
  224. /* Send address */
  225. v = i2c_8bit_addr_from_msg(p);
  226. for (i = 0, mask = 0x80; i < 8; ++i, mask >>= 1){
  227. out_8(&iic->directcntl, sda);
  228. ndelay(t->low / 2);
  229. sda = (v & mask) ? DIRCNTL_SDAC : 0;
  230. out_8(&iic->directcntl, sda);
  231. ndelay(t->low / 2);
  232. out_8(&iic->directcntl, DIRCNTL_SCC | sda);
  233. if (unlikely(iic_dc_wait(iic, DIRCNTL_MSC)))
  234. goto err;
  235. ndelay(t->high);
  236. }
  237. /* ACK */
  238. out_8(&iic->directcntl, sda);
  239. ndelay(t->low / 2);
  240. out_8(&iic->directcntl, DIRCNTL_SDAC);
  241. ndelay(t->low / 2);
  242. out_8(&iic->directcntl, DIRCNTL_SDAC | DIRCNTL_SCC);
  243. if (unlikely(iic_dc_wait(iic, DIRCNTL_MSC)))
  244. goto err;
  245. res = (in_8(&iic->directcntl) & DIRCNTL_MSDA) ? -EREMOTEIO : 1;
  246. ndelay(t->high);
  247. /* STOP */
  248. out_8(&iic->directcntl, 0);
  249. ndelay(t->low);
  250. out_8(&iic->directcntl, DIRCNTL_SCC);
  251. if (unlikely(iic_dc_wait(iic, DIRCNTL_MSC)))
  252. goto err;
  253. ndelay(t->su_sto);
  254. out_8(&iic->directcntl, DIRCNTL_SDAC | DIRCNTL_SCC);
  255. ndelay(t->buf);
  256. DBG("%d: smbus_quick -> %s\n", dev->idx, res ? "NACK" : "ACK");
  257. out:
  258. /* Remove reset */
  259. out_8(&iic->xtcntlss, 0);
  260. /* Reinitialize interface */
  261. iic_dev_init(dev);
  262. return res;
  263. err:
  264. DBG("%d: smbus_quick - bus is stuck\n", dev->idx);
  265. res = -EREMOTEIO;
  266. goto out;
  267. }
  268. /*
  269. * IIC interrupt handler
  270. */
  271. static irqreturn_t iic_handler(int irq, void *dev_id)
  272. {
  273. struct ibm_iic_private* dev = (struct ibm_iic_private*)dev_id;
  274. volatile struct iic_regs __iomem *iic = dev->vaddr;
  275. DBG2("%d: irq handler, STS = 0x%02x, EXTSTS = 0x%02x\n",
  276. dev->idx, in_8(&iic->sts), in_8(&iic->extsts));
  277. /* Acknowledge IRQ and wakeup iic_wait_for_tc */
  278. out_8(&iic->sts, STS_IRQA | STS_SCMP);
  279. wake_up_interruptible(&dev->wq);
  280. return IRQ_HANDLED;
  281. }
  282. /*
  283. * Get master transfer result and clear errors if any.
  284. * Returns the number of actually transferred bytes or error (<0)
  285. */
  286. static int iic_xfer_result(struct ibm_iic_private* dev)
  287. {
  288. volatile struct iic_regs __iomem *iic = dev->vaddr;
  289. if (unlikely(in_8(&iic->sts) & STS_ERR)){
  290. DBG("%d: xfer error, EXTSTS = 0x%02x\n", dev->idx,
  291. in_8(&iic->extsts));
  292. /* Clear errors and possible pending IRQs */
  293. out_8(&iic->extsts, EXTSTS_IRQP | EXTSTS_IRQD |
  294. EXTSTS_LA | EXTSTS_ICT | EXTSTS_XFRA);
  295. /* Flush master data buffer */
  296. out_8(&iic->mdcntl, in_8(&iic->mdcntl) | MDCNTL_FMDB);
  297. /* Is bus free?
  298. * If error happened during combined xfer
  299. * IIC interface is usually stuck in some strange
  300. * state, the only way out - soft reset.
  301. */
  302. if ((in_8(&iic->extsts) & EXTSTS_BCS_MASK) != EXTSTS_BCS_FREE){
  303. DBG("%d: bus is stuck, resetting\n", dev->idx);
  304. iic_dev_reset(dev);
  305. }
  306. return -EREMOTEIO;
  307. }
  308. else
  309. return in_8(&iic->xfrcnt) & XFRCNT_MTC_MASK;
  310. }
  311. /*
  312. * Try to abort active transfer.
  313. */
  314. static void iic_abort_xfer(struct ibm_iic_private* dev)
  315. {
  316. volatile struct iic_regs __iomem *iic = dev->vaddr;
  317. unsigned long x;
  318. DBG("%d: iic_abort_xfer\n", dev->idx);
  319. out_8(&iic->cntl, CNTL_HMT);
  320. /*
  321. * Wait for the abort command to complete.
  322. * It's not worth to be optimized, just poll (timeout >= 1 tick)
  323. */
  324. x = jiffies + 2;
  325. while ((in_8(&iic->extsts) & EXTSTS_BCS_MASK) != EXTSTS_BCS_FREE){
  326. if (time_after(jiffies, x)){
  327. DBG("%d: abort timeout, resetting...\n", dev->idx);
  328. iic_dev_reset(dev);
  329. return;
  330. }
  331. schedule();
  332. }
  333. /* Just to clear errors */
  334. iic_xfer_result(dev);
  335. }
  336. /*
  337. * Wait for master transfer to complete.
  338. * It puts current process to sleep until we get interrupt or timeout expires.
  339. * Returns the number of transferred bytes or error (<0)
  340. */
  341. static int iic_wait_for_tc(struct ibm_iic_private* dev){
  342. volatile struct iic_regs __iomem *iic = dev->vaddr;
  343. int ret = 0;
  344. if (dev->irq >= 0){
  345. /* Interrupt mode */
  346. ret = wait_event_interruptible_timeout(dev->wq,
  347. !(in_8(&iic->sts) & STS_PT), dev->adap.timeout);
  348. if (unlikely(ret < 0))
  349. DBG("%d: wait interrupted\n", dev->idx);
  350. else if (unlikely(in_8(&iic->sts) & STS_PT)){
  351. DBG("%d: wait timeout\n", dev->idx);
  352. ret = -ETIMEDOUT;
  353. }
  354. }
  355. else {
  356. /* Polling mode */
  357. unsigned long x = jiffies + dev->adap.timeout;
  358. while (in_8(&iic->sts) & STS_PT){
  359. if (unlikely(time_after(jiffies, x))){
  360. DBG("%d: poll timeout\n", dev->idx);
  361. ret = -ETIMEDOUT;
  362. break;
  363. }
  364. if (signal_pending(current)){
  365. DBG("%d: poll interrupted\n", dev->idx);
  366. ret = -ERESTARTSYS;
  367. break;
  368. }
  369. schedule();
  370. }
  371. }
  372. if (unlikely(ret < 0))
  373. iic_abort_xfer(dev);
  374. else
  375. ret = iic_xfer_result(dev);
  376. DBG2("%d: iic_wait_for_tc -> %d\n", dev->idx, ret);
  377. return ret;
  378. }
  379. /*
  380. * Low level master transfer routine
  381. */
  382. static int iic_xfer_bytes(struct ibm_iic_private* dev, struct i2c_msg* pm,
  383. int combined_xfer)
  384. {
  385. volatile struct iic_regs __iomem *iic = dev->vaddr;
  386. char* buf = pm->buf;
  387. int i, j, loops, ret = 0;
  388. int len = pm->len;
  389. u8 cntl = (in_8(&iic->cntl) & CNTL_AMD) | CNTL_PT;
  390. if (pm->flags & I2C_M_RD)
  391. cntl |= CNTL_RW;
  392. loops = (len + 3) / 4;
  393. for (i = 0; i < loops; ++i, len -= 4){
  394. int count = len > 4 ? 4 : len;
  395. u8 cmd = cntl | ((count - 1) << CNTL_TCT_SHIFT);
  396. if (!(cntl & CNTL_RW))
  397. for (j = 0; j < count; ++j)
  398. out_8((void __iomem *)&iic->mdbuf, *buf++);
  399. if (i < loops - 1)
  400. cmd |= CNTL_CHT;
  401. else if (combined_xfer)
  402. cmd |= CNTL_RPST;
  403. DBG2("%d: xfer_bytes, %d, CNTL = 0x%02x\n", dev->idx, count, cmd);
  404. /* Start transfer */
  405. out_8(&iic->cntl, cmd);
  406. /* Wait for completion */
  407. ret = iic_wait_for_tc(dev);
  408. if (unlikely(ret < 0))
  409. break;
  410. else if (unlikely(ret != count)){
  411. DBG("%d: xfer_bytes, requested %d, transferred %d\n",
  412. dev->idx, count, ret);
  413. /* If it's not a last part of xfer, abort it */
  414. if (combined_xfer || (i < loops - 1))
  415. iic_abort_xfer(dev);
  416. ret = -EREMOTEIO;
  417. break;
  418. }
  419. if (cntl & CNTL_RW)
  420. for (j = 0; j < count; ++j)
  421. *buf++ = in_8((void __iomem *)&iic->mdbuf);
  422. }
  423. return ret > 0 ? 0 : ret;
  424. }
  425. /*
  426. * Set target slave address for master transfer
  427. */
  428. static inline void iic_address(struct ibm_iic_private* dev, struct i2c_msg* msg)
  429. {
  430. volatile struct iic_regs __iomem *iic = dev->vaddr;
  431. u16 addr = msg->addr;
  432. DBG2("%d: iic_address, 0x%03x (%d-bit)\n", dev->idx,
  433. addr, msg->flags & I2C_M_TEN ? 10 : 7);
  434. if (msg->flags & I2C_M_TEN){
  435. out_8(&iic->cntl, CNTL_AMD);
  436. out_8(&iic->lmadr, addr);
  437. out_8(&iic->hmadr, 0xf0 | ((addr >> 7) & 0x06));
  438. }
  439. else {
  440. out_8(&iic->cntl, 0);
  441. out_8(&iic->lmadr, addr << 1);
  442. }
  443. }
  444. static inline int iic_invalid_address(const struct i2c_msg* p)
  445. {
  446. return (p->addr > 0x3ff) || (!(p->flags & I2C_M_TEN) && (p->addr > 0x7f));
  447. }
  448. static inline int iic_address_neq(const struct i2c_msg* p1,
  449. const struct i2c_msg* p2)
  450. {
  451. return (p1->addr != p2->addr)
  452. || ((p1->flags & I2C_M_TEN) != (p2->flags & I2C_M_TEN));
  453. }
  454. /*
  455. * Generic master transfer entrypoint.
  456. * Returns the number of processed messages or error (<0)
  457. */
  458. static int iic_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs, int num)
  459. {
  460. struct ibm_iic_private* dev = (struct ibm_iic_private*)(i2c_get_adapdata(adap));
  461. volatile struct iic_regs __iomem *iic = dev->vaddr;
  462. int i, ret = 0;
  463. DBG2("%d: iic_xfer, %d msg(s)\n", dev->idx, num);
  464. /* Check the sanity of the passed messages.
  465. * Uhh, generic i2c layer is more suitable place for such code...
  466. */
  467. if (unlikely(iic_invalid_address(&msgs[0]))){
  468. DBG("%d: invalid address 0x%03x (%d-bit)\n", dev->idx,
  469. msgs[0].addr, msgs[0].flags & I2C_M_TEN ? 10 : 7);
  470. return -EINVAL;
  471. }
  472. for (i = 0; i < num; ++i){
  473. if (unlikely(msgs[i].len <= 0)){
  474. if (num == 1 && !msgs[0].len){
  475. /* Special case for I2C_SMBUS_QUICK emulation.
  476. * IBM IIC doesn't support 0-length transactions
  477. * so we have to emulate them using bit-banging.
  478. */
  479. return iic_smbus_quick(dev, &msgs[0]);
  480. }
  481. DBG("%d: invalid len %d in msg[%d]\n", dev->idx,
  482. msgs[i].len, i);
  483. return -EINVAL;
  484. }
  485. if (unlikely(iic_address_neq(&msgs[0], &msgs[i]))){
  486. DBG("%d: invalid addr in msg[%d]\n", dev->idx, i);
  487. return -EINVAL;
  488. }
  489. }
  490. /* Check bus state */
  491. if (unlikely((in_8(&iic->extsts) & EXTSTS_BCS_MASK) != EXTSTS_BCS_FREE)){
  492. DBG("%d: iic_xfer, bus is not free\n", dev->idx);
  493. /* Usually it means something serious has happened.
  494. * We *cannot* have unfinished previous transfer
  495. * so it doesn't make any sense to try to stop it.
  496. * Probably we were not able to recover from the
  497. * previous error.
  498. * The only *reasonable* thing I can think of here
  499. * is soft reset. --ebs
  500. */
  501. iic_dev_reset(dev);
  502. if ((in_8(&iic->extsts) & EXTSTS_BCS_MASK) != EXTSTS_BCS_FREE){
  503. DBG("%d: iic_xfer, bus is still not free\n", dev->idx);
  504. return -EREMOTEIO;
  505. }
  506. }
  507. else {
  508. /* Flush master data buffer (just in case) */
  509. out_8(&iic->mdcntl, in_8(&iic->mdcntl) | MDCNTL_FMDB);
  510. }
  511. /* Load slave address */
  512. iic_address(dev, &msgs[0]);
  513. /* Do real transfer */
  514. for (i = 0; i < num && !ret; ++i)
  515. ret = iic_xfer_bytes(dev, &msgs[i], i < num - 1);
  516. return ret < 0 ? ret : num;
  517. }
  518. static u32 iic_func(struct i2c_adapter *adap)
  519. {
  520. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_10BIT_ADDR;
  521. }
  522. static const struct i2c_algorithm iic_algo = {
  523. .master_xfer = iic_xfer,
  524. .functionality = iic_func
  525. };
  526. /*
  527. * Calculates IICx_CLCKDIV value for a specific OPB clock frequency
  528. */
  529. static inline u8 iic_clckdiv(unsigned int opb)
  530. {
  531. /* Compatibility kludge, should go away after all cards
  532. * are fixed to fill correct value for opbfreq.
  533. * Previous driver version used hardcoded divider value 4,
  534. * it corresponds to OPB frequency from the range (40, 50] MHz
  535. */
  536. if (!opb){
  537. printk(KERN_WARNING "ibm-iic: using compatibility value for OPB freq,"
  538. " fix your board specific setup\n");
  539. opb = 50000000;
  540. }
  541. /* Convert to MHz */
  542. opb /= 1000000;
  543. if (opb < 20 || opb > 150){
  544. printk(KERN_WARNING "ibm-iic: invalid OPB clock frequency %u MHz\n",
  545. opb);
  546. opb = opb < 20 ? 20 : 150;
  547. }
  548. return (u8)((opb + 9) / 10 - 1);
  549. }
  550. static int iic_request_irq(struct platform_device *ofdev,
  551. struct ibm_iic_private *dev)
  552. {
  553. struct device_node *np = ofdev->dev.of_node;
  554. int irq;
  555. if (iic_force_poll)
  556. return 0;
  557. irq = irq_of_parse_and_map(np, 0);
  558. if (!irq) {
  559. dev_err(&ofdev->dev, "irq_of_parse_and_map failed\n");
  560. return 0;
  561. }
  562. /* Disable interrupts until we finish initialization, assumes
  563. * level-sensitive IRQ setup...
  564. */
  565. iic_interrupt_mode(dev, 0);
  566. if (request_irq(irq, iic_handler, 0, "IBM IIC", dev)) {
  567. dev_err(&ofdev->dev, "request_irq %d failed\n", irq);
  568. /* Fallback to the polling mode */
  569. return 0;
  570. }
  571. return irq;
  572. }
  573. /*
  574. * Register single IIC interface
  575. */
  576. static int iic_probe(struct platform_device *ofdev)
  577. {
  578. struct device_node *np = ofdev->dev.of_node;
  579. struct ibm_iic_private *dev;
  580. struct i2c_adapter *adap;
  581. const u32 *freq;
  582. int ret;
  583. dev = kzalloc(sizeof(*dev), GFP_KERNEL);
  584. if (!dev)
  585. return -ENOMEM;
  586. platform_set_drvdata(ofdev, dev);
  587. dev->vaddr = of_iomap(np, 0);
  588. if (dev->vaddr == NULL) {
  589. dev_err(&ofdev->dev, "failed to iomap device\n");
  590. ret = -ENXIO;
  591. goto error_cleanup;
  592. }
  593. init_waitqueue_head(&dev->wq);
  594. dev->irq = iic_request_irq(ofdev, dev);
  595. if (!dev->irq)
  596. dev_warn(&ofdev->dev, "using polling mode\n");
  597. /* Board specific settings */
  598. if (iic_force_fast || of_get_property(np, "fast-mode", NULL))
  599. dev->fast_mode = 1;
  600. freq = of_get_property(np, "clock-frequency", NULL);
  601. if (freq == NULL) {
  602. freq = of_get_property(np->parent, "clock-frequency", NULL);
  603. if (freq == NULL) {
  604. dev_err(&ofdev->dev, "Unable to get bus frequency\n");
  605. ret = -EINVAL;
  606. goto error_cleanup;
  607. }
  608. }
  609. dev->clckdiv = iic_clckdiv(*freq);
  610. dev_dbg(&ofdev->dev, "clckdiv = %d\n", dev->clckdiv);
  611. /* Initialize IIC interface */
  612. iic_dev_init(dev);
  613. /* Register it with i2c layer */
  614. adap = &dev->adap;
  615. adap->dev.parent = &ofdev->dev;
  616. adap->dev.of_node = of_node_get(np);
  617. strscpy(adap->name, "IBM IIC", sizeof(adap->name));
  618. i2c_set_adapdata(adap, dev);
  619. adap->class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
  620. adap->algo = &iic_algo;
  621. adap->timeout = HZ;
  622. ret = i2c_add_adapter(adap);
  623. if (ret < 0)
  624. goto error_cleanup;
  625. dev_info(&ofdev->dev, "using %s mode\n",
  626. dev->fast_mode ? "fast (400 kHz)" : "standard (100 kHz)");
  627. return 0;
  628. error_cleanup:
  629. if (dev->irq) {
  630. iic_interrupt_mode(dev, 0);
  631. free_irq(dev->irq, dev);
  632. }
  633. if (dev->vaddr)
  634. iounmap(dev->vaddr);
  635. kfree(dev);
  636. return ret;
  637. }
  638. /*
  639. * Cleanup initialized IIC interface
  640. */
  641. static int iic_remove(struct platform_device *ofdev)
  642. {
  643. struct ibm_iic_private *dev = platform_get_drvdata(ofdev);
  644. i2c_del_adapter(&dev->adap);
  645. if (dev->irq) {
  646. iic_interrupt_mode(dev, 0);
  647. free_irq(dev->irq, dev);
  648. }
  649. iounmap(dev->vaddr);
  650. kfree(dev);
  651. return 0;
  652. }
  653. static const struct of_device_id ibm_iic_match[] = {
  654. { .compatible = "ibm,iic", },
  655. {}
  656. };
  657. MODULE_DEVICE_TABLE(of, ibm_iic_match);
  658. static struct platform_driver ibm_iic_driver = {
  659. .driver = {
  660. .name = "ibm-iic",
  661. .of_match_table = ibm_iic_match,
  662. },
  663. .probe = iic_probe,
  664. .remove = iic_remove,
  665. };
  666. module_platform_driver(ibm_iic_driver);