i2c-highlander.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Renesas Solutions Highlander FPGA I2C/SMBus support.
  4. *
  5. * Supported devices: R0P7780LC0011RL, R0P7785LC0011RL
  6. *
  7. * Copyright (C) 2008 Paul Mundt
  8. * Copyright (C) 2008 Renesas Solutions Corp.
  9. * Copyright (C) 2008 Atom Create Engineering Co., Ltd.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/i2c.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/completion.h>
  16. #include <linux/io.h>
  17. #include <linux/delay.h>
  18. #include <linux/slab.h>
  19. #define SMCR 0x00
  20. #define SMCR_START (1 << 0)
  21. #define SMCR_IRIC (1 << 1)
  22. #define SMCR_BBSY (1 << 2)
  23. #define SMCR_ACKE (1 << 3)
  24. #define SMCR_RST (1 << 4)
  25. #define SMCR_IEIC (1 << 6)
  26. #define SMSMADR 0x02
  27. #define SMMR 0x04
  28. #define SMMR_MODE0 (1 << 0)
  29. #define SMMR_MODE1 (1 << 1)
  30. #define SMMR_CAP (1 << 3)
  31. #define SMMR_TMMD (1 << 4)
  32. #define SMMR_SP (1 << 7)
  33. #define SMSADR 0x06
  34. #define SMTRDR 0x46
  35. struct highlander_i2c_dev {
  36. struct device *dev;
  37. void __iomem *base;
  38. struct i2c_adapter adapter;
  39. struct completion cmd_complete;
  40. unsigned long last_read_time;
  41. int irq;
  42. u8 *buf;
  43. size_t buf_len;
  44. };
  45. static bool iic_force_poll, iic_force_normal;
  46. static int iic_timeout = 1000, iic_read_delay;
  47. static inline void highlander_i2c_irq_enable(struct highlander_i2c_dev *dev)
  48. {
  49. iowrite16(ioread16(dev->base + SMCR) | SMCR_IEIC, dev->base + SMCR);
  50. }
  51. static inline void highlander_i2c_irq_disable(struct highlander_i2c_dev *dev)
  52. {
  53. iowrite16(ioread16(dev->base + SMCR) & ~SMCR_IEIC, dev->base + SMCR);
  54. }
  55. static inline void highlander_i2c_start(struct highlander_i2c_dev *dev)
  56. {
  57. iowrite16(ioread16(dev->base + SMCR) | SMCR_START, dev->base + SMCR);
  58. }
  59. static inline void highlander_i2c_done(struct highlander_i2c_dev *dev)
  60. {
  61. iowrite16(ioread16(dev->base + SMCR) | SMCR_IRIC, dev->base + SMCR);
  62. }
  63. static void highlander_i2c_setup(struct highlander_i2c_dev *dev)
  64. {
  65. u16 smmr;
  66. smmr = ioread16(dev->base + SMMR);
  67. smmr |= SMMR_TMMD;
  68. if (iic_force_normal)
  69. smmr &= ~SMMR_SP;
  70. else
  71. smmr |= SMMR_SP;
  72. iowrite16(smmr, dev->base + SMMR);
  73. }
  74. static void smbus_write_data(u8 *src, u16 *dst, int len)
  75. {
  76. for (; len > 1; len -= 2) {
  77. *dst++ = be16_to_cpup((__be16 *)src);
  78. src += 2;
  79. }
  80. if (len)
  81. *dst = *src << 8;
  82. }
  83. static void smbus_read_data(u16 *src, u8 *dst, int len)
  84. {
  85. for (; len > 1; len -= 2) {
  86. *(__be16 *)dst = cpu_to_be16p(src++);
  87. dst += 2;
  88. }
  89. if (len)
  90. *dst = *src >> 8;
  91. }
  92. static void highlander_i2c_command(struct highlander_i2c_dev *dev,
  93. u8 command, int len)
  94. {
  95. unsigned int i;
  96. u16 cmd = (command << 8) | command;
  97. for (i = 0; i < len; i += 2) {
  98. if (len - i == 1)
  99. cmd = command << 8;
  100. iowrite16(cmd, dev->base + SMSADR + i);
  101. dev_dbg(dev->dev, "command data[%x] 0x%04x\n", i/2, cmd);
  102. }
  103. }
  104. static int highlander_i2c_wait_for_bbsy(struct highlander_i2c_dev *dev)
  105. {
  106. unsigned long timeout;
  107. timeout = jiffies + msecs_to_jiffies(iic_timeout);
  108. while (ioread16(dev->base + SMCR) & SMCR_BBSY) {
  109. if (time_after(jiffies, timeout)) {
  110. dev_warn(dev->dev, "timeout waiting for bus ready\n");
  111. return -ETIMEDOUT;
  112. }
  113. msleep(1);
  114. }
  115. return 0;
  116. }
  117. static int highlander_i2c_reset(struct highlander_i2c_dev *dev)
  118. {
  119. iowrite16(ioread16(dev->base + SMCR) | SMCR_RST, dev->base + SMCR);
  120. return highlander_i2c_wait_for_bbsy(dev);
  121. }
  122. static int highlander_i2c_wait_for_ack(struct highlander_i2c_dev *dev)
  123. {
  124. u16 tmp = ioread16(dev->base + SMCR);
  125. if ((tmp & (SMCR_IRIC | SMCR_ACKE)) == SMCR_ACKE) {
  126. dev_warn(dev->dev, "ack abnormality\n");
  127. return highlander_i2c_reset(dev);
  128. }
  129. return 0;
  130. }
  131. static irqreturn_t highlander_i2c_irq(int irq, void *dev_id)
  132. {
  133. struct highlander_i2c_dev *dev = dev_id;
  134. highlander_i2c_done(dev);
  135. complete(&dev->cmd_complete);
  136. return IRQ_HANDLED;
  137. }
  138. static void highlander_i2c_poll(struct highlander_i2c_dev *dev)
  139. {
  140. unsigned long timeout;
  141. u16 smcr;
  142. timeout = jiffies + msecs_to_jiffies(iic_timeout);
  143. for (;;) {
  144. smcr = ioread16(dev->base + SMCR);
  145. /*
  146. * Don't bother checking ACKE here, this and the reset
  147. * are handled in highlander_i2c_wait_xfer_done() when
  148. * waiting for the ACK.
  149. */
  150. if (smcr & SMCR_IRIC)
  151. return;
  152. if (time_after(jiffies, timeout))
  153. break;
  154. cpu_relax();
  155. cond_resched();
  156. }
  157. dev_err(dev->dev, "polling timed out\n");
  158. }
  159. static inline int highlander_i2c_wait_xfer_done(struct highlander_i2c_dev *dev)
  160. {
  161. if (dev->irq)
  162. wait_for_completion_timeout(&dev->cmd_complete,
  163. msecs_to_jiffies(iic_timeout));
  164. else
  165. /* busy looping, the IRQ of champions */
  166. highlander_i2c_poll(dev);
  167. return highlander_i2c_wait_for_ack(dev);
  168. }
  169. static int highlander_i2c_read(struct highlander_i2c_dev *dev)
  170. {
  171. int i, cnt;
  172. u16 data[16];
  173. if (highlander_i2c_wait_for_bbsy(dev))
  174. return -EAGAIN;
  175. highlander_i2c_start(dev);
  176. if (highlander_i2c_wait_xfer_done(dev)) {
  177. dev_err(dev->dev, "Arbitration loss\n");
  178. return -EAGAIN;
  179. }
  180. /*
  181. * The R0P7780LC0011RL FPGA needs a significant delay between
  182. * data read cycles, otherwise the transceiver gets confused and
  183. * garbage is returned when the read is subsequently aborted.
  184. *
  185. * It is not sufficient to wait for BBSY.
  186. *
  187. * While this generally only applies to the older SH7780-based
  188. * Highlanders, the same issue can be observed on SH7785 ones,
  189. * albeit less frequently. SH7780-based Highlanders may need
  190. * this to be as high as 1000 ms.
  191. */
  192. if (iic_read_delay && time_before(jiffies, dev->last_read_time +
  193. msecs_to_jiffies(iic_read_delay)))
  194. msleep(jiffies_to_msecs((dev->last_read_time +
  195. msecs_to_jiffies(iic_read_delay)) - jiffies));
  196. cnt = (dev->buf_len + 1) >> 1;
  197. for (i = 0; i < cnt; i++) {
  198. data[i] = ioread16(dev->base + SMTRDR + (i * sizeof(u16)));
  199. dev_dbg(dev->dev, "read data[%x] 0x%04x\n", i, data[i]);
  200. }
  201. smbus_read_data(data, dev->buf, dev->buf_len);
  202. dev->last_read_time = jiffies;
  203. return 0;
  204. }
  205. static int highlander_i2c_write(struct highlander_i2c_dev *dev)
  206. {
  207. int i, cnt;
  208. u16 data[16];
  209. smbus_write_data(dev->buf, data, dev->buf_len);
  210. cnt = (dev->buf_len + 1) >> 1;
  211. for (i = 0; i < cnt; i++) {
  212. iowrite16(data[i], dev->base + SMTRDR + (i * sizeof(u16)));
  213. dev_dbg(dev->dev, "write data[%x] 0x%04x\n", i, data[i]);
  214. }
  215. if (highlander_i2c_wait_for_bbsy(dev))
  216. return -EAGAIN;
  217. highlander_i2c_start(dev);
  218. return highlander_i2c_wait_xfer_done(dev);
  219. }
  220. static int highlander_i2c_smbus_xfer(struct i2c_adapter *adap, u16 addr,
  221. unsigned short flags, char read_write,
  222. u8 command, int size,
  223. union i2c_smbus_data *data)
  224. {
  225. struct highlander_i2c_dev *dev = i2c_get_adapdata(adap);
  226. u16 tmp;
  227. init_completion(&dev->cmd_complete);
  228. dev_dbg(dev->dev, "addr %04x, command %02x, read_write %d, size %d\n",
  229. addr, command, read_write, size);
  230. /*
  231. * Set up the buffer and transfer size
  232. */
  233. switch (size) {
  234. case I2C_SMBUS_BYTE_DATA:
  235. dev->buf = &data->byte;
  236. dev->buf_len = 1;
  237. break;
  238. case I2C_SMBUS_I2C_BLOCK_DATA:
  239. dev->buf = &data->block[1];
  240. dev->buf_len = data->block[0];
  241. break;
  242. default:
  243. dev_err(dev->dev, "unsupported command %d\n", size);
  244. return -EINVAL;
  245. }
  246. /*
  247. * Encode the mode setting
  248. */
  249. tmp = ioread16(dev->base + SMMR);
  250. tmp &= ~(SMMR_MODE0 | SMMR_MODE1);
  251. switch (dev->buf_len) {
  252. case 1:
  253. /* default */
  254. break;
  255. case 8:
  256. tmp |= SMMR_MODE0;
  257. break;
  258. case 16:
  259. tmp |= SMMR_MODE1;
  260. break;
  261. case 32:
  262. tmp |= (SMMR_MODE0 | SMMR_MODE1);
  263. break;
  264. default:
  265. dev_err(dev->dev, "unsupported xfer size %zu\n", dev->buf_len);
  266. return -EINVAL;
  267. }
  268. iowrite16(tmp, dev->base + SMMR);
  269. /* Ensure we're in a sane state */
  270. highlander_i2c_done(dev);
  271. /* Set slave address */
  272. iowrite16((addr << 1) | read_write, dev->base + SMSMADR);
  273. highlander_i2c_command(dev, command, dev->buf_len);
  274. if (read_write == I2C_SMBUS_READ)
  275. return highlander_i2c_read(dev);
  276. else
  277. return highlander_i2c_write(dev);
  278. }
  279. static u32 highlander_i2c_func(struct i2c_adapter *adapter)
  280. {
  281. return I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_I2C_BLOCK;
  282. }
  283. static const struct i2c_algorithm highlander_i2c_algo = {
  284. .smbus_xfer = highlander_i2c_smbus_xfer,
  285. .functionality = highlander_i2c_func,
  286. };
  287. static int highlander_i2c_probe(struct platform_device *pdev)
  288. {
  289. struct highlander_i2c_dev *dev;
  290. struct i2c_adapter *adap;
  291. struct resource *res;
  292. int ret;
  293. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  294. if (unlikely(!res)) {
  295. dev_err(&pdev->dev, "no mem resource\n");
  296. return -ENODEV;
  297. }
  298. dev = kzalloc(sizeof(struct highlander_i2c_dev), GFP_KERNEL);
  299. if (unlikely(!dev))
  300. return -ENOMEM;
  301. dev->base = ioremap(res->start, resource_size(res));
  302. if (unlikely(!dev->base)) {
  303. ret = -ENXIO;
  304. goto err;
  305. }
  306. dev->dev = &pdev->dev;
  307. platform_set_drvdata(pdev, dev);
  308. dev->irq = platform_get_irq(pdev, 0);
  309. if (dev->irq < 0 || iic_force_poll)
  310. dev->irq = 0;
  311. if (dev->irq) {
  312. ret = request_irq(dev->irq, highlander_i2c_irq, 0,
  313. pdev->name, dev);
  314. if (unlikely(ret))
  315. goto err_unmap;
  316. highlander_i2c_irq_enable(dev);
  317. } else {
  318. dev_notice(&pdev->dev, "no IRQ, using polling mode\n");
  319. highlander_i2c_irq_disable(dev);
  320. }
  321. dev->last_read_time = jiffies; /* initial read jiffies */
  322. highlander_i2c_setup(dev);
  323. adap = &dev->adapter;
  324. i2c_set_adapdata(adap, dev);
  325. adap->owner = THIS_MODULE;
  326. adap->class = I2C_CLASS_HWMON;
  327. strscpy(adap->name, "HL FPGA I2C adapter", sizeof(adap->name));
  328. adap->algo = &highlander_i2c_algo;
  329. adap->dev.parent = &pdev->dev;
  330. adap->nr = pdev->id;
  331. /*
  332. * Reset the adapter
  333. */
  334. ret = highlander_i2c_reset(dev);
  335. if (unlikely(ret)) {
  336. dev_err(&pdev->dev, "controller didn't come up\n");
  337. goto err_free_irq;
  338. }
  339. ret = i2c_add_numbered_adapter(adap);
  340. if (unlikely(ret)) {
  341. dev_err(&pdev->dev, "failure adding adapter\n");
  342. goto err_free_irq;
  343. }
  344. return 0;
  345. err_free_irq:
  346. if (dev->irq)
  347. free_irq(dev->irq, dev);
  348. err_unmap:
  349. iounmap(dev->base);
  350. err:
  351. kfree(dev);
  352. return ret;
  353. }
  354. static int highlander_i2c_remove(struct platform_device *pdev)
  355. {
  356. struct highlander_i2c_dev *dev = platform_get_drvdata(pdev);
  357. i2c_del_adapter(&dev->adapter);
  358. if (dev->irq)
  359. free_irq(dev->irq, dev);
  360. iounmap(dev->base);
  361. kfree(dev);
  362. return 0;
  363. }
  364. static struct platform_driver highlander_i2c_driver = {
  365. .driver = {
  366. .name = "i2c-highlander",
  367. },
  368. .probe = highlander_i2c_probe,
  369. .remove = highlander_i2c_remove,
  370. };
  371. module_platform_driver(highlander_i2c_driver);
  372. MODULE_AUTHOR("Paul Mundt");
  373. MODULE_DESCRIPTION("Renesas Highlander FPGA I2C/SMBus adapter");
  374. MODULE_LICENSE("GPL v2");
  375. module_param(iic_force_poll, bool, 0);
  376. module_param(iic_force_normal, bool, 0);
  377. module_param(iic_timeout, int, 0);
  378. module_param(iic_read_delay, int, 0);
  379. MODULE_PARM_DESC(iic_force_poll, "Force polling mode");
  380. MODULE_PARM_DESC(iic_force_normal,
  381. "Force normal mode (100 kHz), default is fast mode (400 kHz)");
  382. MODULE_PARM_DESC(iic_timeout, "Set timeout value in msecs (default 1000 ms)");
  383. MODULE_PARM_DESC(iic_read_delay,
  384. "Delay between data read cycles (default 0 ms)");