i2c-amd8111.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * SMBus 2.0 driver for AMD-8111 IO-Hub.
  4. *
  5. * Copyright (c) 2002 Vojtech Pavlik
  6. */
  7. #include <linux/module.h>
  8. #include <linux/pci.h>
  9. #include <linux/kernel.h>
  10. #include <linux/stddef.h>
  11. #include <linux/ioport.h>
  12. #include <linux/i2c.h>
  13. #include <linux/delay.h>
  14. #include <linux/acpi.h>
  15. #include <linux/slab.h>
  16. #include <linux/io.h>
  17. MODULE_LICENSE("GPL");
  18. MODULE_AUTHOR ("Vojtech Pavlik <[email protected]>");
  19. MODULE_DESCRIPTION("AMD8111 SMBus 2.0 driver");
  20. struct amd_smbus {
  21. struct pci_dev *dev;
  22. struct i2c_adapter adapter;
  23. int base;
  24. int size;
  25. };
  26. static struct pci_driver amd8111_driver;
  27. /*
  28. * AMD PCI control registers definitions.
  29. */
  30. #define AMD_PCI_MISC 0x48
  31. #define AMD_PCI_MISC_SCI 0x04 /* deliver SCI */
  32. #define AMD_PCI_MISC_INT 0x02 /* deliver PCI IRQ */
  33. #define AMD_PCI_MISC_SPEEDUP 0x01 /* 16x clock speedup */
  34. /*
  35. * ACPI 2.0 chapter 13 PCI interface definitions.
  36. */
  37. #define AMD_EC_DATA 0x00 /* data register */
  38. #define AMD_EC_SC 0x04 /* status of controller */
  39. #define AMD_EC_CMD 0x04 /* command register */
  40. #define AMD_EC_ICR 0x08 /* interrupt control register */
  41. #define AMD_EC_SC_SMI 0x04 /* smi event pending */
  42. #define AMD_EC_SC_SCI 0x02 /* sci event pending */
  43. #define AMD_EC_SC_BURST 0x01 /* burst mode enabled */
  44. #define AMD_EC_SC_CMD 0x08 /* byte in data reg is command */
  45. #define AMD_EC_SC_IBF 0x02 /* data ready for embedded controller */
  46. #define AMD_EC_SC_OBF 0x01 /* data ready for host */
  47. #define AMD_EC_CMD_RD 0x80 /* read EC */
  48. #define AMD_EC_CMD_WR 0x81 /* write EC */
  49. #define AMD_EC_CMD_BE 0x82 /* enable burst mode */
  50. #define AMD_EC_CMD_BD 0x83 /* disable burst mode */
  51. #define AMD_EC_CMD_QR 0x84 /* query EC */
  52. /*
  53. * ACPI 2.0 chapter 13 access of registers of the EC
  54. */
  55. static int amd_ec_wait_write(struct amd_smbus *smbus)
  56. {
  57. int timeout = 500;
  58. while ((inb(smbus->base + AMD_EC_SC) & AMD_EC_SC_IBF) && --timeout)
  59. udelay(1);
  60. if (!timeout) {
  61. dev_warn(&smbus->dev->dev,
  62. "Timeout while waiting for IBF to clear\n");
  63. return -ETIMEDOUT;
  64. }
  65. return 0;
  66. }
  67. static int amd_ec_wait_read(struct amd_smbus *smbus)
  68. {
  69. int timeout = 500;
  70. while ((~inb(smbus->base + AMD_EC_SC) & AMD_EC_SC_OBF) && --timeout)
  71. udelay(1);
  72. if (!timeout) {
  73. dev_warn(&smbus->dev->dev,
  74. "Timeout while waiting for OBF to set\n");
  75. return -ETIMEDOUT;
  76. }
  77. return 0;
  78. }
  79. static int amd_ec_read(struct amd_smbus *smbus, unsigned char address,
  80. unsigned char *data)
  81. {
  82. int status;
  83. status = amd_ec_wait_write(smbus);
  84. if (status)
  85. return status;
  86. outb(AMD_EC_CMD_RD, smbus->base + AMD_EC_CMD);
  87. status = amd_ec_wait_write(smbus);
  88. if (status)
  89. return status;
  90. outb(address, smbus->base + AMD_EC_DATA);
  91. status = amd_ec_wait_read(smbus);
  92. if (status)
  93. return status;
  94. *data = inb(smbus->base + AMD_EC_DATA);
  95. return 0;
  96. }
  97. static int amd_ec_write(struct amd_smbus *smbus, unsigned char address,
  98. unsigned char data)
  99. {
  100. int status;
  101. status = amd_ec_wait_write(smbus);
  102. if (status)
  103. return status;
  104. outb(AMD_EC_CMD_WR, smbus->base + AMD_EC_CMD);
  105. status = amd_ec_wait_write(smbus);
  106. if (status)
  107. return status;
  108. outb(address, smbus->base + AMD_EC_DATA);
  109. status = amd_ec_wait_write(smbus);
  110. if (status)
  111. return status;
  112. outb(data, smbus->base + AMD_EC_DATA);
  113. return 0;
  114. }
  115. /*
  116. * ACPI 2.0 chapter 13 SMBus 2.0 EC register model
  117. */
  118. #define AMD_SMB_PRTCL 0x00 /* protocol, PEC */
  119. #define AMD_SMB_STS 0x01 /* status */
  120. #define AMD_SMB_ADDR 0x02 /* address */
  121. #define AMD_SMB_CMD 0x03 /* command */
  122. #define AMD_SMB_DATA 0x04 /* 32 data registers */
  123. #define AMD_SMB_BCNT 0x24 /* number of data bytes */
  124. #define AMD_SMB_ALRM_A 0x25 /* alarm address */
  125. #define AMD_SMB_ALRM_D 0x26 /* 2 bytes alarm data */
  126. #define AMD_SMB_STS_DONE 0x80
  127. #define AMD_SMB_STS_ALRM 0x40
  128. #define AMD_SMB_STS_RES 0x20
  129. #define AMD_SMB_STS_STATUS 0x1f
  130. #define AMD_SMB_STATUS_OK 0x00
  131. #define AMD_SMB_STATUS_FAIL 0x07
  132. #define AMD_SMB_STATUS_DNAK 0x10
  133. #define AMD_SMB_STATUS_DERR 0x11
  134. #define AMD_SMB_STATUS_CMD_DENY 0x12
  135. #define AMD_SMB_STATUS_UNKNOWN 0x13
  136. #define AMD_SMB_STATUS_ACC_DENY 0x17
  137. #define AMD_SMB_STATUS_TIMEOUT 0x18
  138. #define AMD_SMB_STATUS_NOTSUP 0x19
  139. #define AMD_SMB_STATUS_BUSY 0x1A
  140. #define AMD_SMB_STATUS_PEC 0x1F
  141. #define AMD_SMB_PRTCL_WRITE 0x00
  142. #define AMD_SMB_PRTCL_READ 0x01
  143. #define AMD_SMB_PRTCL_QUICK 0x02
  144. #define AMD_SMB_PRTCL_BYTE 0x04
  145. #define AMD_SMB_PRTCL_BYTE_DATA 0x06
  146. #define AMD_SMB_PRTCL_WORD_DATA 0x08
  147. #define AMD_SMB_PRTCL_BLOCK_DATA 0x0a
  148. #define AMD_SMB_PRTCL_PROC_CALL 0x0c
  149. #define AMD_SMB_PRTCL_BLOCK_PROC_CALL 0x0d
  150. #define AMD_SMB_PRTCL_I2C_BLOCK_DATA 0x4a
  151. #define AMD_SMB_PRTCL_PEC 0x80
  152. static s32 amd8111_access(struct i2c_adapter *adap, u16 addr,
  153. unsigned short flags, char read_write, u8 command, int size,
  154. union i2c_smbus_data *data)
  155. {
  156. struct amd_smbus *smbus = adap->algo_data;
  157. unsigned char protocol, len, pec, temp[2];
  158. int i, status;
  159. protocol = (read_write == I2C_SMBUS_READ) ? AMD_SMB_PRTCL_READ
  160. : AMD_SMB_PRTCL_WRITE;
  161. pec = (flags & I2C_CLIENT_PEC) ? AMD_SMB_PRTCL_PEC : 0;
  162. switch (size) {
  163. case I2C_SMBUS_QUICK:
  164. protocol |= AMD_SMB_PRTCL_QUICK;
  165. read_write = I2C_SMBUS_WRITE;
  166. break;
  167. case I2C_SMBUS_BYTE:
  168. if (read_write == I2C_SMBUS_WRITE) {
  169. status = amd_ec_write(smbus, AMD_SMB_CMD,
  170. command);
  171. if (status)
  172. return status;
  173. }
  174. protocol |= AMD_SMB_PRTCL_BYTE;
  175. break;
  176. case I2C_SMBUS_BYTE_DATA:
  177. status = amd_ec_write(smbus, AMD_SMB_CMD, command);
  178. if (status)
  179. return status;
  180. if (read_write == I2C_SMBUS_WRITE) {
  181. status = amd_ec_write(smbus, AMD_SMB_DATA,
  182. data->byte);
  183. if (status)
  184. return status;
  185. }
  186. protocol |= AMD_SMB_PRTCL_BYTE_DATA;
  187. break;
  188. case I2C_SMBUS_WORD_DATA:
  189. status = amd_ec_write(smbus, AMD_SMB_CMD, command);
  190. if (status)
  191. return status;
  192. if (read_write == I2C_SMBUS_WRITE) {
  193. status = amd_ec_write(smbus, AMD_SMB_DATA,
  194. data->word & 0xff);
  195. if (status)
  196. return status;
  197. status = amd_ec_write(smbus, AMD_SMB_DATA + 1,
  198. data->word >> 8);
  199. if (status)
  200. return status;
  201. }
  202. protocol |= AMD_SMB_PRTCL_WORD_DATA | pec;
  203. break;
  204. case I2C_SMBUS_BLOCK_DATA:
  205. status = amd_ec_write(smbus, AMD_SMB_CMD, command);
  206. if (status)
  207. return status;
  208. if (read_write == I2C_SMBUS_WRITE) {
  209. len = min_t(u8, data->block[0],
  210. I2C_SMBUS_BLOCK_MAX);
  211. status = amd_ec_write(smbus, AMD_SMB_BCNT, len);
  212. if (status)
  213. return status;
  214. for (i = 0; i < len; i++) {
  215. status =
  216. amd_ec_write(smbus, AMD_SMB_DATA + i,
  217. data->block[i + 1]);
  218. if (status)
  219. return status;
  220. }
  221. }
  222. protocol |= AMD_SMB_PRTCL_BLOCK_DATA | pec;
  223. break;
  224. case I2C_SMBUS_I2C_BLOCK_DATA:
  225. len = min_t(u8, data->block[0],
  226. I2C_SMBUS_BLOCK_MAX);
  227. status = amd_ec_write(smbus, AMD_SMB_CMD, command);
  228. if (status)
  229. return status;
  230. status = amd_ec_write(smbus, AMD_SMB_BCNT, len);
  231. if (status)
  232. return status;
  233. if (read_write == I2C_SMBUS_WRITE)
  234. for (i = 0; i < len; i++) {
  235. status =
  236. amd_ec_write(smbus, AMD_SMB_DATA + i,
  237. data->block[i + 1]);
  238. if (status)
  239. return status;
  240. }
  241. protocol |= AMD_SMB_PRTCL_I2C_BLOCK_DATA;
  242. break;
  243. case I2C_SMBUS_PROC_CALL:
  244. status = amd_ec_write(smbus, AMD_SMB_CMD, command);
  245. if (status)
  246. return status;
  247. status = amd_ec_write(smbus, AMD_SMB_DATA,
  248. data->word & 0xff);
  249. if (status)
  250. return status;
  251. status = amd_ec_write(smbus, AMD_SMB_DATA + 1,
  252. data->word >> 8);
  253. if (status)
  254. return status;
  255. protocol = AMD_SMB_PRTCL_PROC_CALL | pec;
  256. read_write = I2C_SMBUS_READ;
  257. break;
  258. case I2C_SMBUS_BLOCK_PROC_CALL:
  259. len = min_t(u8, data->block[0],
  260. I2C_SMBUS_BLOCK_MAX - 1);
  261. status = amd_ec_write(smbus, AMD_SMB_CMD, command);
  262. if (status)
  263. return status;
  264. status = amd_ec_write(smbus, AMD_SMB_BCNT, len);
  265. if (status)
  266. return status;
  267. for (i = 0; i < len; i++) {
  268. status = amd_ec_write(smbus, AMD_SMB_DATA + i,
  269. data->block[i + 1]);
  270. if (status)
  271. return status;
  272. }
  273. protocol = AMD_SMB_PRTCL_BLOCK_PROC_CALL | pec;
  274. read_write = I2C_SMBUS_READ;
  275. break;
  276. default:
  277. dev_warn(&adap->dev, "Unsupported transaction %d\n", size);
  278. return -EOPNOTSUPP;
  279. }
  280. status = amd_ec_write(smbus, AMD_SMB_ADDR, addr << 1);
  281. if (status)
  282. return status;
  283. status = amd_ec_write(smbus, AMD_SMB_PRTCL, protocol);
  284. if (status)
  285. return status;
  286. status = amd_ec_read(smbus, AMD_SMB_STS, temp + 0);
  287. if (status)
  288. return status;
  289. if (~temp[0] & AMD_SMB_STS_DONE) {
  290. udelay(500);
  291. status = amd_ec_read(smbus, AMD_SMB_STS, temp + 0);
  292. if (status)
  293. return status;
  294. }
  295. if (~temp[0] & AMD_SMB_STS_DONE) {
  296. msleep(1);
  297. status = amd_ec_read(smbus, AMD_SMB_STS, temp + 0);
  298. if (status)
  299. return status;
  300. }
  301. if ((~temp[0] & AMD_SMB_STS_DONE) || (temp[0] & AMD_SMB_STS_STATUS))
  302. return -EIO;
  303. if (read_write == I2C_SMBUS_WRITE)
  304. return 0;
  305. switch (size) {
  306. case I2C_SMBUS_BYTE:
  307. case I2C_SMBUS_BYTE_DATA:
  308. status = amd_ec_read(smbus, AMD_SMB_DATA, &data->byte);
  309. if (status)
  310. return status;
  311. break;
  312. case I2C_SMBUS_WORD_DATA:
  313. case I2C_SMBUS_PROC_CALL:
  314. status = amd_ec_read(smbus, AMD_SMB_DATA, temp + 0);
  315. if (status)
  316. return status;
  317. status = amd_ec_read(smbus, AMD_SMB_DATA + 1, temp + 1);
  318. if (status)
  319. return status;
  320. data->word = (temp[1] << 8) | temp[0];
  321. break;
  322. case I2C_SMBUS_BLOCK_DATA:
  323. case I2C_SMBUS_BLOCK_PROC_CALL:
  324. status = amd_ec_read(smbus, AMD_SMB_BCNT, &len);
  325. if (status)
  326. return status;
  327. len = min_t(u8, len, I2C_SMBUS_BLOCK_MAX);
  328. fallthrough;
  329. case I2C_SMBUS_I2C_BLOCK_DATA:
  330. for (i = 0; i < len; i++) {
  331. status = amd_ec_read(smbus, AMD_SMB_DATA + i,
  332. data->block + i + 1);
  333. if (status)
  334. return status;
  335. }
  336. data->block[0] = len;
  337. break;
  338. }
  339. return 0;
  340. }
  341. static u32 amd8111_func(struct i2c_adapter *adapter)
  342. {
  343. return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
  344. I2C_FUNC_SMBUS_BYTE_DATA |
  345. I2C_FUNC_SMBUS_WORD_DATA | I2C_FUNC_SMBUS_BLOCK_DATA |
  346. I2C_FUNC_SMBUS_PROC_CALL | I2C_FUNC_SMBUS_BLOCK_PROC_CALL |
  347. I2C_FUNC_SMBUS_I2C_BLOCK | I2C_FUNC_SMBUS_PEC;
  348. }
  349. static const struct i2c_algorithm smbus_algorithm = {
  350. .smbus_xfer = amd8111_access,
  351. .functionality = amd8111_func,
  352. };
  353. static const struct pci_device_id amd8111_ids[] = {
  354. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS2) },
  355. { 0, }
  356. };
  357. MODULE_DEVICE_TABLE (pci, amd8111_ids);
  358. static int amd8111_probe(struct pci_dev *dev, const struct pci_device_id *id)
  359. {
  360. struct amd_smbus *smbus;
  361. int error;
  362. if (!(pci_resource_flags(dev, 0) & IORESOURCE_IO))
  363. return -ENODEV;
  364. smbus = kzalloc(sizeof(struct amd_smbus), GFP_KERNEL);
  365. if (!smbus)
  366. return -ENOMEM;
  367. smbus->dev = dev;
  368. smbus->base = pci_resource_start(dev, 0);
  369. smbus->size = pci_resource_len(dev, 0);
  370. error = acpi_check_resource_conflict(&dev->resource[0]);
  371. if (error) {
  372. error = -ENODEV;
  373. goto out_kfree;
  374. }
  375. if (!request_region(smbus->base, smbus->size, amd8111_driver.name)) {
  376. error = -EBUSY;
  377. goto out_kfree;
  378. }
  379. smbus->adapter.owner = THIS_MODULE;
  380. snprintf(smbus->adapter.name, sizeof(smbus->adapter.name),
  381. "SMBus2 AMD8111 adapter at %04x", smbus->base);
  382. smbus->adapter.class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
  383. smbus->adapter.algo = &smbus_algorithm;
  384. smbus->adapter.algo_data = smbus;
  385. /* set up the sysfs linkage to our parent device */
  386. smbus->adapter.dev.parent = &dev->dev;
  387. pci_write_config_dword(smbus->dev, AMD_PCI_MISC, 0);
  388. error = i2c_add_adapter(&smbus->adapter);
  389. if (error)
  390. goto out_release_region;
  391. pci_set_drvdata(dev, smbus);
  392. return 0;
  393. out_release_region:
  394. release_region(smbus->base, smbus->size);
  395. out_kfree:
  396. kfree(smbus);
  397. return error;
  398. }
  399. static void amd8111_remove(struct pci_dev *dev)
  400. {
  401. struct amd_smbus *smbus = pci_get_drvdata(dev);
  402. i2c_del_adapter(&smbus->adapter);
  403. release_region(smbus->base, smbus->size);
  404. kfree(smbus);
  405. }
  406. static struct pci_driver amd8111_driver = {
  407. .name = "amd8111_smbus2",
  408. .id_table = amd8111_ids,
  409. .probe = amd8111_probe,
  410. .remove = amd8111_remove,
  411. };
  412. module_pci_driver(amd8111_driver);