dme1737.c 77 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * dme1737.c - Driver for the SMSC DME1737, Asus A8000, SMSC SCH311x, SCH5027,
  4. * and SCH5127 Super-I/O chips integrated hardware monitoring
  5. * features.
  6. * Copyright (c) 2007, 2008, 2009, 2010 Juerg Haefliger <[email protected]>
  7. *
  8. * This driver is an I2C/ISA hybrid, meaning that it uses the I2C bus to access
  9. * the chip registers if a DME1737, A8000, or SCH5027 is found and the ISA bus
  10. * if a SCH311x or SCH5127 chip is found. Both types of chips have very
  11. * similar hardware monitoring capabilities but differ in the way they can be
  12. * accessed.
  13. */
  14. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  15. #include <linux/module.h>
  16. #include <linux/init.h>
  17. #include <linux/slab.h>
  18. #include <linux/jiffies.h>
  19. #include <linux/i2c.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/hwmon.h>
  22. #include <linux/hwmon-sysfs.h>
  23. #include <linux/hwmon-vid.h>
  24. #include <linux/err.h>
  25. #include <linux/mutex.h>
  26. #include <linux/acpi.h>
  27. #include <linux/io.h>
  28. /* ISA device, if found */
  29. static struct platform_device *pdev;
  30. /* Module load parameters */
  31. static bool force_start;
  32. module_param(force_start, bool, 0);
  33. MODULE_PARM_DESC(force_start, "Force the chip to start monitoring inputs");
  34. static unsigned short force_id;
  35. module_param(force_id, ushort, 0);
  36. MODULE_PARM_DESC(force_id, "Override the detected device ID");
  37. static bool probe_all_addr;
  38. module_param(probe_all_addr, bool, 0);
  39. MODULE_PARM_DESC(probe_all_addr,
  40. "Include probing of non-standard LPC addresses");
  41. /* Addresses to scan */
  42. static const unsigned short normal_i2c[] = {0x2c, 0x2d, 0x2e, I2C_CLIENT_END};
  43. enum chips { dme1737, sch5027, sch311x, sch5127 };
  44. #define DO_REPORT "Please report to the driver maintainer."
  45. /* ---------------------------------------------------------------------
  46. * Registers
  47. *
  48. * The sensors are defined as follows:
  49. *
  50. * Voltages Temperatures
  51. * -------- ------------
  52. * in0 +5VTR (+5V stdby) temp1 Remote diode 1
  53. * in1 Vccp (proc core) temp2 Internal temp
  54. * in2 VCC (internal +3.3V) temp3 Remote diode 2
  55. * in3 +5V
  56. * in4 +12V
  57. * in5 VTR (+3.3V stby)
  58. * in6 Vbat
  59. * in7 Vtrip (sch5127 only)
  60. *
  61. * --------------------------------------------------------------------- */
  62. /* Voltages (in) numbered 0-7 (ix) */
  63. #define DME1737_REG_IN(ix) ((ix) < 5 ? 0x20 + (ix) : \
  64. (ix) < 7 ? 0x94 + (ix) : \
  65. 0x1f)
  66. #define DME1737_REG_IN_MIN(ix) ((ix) < 5 ? 0x44 + (ix) * 2 \
  67. : 0x91 + (ix) * 2)
  68. #define DME1737_REG_IN_MAX(ix) ((ix) < 5 ? 0x45 + (ix) * 2 \
  69. : 0x92 + (ix) * 2)
  70. /* Temperatures (temp) numbered 0-2 (ix) */
  71. #define DME1737_REG_TEMP(ix) (0x25 + (ix))
  72. #define DME1737_REG_TEMP_MIN(ix) (0x4e + (ix) * 2)
  73. #define DME1737_REG_TEMP_MAX(ix) (0x4f + (ix) * 2)
  74. #define DME1737_REG_TEMP_OFFSET(ix) ((ix) == 0 ? 0x1f \
  75. : 0x1c + (ix))
  76. /*
  77. * Voltage and temperature LSBs
  78. * The LSBs (4 bits each) are stored in 5 registers with the following layouts:
  79. * IN_TEMP_LSB(0) = [in5, in6]
  80. * IN_TEMP_LSB(1) = [temp3, temp1]
  81. * IN_TEMP_LSB(2) = [in4, temp2]
  82. * IN_TEMP_LSB(3) = [in3, in0]
  83. * IN_TEMP_LSB(4) = [in2, in1]
  84. * IN_TEMP_LSB(5) = [res, in7]
  85. */
  86. #define DME1737_REG_IN_TEMP_LSB(ix) (0x84 + (ix))
  87. static const u8 DME1737_REG_IN_LSB[] = {3, 4, 4, 3, 2, 0, 0, 5};
  88. static const u8 DME1737_REG_IN_LSB_SHL[] = {4, 4, 0, 0, 0, 0, 4, 4};
  89. static const u8 DME1737_REG_TEMP_LSB[] = {1, 2, 1};
  90. static const u8 DME1737_REG_TEMP_LSB_SHL[] = {4, 4, 0};
  91. /* Fans numbered 0-5 (ix) */
  92. #define DME1737_REG_FAN(ix) ((ix) < 4 ? 0x28 + (ix) * 2 \
  93. : 0xa1 + (ix) * 2)
  94. #define DME1737_REG_FAN_MIN(ix) ((ix) < 4 ? 0x54 + (ix) * 2 \
  95. : 0xa5 + (ix) * 2)
  96. #define DME1737_REG_FAN_OPT(ix) ((ix) < 4 ? 0x90 + (ix) \
  97. : 0xb2 + (ix))
  98. #define DME1737_REG_FAN_MAX(ix) (0xb4 + (ix)) /* only for fan[4-5] */
  99. /* PWMs numbered 0-2, 4-5 (ix) */
  100. #define DME1737_REG_PWM(ix) ((ix) < 3 ? 0x30 + (ix) \
  101. : 0xa1 + (ix))
  102. #define DME1737_REG_PWM_CONFIG(ix) (0x5c + (ix)) /* only for pwm[0-2] */
  103. #define DME1737_REG_PWM_MIN(ix) (0x64 + (ix)) /* only for pwm[0-2] */
  104. #define DME1737_REG_PWM_FREQ(ix) ((ix) < 3 ? 0x5f + (ix) \
  105. : 0xa3 + (ix))
  106. /*
  107. * The layout of the ramp rate registers is different from the other pwm
  108. * registers. The bits for the 3 PWMs are stored in 2 registers:
  109. * PWM_RR(0) = [OFF3, OFF2, OFF1, RES, RR1E, RR1-2, RR1-1, RR1-0]
  110. * PWM_RR(1) = [RR2E, RR2-2, RR2-1, RR2-0, RR3E, RR3-2, RR3-1, RR3-0]
  111. */
  112. #define DME1737_REG_PWM_RR(ix) (0x62 + (ix)) /* only for pwm[0-2] */
  113. /* Thermal zones 0-2 */
  114. #define DME1737_REG_ZONE_LOW(ix) (0x67 + (ix))
  115. #define DME1737_REG_ZONE_ABS(ix) (0x6a + (ix))
  116. /*
  117. * The layout of the hysteresis registers is different from the other zone
  118. * registers. The bits for the 3 zones are stored in 2 registers:
  119. * ZONE_HYST(0) = [H1-3, H1-2, H1-1, H1-0, H2-3, H2-2, H2-1, H2-0]
  120. * ZONE_HYST(1) = [H3-3, H3-2, H3-1, H3-0, RES, RES, RES, RES]
  121. */
  122. #define DME1737_REG_ZONE_HYST(ix) (0x6d + (ix))
  123. /*
  124. * Alarm registers and bit mapping
  125. * The 3 8-bit alarm registers will be concatenated to a single 32-bit
  126. * alarm value [0, ALARM3, ALARM2, ALARM1].
  127. */
  128. #define DME1737_REG_ALARM1 0x41
  129. #define DME1737_REG_ALARM2 0x42
  130. #define DME1737_REG_ALARM3 0x83
  131. static const u8 DME1737_BIT_ALARM_IN[] = {0, 1, 2, 3, 8, 16, 17, 18};
  132. static const u8 DME1737_BIT_ALARM_TEMP[] = {4, 5, 6};
  133. static const u8 DME1737_BIT_ALARM_FAN[] = {10, 11, 12, 13, 22, 23};
  134. /* Miscellaneous registers */
  135. #define DME1737_REG_DEVICE 0x3d
  136. #define DME1737_REG_COMPANY 0x3e
  137. #define DME1737_REG_VERSTEP 0x3f
  138. #define DME1737_REG_CONFIG 0x40
  139. #define DME1737_REG_CONFIG2 0x7f
  140. #define DME1737_REG_VID 0x43
  141. #define DME1737_REG_TACH_PWM 0x81
  142. /* ---------------------------------------------------------------------
  143. * Misc defines
  144. * --------------------------------------------------------------------- */
  145. /* Chip identification */
  146. #define DME1737_COMPANY_SMSC 0x5c
  147. #define DME1737_VERSTEP 0x88
  148. #define DME1737_VERSTEP_MASK 0xf8
  149. #define SCH311X_DEVICE 0x8c
  150. #define SCH5027_VERSTEP 0x69
  151. #define SCH5127_DEVICE 0x8e
  152. /* Device ID values (global configuration register index 0x20) */
  153. #define DME1737_ID_1 0x77
  154. #define DME1737_ID_2 0x78
  155. #define SCH3112_ID 0x7c
  156. #define SCH3114_ID 0x7d
  157. #define SCH3116_ID 0x7f
  158. #define SCH5027_ID 0x89
  159. #define SCH5127_ID 0x86
  160. /* Length of ISA address segment */
  161. #define DME1737_EXTENT 2
  162. /* chip-dependent features */
  163. #define HAS_TEMP_OFFSET (1 << 0) /* bit 0 */
  164. #define HAS_VID (1 << 1) /* bit 1 */
  165. #define HAS_ZONE3 (1 << 2) /* bit 2 */
  166. #define HAS_ZONE_HYST (1 << 3) /* bit 3 */
  167. #define HAS_PWM_MIN (1 << 4) /* bit 4 */
  168. #define HAS_FAN(ix) (1 << ((ix) + 5)) /* bits 5-10 */
  169. #define HAS_PWM(ix) (1 << ((ix) + 11)) /* bits 11-16 */
  170. #define HAS_IN7 (1 << 17) /* bit 17 */
  171. /* ---------------------------------------------------------------------
  172. * Data structures and manipulation thereof
  173. * --------------------------------------------------------------------- */
  174. struct dme1737_data {
  175. struct i2c_client *client; /* for I2C devices only */
  176. struct device *hwmon_dev;
  177. const char *name;
  178. unsigned int addr; /* for ISA devices only */
  179. struct mutex update_lock;
  180. bool valid; /* true if following fields are valid */
  181. unsigned long last_update; /* in jiffies */
  182. unsigned long last_vbat; /* in jiffies */
  183. enum chips type;
  184. const int *in_nominal; /* pointer to IN_NOMINAL array */
  185. u8 vid;
  186. u8 pwm_rr_en;
  187. u32 has_features;
  188. /* Register values */
  189. u16 in[8];
  190. u8 in_min[8];
  191. u8 in_max[8];
  192. s16 temp[3];
  193. s8 temp_min[3];
  194. s8 temp_max[3];
  195. s8 temp_offset[3];
  196. u8 config;
  197. u8 config2;
  198. u8 vrm;
  199. u16 fan[6];
  200. u16 fan_min[6];
  201. u8 fan_max[2];
  202. u8 fan_opt[6];
  203. u8 pwm[6];
  204. u8 pwm_min[3];
  205. u8 pwm_config[3];
  206. u8 pwm_acz[3];
  207. u8 pwm_freq[6];
  208. u8 pwm_rr[2];
  209. s8 zone_low[3];
  210. s8 zone_abs[3];
  211. u8 zone_hyst[2];
  212. u32 alarms;
  213. };
  214. /* Nominal voltage values */
  215. static const int IN_NOMINAL_DME1737[] = {5000, 2250, 3300, 5000, 12000, 3300,
  216. 3300};
  217. static const int IN_NOMINAL_SCH311x[] = {2500, 1500, 3300, 5000, 12000, 3300,
  218. 3300};
  219. static const int IN_NOMINAL_SCH5027[] = {5000, 2250, 3300, 1125, 1125, 3300,
  220. 3300};
  221. static const int IN_NOMINAL_SCH5127[] = {2500, 2250, 3300, 1125, 1125, 3300,
  222. 3300, 1500};
  223. #define IN_NOMINAL(type) ((type) == sch311x ? IN_NOMINAL_SCH311x : \
  224. (type) == sch5027 ? IN_NOMINAL_SCH5027 : \
  225. (type) == sch5127 ? IN_NOMINAL_SCH5127 : \
  226. IN_NOMINAL_DME1737)
  227. /*
  228. * Voltage input
  229. * Voltage inputs have 16 bits resolution, limit values have 8 bits
  230. * resolution.
  231. */
  232. static inline int IN_FROM_REG(int reg, int nominal, int res)
  233. {
  234. return (reg * nominal + (3 << (res - 3))) / (3 << (res - 2));
  235. }
  236. static inline int IN_TO_REG(long val, int nominal)
  237. {
  238. val = clamp_val(val, 0, 255 * nominal / 192);
  239. return DIV_ROUND_CLOSEST(val * 192, nominal);
  240. }
  241. /*
  242. * Temperature input
  243. * The register values represent temperatures in 2's complement notation from
  244. * -127 degrees C to +127 degrees C. Temp inputs have 16 bits resolution, limit
  245. * values have 8 bits resolution.
  246. */
  247. static inline int TEMP_FROM_REG(int reg, int res)
  248. {
  249. return (reg * 1000) >> (res - 8);
  250. }
  251. static inline int TEMP_TO_REG(long val)
  252. {
  253. val = clamp_val(val, -128000, 127000);
  254. return DIV_ROUND_CLOSEST(val, 1000);
  255. }
  256. /* Temperature range */
  257. static const int TEMP_RANGE[] = {2000, 2500, 3333, 4000, 5000, 6666, 8000,
  258. 10000, 13333, 16000, 20000, 26666, 32000,
  259. 40000, 53333, 80000};
  260. static inline int TEMP_RANGE_FROM_REG(int reg)
  261. {
  262. return TEMP_RANGE[(reg >> 4) & 0x0f];
  263. }
  264. static int TEMP_RANGE_TO_REG(long val, int reg)
  265. {
  266. int i;
  267. for (i = 15; i > 0; i--) {
  268. if (val > (TEMP_RANGE[i] + TEMP_RANGE[i - 1] + 1) / 2)
  269. break;
  270. }
  271. return (reg & 0x0f) | (i << 4);
  272. }
  273. /*
  274. * Temperature hysteresis
  275. * Register layout:
  276. * reg[0] = [H1-3, H1-2, H1-1, H1-0, H2-3, H2-2, H2-1, H2-0]
  277. * reg[1] = [H3-3, H3-2, H3-1, H3-0, xxxx, xxxx, xxxx, xxxx]
  278. */
  279. static inline int TEMP_HYST_FROM_REG(int reg, int ix)
  280. {
  281. return (((ix == 1) ? reg : reg >> 4) & 0x0f) * 1000;
  282. }
  283. static inline int TEMP_HYST_TO_REG(int temp, long hyst, int ix, int reg)
  284. {
  285. hyst = clamp_val(hyst, temp - 15000, temp);
  286. hyst = DIV_ROUND_CLOSEST(temp - hyst, 1000);
  287. return (ix == 1) ? (reg & 0xf0) | hyst : (reg & 0x0f) | (hyst << 4);
  288. }
  289. /* Fan input RPM */
  290. static inline int FAN_FROM_REG(int reg, int tpc)
  291. {
  292. if (tpc)
  293. return tpc * reg;
  294. else
  295. return (reg == 0 || reg == 0xffff) ? 0 : 90000 * 60 / reg;
  296. }
  297. static inline int FAN_TO_REG(long val, int tpc)
  298. {
  299. if (tpc) {
  300. return clamp_val(val / tpc, 0, 0xffff);
  301. } else {
  302. return (val <= 0) ? 0xffff :
  303. clamp_val(90000 * 60 / val, 0, 0xfffe);
  304. }
  305. }
  306. /*
  307. * Fan TPC (tach pulse count)
  308. * Converts a register value to a TPC multiplier or returns 0 if the tachometer
  309. * is configured in legacy (non-tpc) mode
  310. */
  311. static inline int FAN_TPC_FROM_REG(int reg)
  312. {
  313. return (reg & 0x20) ? 0 : 60 >> (reg & 0x03);
  314. }
  315. /*
  316. * Fan type
  317. * The type of a fan is expressed in number of pulses-per-revolution that it
  318. * emits
  319. */
  320. static inline int FAN_TYPE_FROM_REG(int reg)
  321. {
  322. int edge = (reg >> 1) & 0x03;
  323. return (edge > 0) ? 1 << (edge - 1) : 0;
  324. }
  325. static inline int FAN_TYPE_TO_REG(long val, int reg)
  326. {
  327. int edge = (val == 4) ? 3 : val;
  328. return (reg & 0xf9) | (edge << 1);
  329. }
  330. /* Fan max RPM */
  331. static const int FAN_MAX[] = {0x54, 0x38, 0x2a, 0x21, 0x1c, 0x18, 0x15, 0x12,
  332. 0x11, 0x0f, 0x0e};
  333. static int FAN_MAX_FROM_REG(int reg)
  334. {
  335. int i;
  336. for (i = 10; i > 0; i--) {
  337. if (reg == FAN_MAX[i])
  338. break;
  339. }
  340. return 1000 + i * 500;
  341. }
  342. static int FAN_MAX_TO_REG(long val)
  343. {
  344. int i;
  345. for (i = 10; i > 0; i--) {
  346. if (val > (1000 + (i - 1) * 500))
  347. break;
  348. }
  349. return FAN_MAX[i];
  350. }
  351. /*
  352. * PWM enable
  353. * Register to enable mapping:
  354. * 000: 2 fan on zone 1 auto
  355. * 001: 2 fan on zone 2 auto
  356. * 010: 2 fan on zone 3 auto
  357. * 011: 0 fan full on
  358. * 100: -1 fan disabled
  359. * 101: 2 fan on hottest of zones 2,3 auto
  360. * 110: 2 fan on hottest of zones 1,2,3 auto
  361. * 111: 1 fan in manual mode
  362. */
  363. static inline int PWM_EN_FROM_REG(int reg)
  364. {
  365. static const int en[] = {2, 2, 2, 0, -1, 2, 2, 1};
  366. return en[(reg >> 5) & 0x07];
  367. }
  368. static inline int PWM_EN_TO_REG(int val, int reg)
  369. {
  370. int en = (val == 1) ? 7 : 3;
  371. return (reg & 0x1f) | ((en & 0x07) << 5);
  372. }
  373. /*
  374. * PWM auto channels zone
  375. * Register to auto channels zone mapping (ACZ is a bitfield with bit x
  376. * corresponding to zone x+1):
  377. * 000: 001 fan on zone 1 auto
  378. * 001: 010 fan on zone 2 auto
  379. * 010: 100 fan on zone 3 auto
  380. * 011: 000 fan full on
  381. * 100: 000 fan disabled
  382. * 101: 110 fan on hottest of zones 2,3 auto
  383. * 110: 111 fan on hottest of zones 1,2,3 auto
  384. * 111: 000 fan in manual mode
  385. */
  386. static inline int PWM_ACZ_FROM_REG(int reg)
  387. {
  388. static const int acz[] = {1, 2, 4, 0, 0, 6, 7, 0};
  389. return acz[(reg >> 5) & 0x07];
  390. }
  391. static inline int PWM_ACZ_TO_REG(long val, int reg)
  392. {
  393. int acz = (val == 4) ? 2 : val - 1;
  394. return (reg & 0x1f) | ((acz & 0x07) << 5);
  395. }
  396. /* PWM frequency */
  397. static const int PWM_FREQ[] = {11, 15, 22, 29, 35, 44, 59, 88,
  398. 15000, 20000, 30000, 25000, 0, 0, 0, 0};
  399. static inline int PWM_FREQ_FROM_REG(int reg)
  400. {
  401. return PWM_FREQ[reg & 0x0f];
  402. }
  403. static int PWM_FREQ_TO_REG(long val, int reg)
  404. {
  405. int i;
  406. /* the first two cases are special - stupid chip design! */
  407. if (val > 27500) {
  408. i = 10;
  409. } else if (val > 22500) {
  410. i = 11;
  411. } else {
  412. for (i = 9; i > 0; i--) {
  413. if (val > (PWM_FREQ[i] + PWM_FREQ[i - 1] + 1) / 2)
  414. break;
  415. }
  416. }
  417. return (reg & 0xf0) | i;
  418. }
  419. /*
  420. * PWM ramp rate
  421. * Register layout:
  422. * reg[0] = [OFF3, OFF2, OFF1, RES, RR1-E, RR1-2, RR1-1, RR1-0]
  423. * reg[1] = [RR2-E, RR2-2, RR2-1, RR2-0, RR3-E, RR3-2, RR3-1, RR3-0]
  424. */
  425. static const u8 PWM_RR[] = {206, 104, 69, 41, 26, 18, 10, 5};
  426. static inline int PWM_RR_FROM_REG(int reg, int ix)
  427. {
  428. int rr = (ix == 1) ? reg >> 4 : reg;
  429. return (rr & 0x08) ? PWM_RR[rr & 0x07] : 0;
  430. }
  431. static int PWM_RR_TO_REG(long val, int ix, int reg)
  432. {
  433. int i;
  434. for (i = 0; i < 7; i++) {
  435. if (val > (PWM_RR[i] + PWM_RR[i + 1] + 1) / 2)
  436. break;
  437. }
  438. return (ix == 1) ? (reg & 0x8f) | (i << 4) : (reg & 0xf8) | i;
  439. }
  440. /* PWM ramp rate enable */
  441. static inline int PWM_RR_EN_FROM_REG(int reg, int ix)
  442. {
  443. return PWM_RR_FROM_REG(reg, ix) ? 1 : 0;
  444. }
  445. static inline int PWM_RR_EN_TO_REG(long val, int ix, int reg)
  446. {
  447. int en = (ix == 1) ? 0x80 : 0x08;
  448. return val ? reg | en : reg & ~en;
  449. }
  450. /*
  451. * PWM min/off
  452. * The PWM min/off bits are part of the PMW ramp rate register 0 (see above for
  453. * the register layout).
  454. */
  455. static inline int PWM_OFF_FROM_REG(int reg, int ix)
  456. {
  457. return (reg >> (ix + 5)) & 0x01;
  458. }
  459. static inline int PWM_OFF_TO_REG(int val, int ix, int reg)
  460. {
  461. return (reg & ~(1 << (ix + 5))) | ((val & 0x01) << (ix + 5));
  462. }
  463. /* ---------------------------------------------------------------------
  464. * Device I/O access
  465. *
  466. * ISA access is performed through an index/data register pair and needs to
  467. * be protected by a mutex during runtime (not required for initialization).
  468. * We use data->update_lock for this and need to ensure that we acquire it
  469. * before calling dme1737_read or dme1737_write.
  470. * --------------------------------------------------------------------- */
  471. static u8 dme1737_read(const struct dme1737_data *data, u8 reg)
  472. {
  473. struct i2c_client *client = data->client;
  474. s32 val;
  475. if (client) { /* I2C device */
  476. val = i2c_smbus_read_byte_data(client, reg);
  477. if (val < 0) {
  478. dev_warn(&client->dev,
  479. "Read from register 0x%02x failed! %s\n",
  480. reg, DO_REPORT);
  481. }
  482. } else { /* ISA device */
  483. outb(reg, data->addr);
  484. val = inb(data->addr + 1);
  485. }
  486. return val;
  487. }
  488. static s32 dme1737_write(const struct dme1737_data *data, u8 reg, u8 val)
  489. {
  490. struct i2c_client *client = data->client;
  491. s32 res = 0;
  492. if (client) { /* I2C device */
  493. res = i2c_smbus_write_byte_data(client, reg, val);
  494. if (res < 0) {
  495. dev_warn(&client->dev,
  496. "Write to register 0x%02x failed! %s\n",
  497. reg, DO_REPORT);
  498. }
  499. } else { /* ISA device */
  500. outb(reg, data->addr);
  501. outb(val, data->addr + 1);
  502. }
  503. return res;
  504. }
  505. static struct dme1737_data *dme1737_update_device(struct device *dev)
  506. {
  507. struct dme1737_data *data = dev_get_drvdata(dev);
  508. int ix;
  509. u8 lsb[6];
  510. mutex_lock(&data->update_lock);
  511. /* Enable a Vbat monitoring cycle every 10 mins */
  512. if (time_after(jiffies, data->last_vbat + 600 * HZ) || !data->valid) {
  513. dme1737_write(data, DME1737_REG_CONFIG, dme1737_read(data,
  514. DME1737_REG_CONFIG) | 0x10);
  515. data->last_vbat = jiffies;
  516. }
  517. /* Sample register contents every 1 sec */
  518. if (time_after(jiffies, data->last_update + HZ) || !data->valid) {
  519. if (data->has_features & HAS_VID) {
  520. data->vid = dme1737_read(data, DME1737_REG_VID) &
  521. 0x3f;
  522. }
  523. /* In (voltage) registers */
  524. for (ix = 0; ix < ARRAY_SIZE(data->in); ix++) {
  525. /*
  526. * Voltage inputs are stored as 16 bit values even
  527. * though they have only 12 bits resolution. This is
  528. * to make it consistent with the temp inputs.
  529. */
  530. if (ix == 7 && !(data->has_features & HAS_IN7))
  531. continue;
  532. data->in[ix] = dme1737_read(data,
  533. DME1737_REG_IN(ix)) << 8;
  534. data->in_min[ix] = dme1737_read(data,
  535. DME1737_REG_IN_MIN(ix));
  536. data->in_max[ix] = dme1737_read(data,
  537. DME1737_REG_IN_MAX(ix));
  538. }
  539. /* Temp registers */
  540. for (ix = 0; ix < ARRAY_SIZE(data->temp); ix++) {
  541. /*
  542. * Temp inputs are stored as 16 bit values even
  543. * though they have only 12 bits resolution. This is
  544. * to take advantage of implicit conversions between
  545. * register values (2's complement) and temp values
  546. * (signed decimal).
  547. */
  548. data->temp[ix] = dme1737_read(data,
  549. DME1737_REG_TEMP(ix)) << 8;
  550. data->temp_min[ix] = dme1737_read(data,
  551. DME1737_REG_TEMP_MIN(ix));
  552. data->temp_max[ix] = dme1737_read(data,
  553. DME1737_REG_TEMP_MAX(ix));
  554. if (data->has_features & HAS_TEMP_OFFSET) {
  555. data->temp_offset[ix] = dme1737_read(data,
  556. DME1737_REG_TEMP_OFFSET(ix));
  557. }
  558. }
  559. /*
  560. * In and temp LSB registers
  561. * The LSBs are latched when the MSBs are read, so the order in
  562. * which the registers are read (MSB first, then LSB) is
  563. * important!
  564. */
  565. for (ix = 0; ix < ARRAY_SIZE(lsb); ix++) {
  566. if (ix == 5 && !(data->has_features & HAS_IN7))
  567. continue;
  568. lsb[ix] = dme1737_read(data,
  569. DME1737_REG_IN_TEMP_LSB(ix));
  570. }
  571. for (ix = 0; ix < ARRAY_SIZE(data->in); ix++) {
  572. if (ix == 7 && !(data->has_features & HAS_IN7))
  573. continue;
  574. data->in[ix] |= (lsb[DME1737_REG_IN_LSB[ix]] <<
  575. DME1737_REG_IN_LSB_SHL[ix]) & 0xf0;
  576. }
  577. for (ix = 0; ix < ARRAY_SIZE(data->temp); ix++) {
  578. data->temp[ix] |= (lsb[DME1737_REG_TEMP_LSB[ix]] <<
  579. DME1737_REG_TEMP_LSB_SHL[ix]) & 0xf0;
  580. }
  581. /* Fan registers */
  582. for (ix = 0; ix < ARRAY_SIZE(data->fan); ix++) {
  583. /*
  584. * Skip reading registers if optional fans are not
  585. * present
  586. */
  587. if (!(data->has_features & HAS_FAN(ix)))
  588. continue;
  589. data->fan[ix] = dme1737_read(data,
  590. DME1737_REG_FAN(ix));
  591. data->fan[ix] |= dme1737_read(data,
  592. DME1737_REG_FAN(ix) + 1) << 8;
  593. data->fan_min[ix] = dme1737_read(data,
  594. DME1737_REG_FAN_MIN(ix));
  595. data->fan_min[ix] |= dme1737_read(data,
  596. DME1737_REG_FAN_MIN(ix) + 1) << 8;
  597. data->fan_opt[ix] = dme1737_read(data,
  598. DME1737_REG_FAN_OPT(ix));
  599. /* fan_max exists only for fan[5-6] */
  600. if (ix > 3) {
  601. data->fan_max[ix - 4] = dme1737_read(data,
  602. DME1737_REG_FAN_MAX(ix));
  603. }
  604. }
  605. /* PWM registers */
  606. for (ix = 0; ix < ARRAY_SIZE(data->pwm); ix++) {
  607. /*
  608. * Skip reading registers if optional PWMs are not
  609. * present
  610. */
  611. if (!(data->has_features & HAS_PWM(ix)))
  612. continue;
  613. data->pwm[ix] = dme1737_read(data,
  614. DME1737_REG_PWM(ix));
  615. data->pwm_freq[ix] = dme1737_read(data,
  616. DME1737_REG_PWM_FREQ(ix));
  617. /* pwm_config and pwm_min exist only for pwm[1-3] */
  618. if (ix < 3) {
  619. data->pwm_config[ix] = dme1737_read(data,
  620. DME1737_REG_PWM_CONFIG(ix));
  621. data->pwm_min[ix] = dme1737_read(data,
  622. DME1737_REG_PWM_MIN(ix));
  623. }
  624. }
  625. for (ix = 0; ix < ARRAY_SIZE(data->pwm_rr); ix++) {
  626. data->pwm_rr[ix] = dme1737_read(data,
  627. DME1737_REG_PWM_RR(ix));
  628. }
  629. /* Thermal zone registers */
  630. for (ix = 0; ix < ARRAY_SIZE(data->zone_low); ix++) {
  631. /* Skip reading registers if zone3 is not present */
  632. if ((ix == 2) && !(data->has_features & HAS_ZONE3))
  633. continue;
  634. /* sch5127 zone2 registers are special */
  635. if ((ix == 1) && (data->type == sch5127)) {
  636. data->zone_low[1] = dme1737_read(data,
  637. DME1737_REG_ZONE_LOW(2));
  638. data->zone_abs[1] = dme1737_read(data,
  639. DME1737_REG_ZONE_ABS(2));
  640. } else {
  641. data->zone_low[ix] = dme1737_read(data,
  642. DME1737_REG_ZONE_LOW(ix));
  643. data->zone_abs[ix] = dme1737_read(data,
  644. DME1737_REG_ZONE_ABS(ix));
  645. }
  646. }
  647. if (data->has_features & HAS_ZONE_HYST) {
  648. for (ix = 0; ix < ARRAY_SIZE(data->zone_hyst); ix++) {
  649. data->zone_hyst[ix] = dme1737_read(data,
  650. DME1737_REG_ZONE_HYST(ix));
  651. }
  652. }
  653. /* Alarm registers */
  654. data->alarms = dme1737_read(data,
  655. DME1737_REG_ALARM1);
  656. /*
  657. * Bit 7 tells us if the other alarm registers are non-zero and
  658. * therefore also need to be read
  659. */
  660. if (data->alarms & 0x80) {
  661. data->alarms |= dme1737_read(data,
  662. DME1737_REG_ALARM2) << 8;
  663. data->alarms |= dme1737_read(data,
  664. DME1737_REG_ALARM3) << 16;
  665. }
  666. /*
  667. * The ISA chips require explicit clearing of alarm bits.
  668. * Don't worry, an alarm will come back if the condition
  669. * that causes it still exists
  670. */
  671. if (!data->client) {
  672. if (data->alarms & 0xff0000)
  673. dme1737_write(data, DME1737_REG_ALARM3, 0xff);
  674. if (data->alarms & 0xff00)
  675. dme1737_write(data, DME1737_REG_ALARM2, 0xff);
  676. if (data->alarms & 0xff)
  677. dme1737_write(data, DME1737_REG_ALARM1, 0xff);
  678. }
  679. data->last_update = jiffies;
  680. data->valid = true;
  681. }
  682. mutex_unlock(&data->update_lock);
  683. return data;
  684. }
  685. /* ---------------------------------------------------------------------
  686. * Voltage sysfs attributes
  687. * ix = [0-7]
  688. * --------------------------------------------------------------------- */
  689. #define SYS_IN_INPUT 0
  690. #define SYS_IN_MIN 1
  691. #define SYS_IN_MAX 2
  692. #define SYS_IN_ALARM 3
  693. static ssize_t show_in(struct device *dev, struct device_attribute *attr,
  694. char *buf)
  695. {
  696. struct dme1737_data *data = dme1737_update_device(dev);
  697. struct sensor_device_attribute_2
  698. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  699. int ix = sensor_attr_2->index;
  700. int fn = sensor_attr_2->nr;
  701. int res;
  702. switch (fn) {
  703. case SYS_IN_INPUT:
  704. res = IN_FROM_REG(data->in[ix], data->in_nominal[ix], 16);
  705. break;
  706. case SYS_IN_MIN:
  707. res = IN_FROM_REG(data->in_min[ix], data->in_nominal[ix], 8);
  708. break;
  709. case SYS_IN_MAX:
  710. res = IN_FROM_REG(data->in_max[ix], data->in_nominal[ix], 8);
  711. break;
  712. case SYS_IN_ALARM:
  713. res = (data->alarms >> DME1737_BIT_ALARM_IN[ix]) & 0x01;
  714. break;
  715. default:
  716. res = 0;
  717. dev_dbg(dev, "Unknown function %d.\n", fn);
  718. }
  719. return sprintf(buf, "%d\n", res);
  720. }
  721. static ssize_t set_in(struct device *dev, struct device_attribute *attr,
  722. const char *buf, size_t count)
  723. {
  724. struct dme1737_data *data = dev_get_drvdata(dev);
  725. struct sensor_device_attribute_2
  726. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  727. int ix = sensor_attr_2->index;
  728. int fn = sensor_attr_2->nr;
  729. long val;
  730. int err;
  731. err = kstrtol(buf, 10, &val);
  732. if (err)
  733. return err;
  734. mutex_lock(&data->update_lock);
  735. switch (fn) {
  736. case SYS_IN_MIN:
  737. data->in_min[ix] = IN_TO_REG(val, data->in_nominal[ix]);
  738. dme1737_write(data, DME1737_REG_IN_MIN(ix),
  739. data->in_min[ix]);
  740. break;
  741. case SYS_IN_MAX:
  742. data->in_max[ix] = IN_TO_REG(val, data->in_nominal[ix]);
  743. dme1737_write(data, DME1737_REG_IN_MAX(ix),
  744. data->in_max[ix]);
  745. break;
  746. default:
  747. dev_dbg(dev, "Unknown function %d.\n", fn);
  748. }
  749. mutex_unlock(&data->update_lock);
  750. return count;
  751. }
  752. /* ---------------------------------------------------------------------
  753. * Temperature sysfs attributes
  754. * ix = [0-2]
  755. * --------------------------------------------------------------------- */
  756. #define SYS_TEMP_INPUT 0
  757. #define SYS_TEMP_MIN 1
  758. #define SYS_TEMP_MAX 2
  759. #define SYS_TEMP_OFFSET 3
  760. #define SYS_TEMP_ALARM 4
  761. #define SYS_TEMP_FAULT 5
  762. static ssize_t show_temp(struct device *dev, struct device_attribute *attr,
  763. char *buf)
  764. {
  765. struct dme1737_data *data = dme1737_update_device(dev);
  766. struct sensor_device_attribute_2
  767. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  768. int ix = sensor_attr_2->index;
  769. int fn = sensor_attr_2->nr;
  770. int res;
  771. switch (fn) {
  772. case SYS_TEMP_INPUT:
  773. res = TEMP_FROM_REG(data->temp[ix], 16);
  774. break;
  775. case SYS_TEMP_MIN:
  776. res = TEMP_FROM_REG(data->temp_min[ix], 8);
  777. break;
  778. case SYS_TEMP_MAX:
  779. res = TEMP_FROM_REG(data->temp_max[ix], 8);
  780. break;
  781. case SYS_TEMP_OFFSET:
  782. res = TEMP_FROM_REG(data->temp_offset[ix], 8);
  783. break;
  784. case SYS_TEMP_ALARM:
  785. res = (data->alarms >> DME1737_BIT_ALARM_TEMP[ix]) & 0x01;
  786. break;
  787. case SYS_TEMP_FAULT:
  788. res = (((u16)data->temp[ix] & 0xff00) == 0x8000);
  789. break;
  790. default:
  791. res = 0;
  792. dev_dbg(dev, "Unknown function %d.\n", fn);
  793. }
  794. return sprintf(buf, "%d\n", res);
  795. }
  796. static ssize_t set_temp(struct device *dev, struct device_attribute *attr,
  797. const char *buf, size_t count)
  798. {
  799. struct dme1737_data *data = dev_get_drvdata(dev);
  800. struct sensor_device_attribute_2
  801. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  802. int ix = sensor_attr_2->index;
  803. int fn = sensor_attr_2->nr;
  804. long val;
  805. int err;
  806. err = kstrtol(buf, 10, &val);
  807. if (err)
  808. return err;
  809. mutex_lock(&data->update_lock);
  810. switch (fn) {
  811. case SYS_TEMP_MIN:
  812. data->temp_min[ix] = TEMP_TO_REG(val);
  813. dme1737_write(data, DME1737_REG_TEMP_MIN(ix),
  814. data->temp_min[ix]);
  815. break;
  816. case SYS_TEMP_MAX:
  817. data->temp_max[ix] = TEMP_TO_REG(val);
  818. dme1737_write(data, DME1737_REG_TEMP_MAX(ix),
  819. data->temp_max[ix]);
  820. break;
  821. case SYS_TEMP_OFFSET:
  822. data->temp_offset[ix] = TEMP_TO_REG(val);
  823. dme1737_write(data, DME1737_REG_TEMP_OFFSET(ix),
  824. data->temp_offset[ix]);
  825. break;
  826. default:
  827. dev_dbg(dev, "Unknown function %d.\n", fn);
  828. }
  829. mutex_unlock(&data->update_lock);
  830. return count;
  831. }
  832. /* ---------------------------------------------------------------------
  833. * Zone sysfs attributes
  834. * ix = [0-2]
  835. * --------------------------------------------------------------------- */
  836. #define SYS_ZONE_AUTO_CHANNELS_TEMP 0
  837. #define SYS_ZONE_AUTO_POINT1_TEMP_HYST 1
  838. #define SYS_ZONE_AUTO_POINT1_TEMP 2
  839. #define SYS_ZONE_AUTO_POINT2_TEMP 3
  840. #define SYS_ZONE_AUTO_POINT3_TEMP 4
  841. static ssize_t show_zone(struct device *dev, struct device_attribute *attr,
  842. char *buf)
  843. {
  844. struct dme1737_data *data = dme1737_update_device(dev);
  845. struct sensor_device_attribute_2
  846. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  847. int ix = sensor_attr_2->index;
  848. int fn = sensor_attr_2->nr;
  849. int res;
  850. switch (fn) {
  851. case SYS_ZONE_AUTO_CHANNELS_TEMP:
  852. /* check config2 for non-standard temp-to-zone mapping */
  853. if ((ix == 1) && (data->config2 & 0x02))
  854. res = 4;
  855. else
  856. res = 1 << ix;
  857. break;
  858. case SYS_ZONE_AUTO_POINT1_TEMP_HYST:
  859. res = TEMP_FROM_REG(data->zone_low[ix], 8) -
  860. TEMP_HYST_FROM_REG(data->zone_hyst[ix == 2], ix);
  861. break;
  862. case SYS_ZONE_AUTO_POINT1_TEMP:
  863. res = TEMP_FROM_REG(data->zone_low[ix], 8);
  864. break;
  865. case SYS_ZONE_AUTO_POINT2_TEMP:
  866. /* pwm_freq holds the temp range bits in the upper nibble */
  867. res = TEMP_FROM_REG(data->zone_low[ix], 8) +
  868. TEMP_RANGE_FROM_REG(data->pwm_freq[ix]);
  869. break;
  870. case SYS_ZONE_AUTO_POINT3_TEMP:
  871. res = TEMP_FROM_REG(data->zone_abs[ix], 8);
  872. break;
  873. default:
  874. res = 0;
  875. dev_dbg(dev, "Unknown function %d.\n", fn);
  876. }
  877. return sprintf(buf, "%d\n", res);
  878. }
  879. static ssize_t set_zone(struct device *dev, struct device_attribute *attr,
  880. const char *buf, size_t count)
  881. {
  882. struct dme1737_data *data = dev_get_drvdata(dev);
  883. struct sensor_device_attribute_2
  884. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  885. int ix = sensor_attr_2->index;
  886. int fn = sensor_attr_2->nr;
  887. long val;
  888. int temp;
  889. int err;
  890. u8 reg;
  891. err = kstrtol(buf, 10, &val);
  892. if (err)
  893. return err;
  894. mutex_lock(&data->update_lock);
  895. switch (fn) {
  896. case SYS_ZONE_AUTO_POINT1_TEMP_HYST:
  897. /* Refresh the cache */
  898. data->zone_low[ix] = dme1737_read(data,
  899. DME1737_REG_ZONE_LOW(ix));
  900. /* Modify the temp hyst value */
  901. temp = TEMP_FROM_REG(data->zone_low[ix], 8);
  902. reg = dme1737_read(data, DME1737_REG_ZONE_HYST(ix == 2));
  903. data->zone_hyst[ix == 2] = TEMP_HYST_TO_REG(temp, val, ix, reg);
  904. dme1737_write(data, DME1737_REG_ZONE_HYST(ix == 2),
  905. data->zone_hyst[ix == 2]);
  906. break;
  907. case SYS_ZONE_AUTO_POINT1_TEMP:
  908. data->zone_low[ix] = TEMP_TO_REG(val);
  909. dme1737_write(data, DME1737_REG_ZONE_LOW(ix),
  910. data->zone_low[ix]);
  911. break;
  912. case SYS_ZONE_AUTO_POINT2_TEMP:
  913. /* Refresh the cache */
  914. data->zone_low[ix] = dme1737_read(data,
  915. DME1737_REG_ZONE_LOW(ix));
  916. /*
  917. * Modify the temp range value (which is stored in the upper
  918. * nibble of the pwm_freq register)
  919. */
  920. temp = TEMP_FROM_REG(data->zone_low[ix], 8);
  921. val = clamp_val(val, temp, temp + 80000);
  922. reg = dme1737_read(data, DME1737_REG_PWM_FREQ(ix));
  923. data->pwm_freq[ix] = TEMP_RANGE_TO_REG(val - temp, reg);
  924. dme1737_write(data, DME1737_REG_PWM_FREQ(ix),
  925. data->pwm_freq[ix]);
  926. break;
  927. case SYS_ZONE_AUTO_POINT3_TEMP:
  928. data->zone_abs[ix] = TEMP_TO_REG(val);
  929. dme1737_write(data, DME1737_REG_ZONE_ABS(ix),
  930. data->zone_abs[ix]);
  931. break;
  932. default:
  933. dev_dbg(dev, "Unknown function %d.\n", fn);
  934. }
  935. mutex_unlock(&data->update_lock);
  936. return count;
  937. }
  938. /* ---------------------------------------------------------------------
  939. * Fan sysfs attributes
  940. * ix = [0-5]
  941. * --------------------------------------------------------------------- */
  942. #define SYS_FAN_INPUT 0
  943. #define SYS_FAN_MIN 1
  944. #define SYS_FAN_MAX 2
  945. #define SYS_FAN_ALARM 3
  946. #define SYS_FAN_TYPE 4
  947. static ssize_t show_fan(struct device *dev, struct device_attribute *attr,
  948. char *buf)
  949. {
  950. struct dme1737_data *data = dme1737_update_device(dev);
  951. struct sensor_device_attribute_2
  952. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  953. int ix = sensor_attr_2->index;
  954. int fn = sensor_attr_2->nr;
  955. int res;
  956. switch (fn) {
  957. case SYS_FAN_INPUT:
  958. res = FAN_FROM_REG(data->fan[ix],
  959. ix < 4 ? 0 :
  960. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  961. break;
  962. case SYS_FAN_MIN:
  963. res = FAN_FROM_REG(data->fan_min[ix],
  964. ix < 4 ? 0 :
  965. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  966. break;
  967. case SYS_FAN_MAX:
  968. /* only valid for fan[5-6] */
  969. res = FAN_MAX_FROM_REG(data->fan_max[ix - 4]);
  970. break;
  971. case SYS_FAN_ALARM:
  972. res = (data->alarms >> DME1737_BIT_ALARM_FAN[ix]) & 0x01;
  973. break;
  974. case SYS_FAN_TYPE:
  975. /* only valid for fan[1-4] */
  976. res = FAN_TYPE_FROM_REG(data->fan_opt[ix]);
  977. break;
  978. default:
  979. res = 0;
  980. dev_dbg(dev, "Unknown function %d.\n", fn);
  981. }
  982. return sprintf(buf, "%d\n", res);
  983. }
  984. static ssize_t set_fan(struct device *dev, struct device_attribute *attr,
  985. const char *buf, size_t count)
  986. {
  987. struct dme1737_data *data = dev_get_drvdata(dev);
  988. struct sensor_device_attribute_2
  989. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  990. int ix = sensor_attr_2->index;
  991. int fn = sensor_attr_2->nr;
  992. long val;
  993. int err;
  994. err = kstrtol(buf, 10, &val);
  995. if (err)
  996. return err;
  997. mutex_lock(&data->update_lock);
  998. switch (fn) {
  999. case SYS_FAN_MIN:
  1000. if (ix < 4) {
  1001. data->fan_min[ix] = FAN_TO_REG(val, 0);
  1002. } else {
  1003. /* Refresh the cache */
  1004. data->fan_opt[ix] = dme1737_read(data,
  1005. DME1737_REG_FAN_OPT(ix));
  1006. /* Modify the fan min value */
  1007. data->fan_min[ix] = FAN_TO_REG(val,
  1008. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  1009. }
  1010. dme1737_write(data, DME1737_REG_FAN_MIN(ix),
  1011. data->fan_min[ix] & 0xff);
  1012. dme1737_write(data, DME1737_REG_FAN_MIN(ix) + 1,
  1013. data->fan_min[ix] >> 8);
  1014. break;
  1015. case SYS_FAN_MAX:
  1016. /* Only valid for fan[5-6] */
  1017. data->fan_max[ix - 4] = FAN_MAX_TO_REG(val);
  1018. dme1737_write(data, DME1737_REG_FAN_MAX(ix),
  1019. data->fan_max[ix - 4]);
  1020. break;
  1021. case SYS_FAN_TYPE:
  1022. /* Only valid for fan[1-4] */
  1023. if (!(val == 1 || val == 2 || val == 4)) {
  1024. count = -EINVAL;
  1025. dev_warn(dev,
  1026. "Fan type value %ld not supported. Choose one of 1, 2, or 4.\n",
  1027. val);
  1028. goto exit;
  1029. }
  1030. data->fan_opt[ix] = FAN_TYPE_TO_REG(val, dme1737_read(data,
  1031. DME1737_REG_FAN_OPT(ix)));
  1032. dme1737_write(data, DME1737_REG_FAN_OPT(ix),
  1033. data->fan_opt[ix]);
  1034. break;
  1035. default:
  1036. dev_dbg(dev, "Unknown function %d.\n", fn);
  1037. }
  1038. exit:
  1039. mutex_unlock(&data->update_lock);
  1040. return count;
  1041. }
  1042. /* ---------------------------------------------------------------------
  1043. * PWM sysfs attributes
  1044. * ix = [0-4]
  1045. * --------------------------------------------------------------------- */
  1046. #define SYS_PWM 0
  1047. #define SYS_PWM_FREQ 1
  1048. #define SYS_PWM_ENABLE 2
  1049. #define SYS_PWM_RAMP_RATE 3
  1050. #define SYS_PWM_AUTO_CHANNELS_ZONE 4
  1051. #define SYS_PWM_AUTO_PWM_MIN 5
  1052. #define SYS_PWM_AUTO_POINT1_PWM 6
  1053. #define SYS_PWM_AUTO_POINT2_PWM 7
  1054. static ssize_t show_pwm(struct device *dev, struct device_attribute *attr,
  1055. char *buf)
  1056. {
  1057. struct dme1737_data *data = dme1737_update_device(dev);
  1058. struct sensor_device_attribute_2
  1059. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  1060. int ix = sensor_attr_2->index;
  1061. int fn = sensor_attr_2->nr;
  1062. int res;
  1063. switch (fn) {
  1064. case SYS_PWM:
  1065. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 0)
  1066. res = 255;
  1067. else
  1068. res = data->pwm[ix];
  1069. break;
  1070. case SYS_PWM_FREQ:
  1071. res = PWM_FREQ_FROM_REG(data->pwm_freq[ix]);
  1072. break;
  1073. case SYS_PWM_ENABLE:
  1074. if (ix >= 3)
  1075. res = 1; /* pwm[5-6] hard-wired to manual mode */
  1076. else
  1077. res = PWM_EN_FROM_REG(data->pwm_config[ix]);
  1078. break;
  1079. case SYS_PWM_RAMP_RATE:
  1080. /* Only valid for pwm[1-3] */
  1081. res = PWM_RR_FROM_REG(data->pwm_rr[ix > 0], ix);
  1082. break;
  1083. case SYS_PWM_AUTO_CHANNELS_ZONE:
  1084. /* Only valid for pwm[1-3] */
  1085. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2)
  1086. res = PWM_ACZ_FROM_REG(data->pwm_config[ix]);
  1087. else
  1088. res = data->pwm_acz[ix];
  1089. break;
  1090. case SYS_PWM_AUTO_PWM_MIN:
  1091. /* Only valid for pwm[1-3] */
  1092. if (PWM_OFF_FROM_REG(data->pwm_rr[0], ix))
  1093. res = data->pwm_min[ix];
  1094. else
  1095. res = 0;
  1096. break;
  1097. case SYS_PWM_AUTO_POINT1_PWM:
  1098. /* Only valid for pwm[1-3] */
  1099. res = data->pwm_min[ix];
  1100. break;
  1101. case SYS_PWM_AUTO_POINT2_PWM:
  1102. /* Only valid for pwm[1-3] */
  1103. res = 255; /* hard-wired */
  1104. break;
  1105. default:
  1106. res = 0;
  1107. dev_dbg(dev, "Unknown function %d.\n", fn);
  1108. }
  1109. return sprintf(buf, "%d\n", res);
  1110. }
  1111. static struct attribute *dme1737_pwm_chmod_attr[];
  1112. static void dme1737_chmod_file(struct device*, struct attribute*, umode_t);
  1113. static ssize_t set_pwm(struct device *dev, struct device_attribute *attr,
  1114. const char *buf, size_t count)
  1115. {
  1116. struct dme1737_data *data = dev_get_drvdata(dev);
  1117. struct sensor_device_attribute_2
  1118. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  1119. int ix = sensor_attr_2->index;
  1120. int fn = sensor_attr_2->nr;
  1121. long val;
  1122. int err;
  1123. err = kstrtol(buf, 10, &val);
  1124. if (err)
  1125. return err;
  1126. mutex_lock(&data->update_lock);
  1127. switch (fn) {
  1128. case SYS_PWM:
  1129. data->pwm[ix] = clamp_val(val, 0, 255);
  1130. dme1737_write(data, DME1737_REG_PWM(ix), data->pwm[ix]);
  1131. break;
  1132. case SYS_PWM_FREQ:
  1133. data->pwm_freq[ix] = PWM_FREQ_TO_REG(val, dme1737_read(data,
  1134. DME1737_REG_PWM_FREQ(ix)));
  1135. dme1737_write(data, DME1737_REG_PWM_FREQ(ix),
  1136. data->pwm_freq[ix]);
  1137. break;
  1138. case SYS_PWM_ENABLE:
  1139. /* Only valid for pwm[1-3] */
  1140. if (val < 0 || val > 2) {
  1141. count = -EINVAL;
  1142. dev_warn(dev,
  1143. "PWM enable %ld not supported. Choose one of 0, 1, or 2.\n",
  1144. val);
  1145. goto exit;
  1146. }
  1147. /* Refresh the cache */
  1148. data->pwm_config[ix] = dme1737_read(data,
  1149. DME1737_REG_PWM_CONFIG(ix));
  1150. if (val == PWM_EN_FROM_REG(data->pwm_config[ix])) {
  1151. /* Bail out if no change */
  1152. goto exit;
  1153. }
  1154. /* Do some housekeeping if we are currently in auto mode */
  1155. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1156. /* Save the current zone channel assignment */
  1157. data->pwm_acz[ix] = PWM_ACZ_FROM_REG(
  1158. data->pwm_config[ix]);
  1159. /* Save the current ramp rate state and disable it */
  1160. data->pwm_rr[ix > 0] = dme1737_read(data,
  1161. DME1737_REG_PWM_RR(ix > 0));
  1162. data->pwm_rr_en &= ~(1 << ix);
  1163. if (PWM_RR_EN_FROM_REG(data->pwm_rr[ix > 0], ix)) {
  1164. data->pwm_rr_en |= (1 << ix);
  1165. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(0, ix,
  1166. data->pwm_rr[ix > 0]);
  1167. dme1737_write(data,
  1168. DME1737_REG_PWM_RR(ix > 0),
  1169. data->pwm_rr[ix > 0]);
  1170. }
  1171. }
  1172. /* Set the new PWM mode */
  1173. switch (val) {
  1174. case 0:
  1175. /* Change permissions of pwm[ix] to read-only */
  1176. dme1737_chmod_file(dev, dme1737_pwm_chmod_attr[ix],
  1177. S_IRUGO);
  1178. /* Turn fan fully on */
  1179. data->pwm_config[ix] = PWM_EN_TO_REG(0,
  1180. data->pwm_config[ix]);
  1181. dme1737_write(data, DME1737_REG_PWM_CONFIG(ix),
  1182. data->pwm_config[ix]);
  1183. break;
  1184. case 1:
  1185. /* Turn on manual mode */
  1186. data->pwm_config[ix] = PWM_EN_TO_REG(1,
  1187. data->pwm_config[ix]);
  1188. dme1737_write(data, DME1737_REG_PWM_CONFIG(ix),
  1189. data->pwm_config[ix]);
  1190. /* Change permissions of pwm[ix] to read-writeable */
  1191. dme1737_chmod_file(dev, dme1737_pwm_chmod_attr[ix],
  1192. S_IRUGO | S_IWUSR);
  1193. break;
  1194. case 2:
  1195. /* Change permissions of pwm[ix] to read-only */
  1196. dme1737_chmod_file(dev, dme1737_pwm_chmod_attr[ix],
  1197. S_IRUGO);
  1198. /*
  1199. * Turn on auto mode using the saved zone channel
  1200. * assignment
  1201. */
  1202. data->pwm_config[ix] = PWM_ACZ_TO_REG(
  1203. data->pwm_acz[ix],
  1204. data->pwm_config[ix]);
  1205. dme1737_write(data, DME1737_REG_PWM_CONFIG(ix),
  1206. data->pwm_config[ix]);
  1207. /* Enable PWM ramp rate if previously enabled */
  1208. if (data->pwm_rr_en & (1 << ix)) {
  1209. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(1, ix,
  1210. dme1737_read(data,
  1211. DME1737_REG_PWM_RR(ix > 0)));
  1212. dme1737_write(data,
  1213. DME1737_REG_PWM_RR(ix > 0),
  1214. data->pwm_rr[ix > 0]);
  1215. }
  1216. break;
  1217. }
  1218. break;
  1219. case SYS_PWM_RAMP_RATE:
  1220. /* Only valid for pwm[1-3] */
  1221. /* Refresh the cache */
  1222. data->pwm_config[ix] = dme1737_read(data,
  1223. DME1737_REG_PWM_CONFIG(ix));
  1224. data->pwm_rr[ix > 0] = dme1737_read(data,
  1225. DME1737_REG_PWM_RR(ix > 0));
  1226. /* Set the ramp rate value */
  1227. if (val > 0) {
  1228. data->pwm_rr[ix > 0] = PWM_RR_TO_REG(val, ix,
  1229. data->pwm_rr[ix > 0]);
  1230. }
  1231. /*
  1232. * Enable/disable the feature only if the associated PWM
  1233. * output is in automatic mode.
  1234. */
  1235. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1236. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(val > 0, ix,
  1237. data->pwm_rr[ix > 0]);
  1238. }
  1239. dme1737_write(data, DME1737_REG_PWM_RR(ix > 0),
  1240. data->pwm_rr[ix > 0]);
  1241. break;
  1242. case SYS_PWM_AUTO_CHANNELS_ZONE:
  1243. /* Only valid for pwm[1-3] */
  1244. if (!(val == 1 || val == 2 || val == 4 ||
  1245. val == 6 || val == 7)) {
  1246. count = -EINVAL;
  1247. dev_warn(dev,
  1248. "PWM auto channels zone %ld not supported. Choose one of 1, 2, 4, 6, "
  1249. "or 7.\n", val);
  1250. goto exit;
  1251. }
  1252. /* Refresh the cache */
  1253. data->pwm_config[ix] = dme1737_read(data,
  1254. DME1737_REG_PWM_CONFIG(ix));
  1255. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1256. /*
  1257. * PWM is already in auto mode so update the temp
  1258. * channel assignment
  1259. */
  1260. data->pwm_config[ix] = PWM_ACZ_TO_REG(val,
  1261. data->pwm_config[ix]);
  1262. dme1737_write(data, DME1737_REG_PWM_CONFIG(ix),
  1263. data->pwm_config[ix]);
  1264. } else {
  1265. /*
  1266. * PWM is not in auto mode so we save the temp
  1267. * channel assignment for later use
  1268. */
  1269. data->pwm_acz[ix] = val;
  1270. }
  1271. break;
  1272. case SYS_PWM_AUTO_PWM_MIN:
  1273. /* Only valid for pwm[1-3] */
  1274. /* Refresh the cache */
  1275. data->pwm_min[ix] = dme1737_read(data,
  1276. DME1737_REG_PWM_MIN(ix));
  1277. /*
  1278. * There are only 2 values supported for the auto_pwm_min
  1279. * value: 0 or auto_point1_pwm. So if the temperature drops
  1280. * below the auto_point1_temp_hyst value, the fan either turns
  1281. * off or runs at auto_point1_pwm duty-cycle.
  1282. */
  1283. if (val > ((data->pwm_min[ix] + 1) / 2)) {
  1284. data->pwm_rr[0] = PWM_OFF_TO_REG(1, ix,
  1285. dme1737_read(data,
  1286. DME1737_REG_PWM_RR(0)));
  1287. } else {
  1288. data->pwm_rr[0] = PWM_OFF_TO_REG(0, ix,
  1289. dme1737_read(data,
  1290. DME1737_REG_PWM_RR(0)));
  1291. }
  1292. dme1737_write(data, DME1737_REG_PWM_RR(0),
  1293. data->pwm_rr[0]);
  1294. break;
  1295. case SYS_PWM_AUTO_POINT1_PWM:
  1296. /* Only valid for pwm[1-3] */
  1297. data->pwm_min[ix] = clamp_val(val, 0, 255);
  1298. dme1737_write(data, DME1737_REG_PWM_MIN(ix),
  1299. data->pwm_min[ix]);
  1300. break;
  1301. default:
  1302. dev_dbg(dev, "Unknown function %d.\n", fn);
  1303. }
  1304. exit:
  1305. mutex_unlock(&data->update_lock);
  1306. return count;
  1307. }
  1308. /* ---------------------------------------------------------------------
  1309. * Miscellaneous sysfs attributes
  1310. * --------------------------------------------------------------------- */
  1311. static ssize_t vrm_show(struct device *dev, struct device_attribute *attr,
  1312. char *buf)
  1313. {
  1314. struct i2c_client *client = to_i2c_client(dev);
  1315. struct dme1737_data *data = i2c_get_clientdata(client);
  1316. return sprintf(buf, "%d\n", data->vrm);
  1317. }
  1318. static ssize_t vrm_store(struct device *dev, struct device_attribute *attr,
  1319. const char *buf, size_t count)
  1320. {
  1321. struct dme1737_data *data = dev_get_drvdata(dev);
  1322. unsigned long val;
  1323. int err;
  1324. err = kstrtoul(buf, 10, &val);
  1325. if (err)
  1326. return err;
  1327. if (val > 255)
  1328. return -EINVAL;
  1329. data->vrm = val;
  1330. return count;
  1331. }
  1332. static ssize_t cpu0_vid_show(struct device *dev,
  1333. struct device_attribute *attr, char *buf)
  1334. {
  1335. struct dme1737_data *data = dme1737_update_device(dev);
  1336. return sprintf(buf, "%d\n", vid_from_reg(data->vid, data->vrm));
  1337. }
  1338. static ssize_t name_show(struct device *dev, struct device_attribute *attr,
  1339. char *buf)
  1340. {
  1341. struct dme1737_data *data = dev_get_drvdata(dev);
  1342. return sprintf(buf, "%s\n", data->name);
  1343. }
  1344. /* ---------------------------------------------------------------------
  1345. * Sysfs device attribute defines and structs
  1346. * --------------------------------------------------------------------- */
  1347. /* Voltages 0-7 */
  1348. #define SENSOR_DEVICE_ATTR_IN(ix) \
  1349. static SENSOR_DEVICE_ATTR_2(in##ix##_input, S_IRUGO, \
  1350. show_in, NULL, SYS_IN_INPUT, ix); \
  1351. static SENSOR_DEVICE_ATTR_2(in##ix##_min, S_IRUGO | S_IWUSR, \
  1352. show_in, set_in, SYS_IN_MIN, ix); \
  1353. static SENSOR_DEVICE_ATTR_2(in##ix##_max, S_IRUGO | S_IWUSR, \
  1354. show_in, set_in, SYS_IN_MAX, ix); \
  1355. static SENSOR_DEVICE_ATTR_2(in##ix##_alarm, S_IRUGO, \
  1356. show_in, NULL, SYS_IN_ALARM, ix)
  1357. SENSOR_DEVICE_ATTR_IN(0);
  1358. SENSOR_DEVICE_ATTR_IN(1);
  1359. SENSOR_DEVICE_ATTR_IN(2);
  1360. SENSOR_DEVICE_ATTR_IN(3);
  1361. SENSOR_DEVICE_ATTR_IN(4);
  1362. SENSOR_DEVICE_ATTR_IN(5);
  1363. SENSOR_DEVICE_ATTR_IN(6);
  1364. SENSOR_DEVICE_ATTR_IN(7);
  1365. /* Temperatures 1-3 */
  1366. #define SENSOR_DEVICE_ATTR_TEMP(ix) \
  1367. static SENSOR_DEVICE_ATTR_2(temp##ix##_input, S_IRUGO, \
  1368. show_temp, NULL, SYS_TEMP_INPUT, ix-1); \
  1369. static SENSOR_DEVICE_ATTR_2(temp##ix##_min, S_IRUGO | S_IWUSR, \
  1370. show_temp, set_temp, SYS_TEMP_MIN, ix-1); \
  1371. static SENSOR_DEVICE_ATTR_2(temp##ix##_max, S_IRUGO | S_IWUSR, \
  1372. show_temp, set_temp, SYS_TEMP_MAX, ix-1); \
  1373. static SENSOR_DEVICE_ATTR_2(temp##ix##_offset, S_IRUGO, \
  1374. show_temp, set_temp, SYS_TEMP_OFFSET, ix-1); \
  1375. static SENSOR_DEVICE_ATTR_2(temp##ix##_alarm, S_IRUGO, \
  1376. show_temp, NULL, SYS_TEMP_ALARM, ix-1); \
  1377. static SENSOR_DEVICE_ATTR_2(temp##ix##_fault, S_IRUGO, \
  1378. show_temp, NULL, SYS_TEMP_FAULT, ix-1)
  1379. SENSOR_DEVICE_ATTR_TEMP(1);
  1380. SENSOR_DEVICE_ATTR_TEMP(2);
  1381. SENSOR_DEVICE_ATTR_TEMP(3);
  1382. /* Zones 1-3 */
  1383. #define SENSOR_DEVICE_ATTR_ZONE(ix) \
  1384. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_channels_temp, S_IRUGO, \
  1385. show_zone, NULL, SYS_ZONE_AUTO_CHANNELS_TEMP, ix-1); \
  1386. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point1_temp_hyst, S_IRUGO, \
  1387. show_zone, set_zone, SYS_ZONE_AUTO_POINT1_TEMP_HYST, ix-1); \
  1388. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point1_temp, S_IRUGO, \
  1389. show_zone, set_zone, SYS_ZONE_AUTO_POINT1_TEMP, ix-1); \
  1390. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point2_temp, S_IRUGO, \
  1391. show_zone, set_zone, SYS_ZONE_AUTO_POINT2_TEMP, ix-1); \
  1392. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point3_temp, S_IRUGO, \
  1393. show_zone, set_zone, SYS_ZONE_AUTO_POINT3_TEMP, ix-1)
  1394. SENSOR_DEVICE_ATTR_ZONE(1);
  1395. SENSOR_DEVICE_ATTR_ZONE(2);
  1396. SENSOR_DEVICE_ATTR_ZONE(3);
  1397. /* Fans 1-4 */
  1398. #define SENSOR_DEVICE_ATTR_FAN_1TO4(ix) \
  1399. static SENSOR_DEVICE_ATTR_2(fan##ix##_input, S_IRUGO, \
  1400. show_fan, NULL, SYS_FAN_INPUT, ix-1); \
  1401. static SENSOR_DEVICE_ATTR_2(fan##ix##_min, S_IRUGO | S_IWUSR, \
  1402. show_fan, set_fan, SYS_FAN_MIN, ix-1); \
  1403. static SENSOR_DEVICE_ATTR_2(fan##ix##_alarm, S_IRUGO, \
  1404. show_fan, NULL, SYS_FAN_ALARM, ix-1); \
  1405. static SENSOR_DEVICE_ATTR_2(fan##ix##_type, S_IRUGO | S_IWUSR, \
  1406. show_fan, set_fan, SYS_FAN_TYPE, ix-1)
  1407. SENSOR_DEVICE_ATTR_FAN_1TO4(1);
  1408. SENSOR_DEVICE_ATTR_FAN_1TO4(2);
  1409. SENSOR_DEVICE_ATTR_FAN_1TO4(3);
  1410. SENSOR_DEVICE_ATTR_FAN_1TO4(4);
  1411. /* Fans 5-6 */
  1412. #define SENSOR_DEVICE_ATTR_FAN_5TO6(ix) \
  1413. static SENSOR_DEVICE_ATTR_2(fan##ix##_input, S_IRUGO, \
  1414. show_fan, NULL, SYS_FAN_INPUT, ix-1); \
  1415. static SENSOR_DEVICE_ATTR_2(fan##ix##_min, S_IRUGO | S_IWUSR, \
  1416. show_fan, set_fan, SYS_FAN_MIN, ix-1); \
  1417. static SENSOR_DEVICE_ATTR_2(fan##ix##_alarm, S_IRUGO, \
  1418. show_fan, NULL, SYS_FAN_ALARM, ix-1); \
  1419. static SENSOR_DEVICE_ATTR_2(fan##ix##_max, S_IRUGO | S_IWUSR, \
  1420. show_fan, set_fan, SYS_FAN_MAX, ix-1)
  1421. SENSOR_DEVICE_ATTR_FAN_5TO6(5);
  1422. SENSOR_DEVICE_ATTR_FAN_5TO6(6);
  1423. /* PWMs 1-3 */
  1424. #define SENSOR_DEVICE_ATTR_PWM_1TO3(ix) \
  1425. static SENSOR_DEVICE_ATTR_2(pwm##ix, S_IRUGO, \
  1426. show_pwm, set_pwm, SYS_PWM, ix-1); \
  1427. static SENSOR_DEVICE_ATTR_2(pwm##ix##_freq, S_IRUGO, \
  1428. show_pwm, set_pwm, SYS_PWM_FREQ, ix-1); \
  1429. static SENSOR_DEVICE_ATTR_2(pwm##ix##_enable, S_IRUGO, \
  1430. show_pwm, set_pwm, SYS_PWM_ENABLE, ix-1); \
  1431. static SENSOR_DEVICE_ATTR_2(pwm##ix##_ramp_rate, S_IRUGO, \
  1432. show_pwm, set_pwm, SYS_PWM_RAMP_RATE, ix-1); \
  1433. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_channels_zone, S_IRUGO, \
  1434. show_pwm, set_pwm, SYS_PWM_AUTO_CHANNELS_ZONE, ix-1); \
  1435. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_pwm_min, S_IRUGO, \
  1436. show_pwm, set_pwm, SYS_PWM_AUTO_PWM_MIN, ix-1); \
  1437. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_point1_pwm, S_IRUGO, \
  1438. show_pwm, set_pwm, SYS_PWM_AUTO_POINT1_PWM, ix-1); \
  1439. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_point2_pwm, S_IRUGO, \
  1440. show_pwm, NULL, SYS_PWM_AUTO_POINT2_PWM, ix-1)
  1441. SENSOR_DEVICE_ATTR_PWM_1TO3(1);
  1442. SENSOR_DEVICE_ATTR_PWM_1TO3(2);
  1443. SENSOR_DEVICE_ATTR_PWM_1TO3(3);
  1444. /* PWMs 5-6 */
  1445. #define SENSOR_DEVICE_ATTR_PWM_5TO6(ix) \
  1446. static SENSOR_DEVICE_ATTR_2(pwm##ix, S_IRUGO, \
  1447. show_pwm, set_pwm, SYS_PWM, ix-1); \
  1448. static SENSOR_DEVICE_ATTR_2(pwm##ix##_freq, S_IRUGO, \
  1449. show_pwm, set_pwm, SYS_PWM_FREQ, ix-1); \
  1450. static SENSOR_DEVICE_ATTR_2(pwm##ix##_enable, S_IRUGO, \
  1451. show_pwm, NULL, SYS_PWM_ENABLE, ix-1)
  1452. SENSOR_DEVICE_ATTR_PWM_5TO6(5);
  1453. SENSOR_DEVICE_ATTR_PWM_5TO6(6);
  1454. /* Misc */
  1455. static DEVICE_ATTR_RW(vrm);
  1456. static DEVICE_ATTR_RO(cpu0_vid);
  1457. static DEVICE_ATTR_RO(name); /* for ISA devices */
  1458. /*
  1459. * This struct holds all the attributes that are always present and need to be
  1460. * created unconditionally. The attributes that need modification of their
  1461. * permissions are created read-only and write permissions are added or removed
  1462. * on the fly when required
  1463. */
  1464. static struct attribute *dme1737_attr[] = {
  1465. /* Voltages */
  1466. &sensor_dev_attr_in0_input.dev_attr.attr,
  1467. &sensor_dev_attr_in0_min.dev_attr.attr,
  1468. &sensor_dev_attr_in0_max.dev_attr.attr,
  1469. &sensor_dev_attr_in0_alarm.dev_attr.attr,
  1470. &sensor_dev_attr_in1_input.dev_attr.attr,
  1471. &sensor_dev_attr_in1_min.dev_attr.attr,
  1472. &sensor_dev_attr_in1_max.dev_attr.attr,
  1473. &sensor_dev_attr_in1_alarm.dev_attr.attr,
  1474. &sensor_dev_attr_in2_input.dev_attr.attr,
  1475. &sensor_dev_attr_in2_min.dev_attr.attr,
  1476. &sensor_dev_attr_in2_max.dev_attr.attr,
  1477. &sensor_dev_attr_in2_alarm.dev_attr.attr,
  1478. &sensor_dev_attr_in3_input.dev_attr.attr,
  1479. &sensor_dev_attr_in3_min.dev_attr.attr,
  1480. &sensor_dev_attr_in3_max.dev_attr.attr,
  1481. &sensor_dev_attr_in3_alarm.dev_attr.attr,
  1482. &sensor_dev_attr_in4_input.dev_attr.attr,
  1483. &sensor_dev_attr_in4_min.dev_attr.attr,
  1484. &sensor_dev_attr_in4_max.dev_attr.attr,
  1485. &sensor_dev_attr_in4_alarm.dev_attr.attr,
  1486. &sensor_dev_attr_in5_input.dev_attr.attr,
  1487. &sensor_dev_attr_in5_min.dev_attr.attr,
  1488. &sensor_dev_attr_in5_max.dev_attr.attr,
  1489. &sensor_dev_attr_in5_alarm.dev_attr.attr,
  1490. &sensor_dev_attr_in6_input.dev_attr.attr,
  1491. &sensor_dev_attr_in6_min.dev_attr.attr,
  1492. &sensor_dev_attr_in6_max.dev_attr.attr,
  1493. &sensor_dev_attr_in6_alarm.dev_attr.attr,
  1494. /* Temperatures */
  1495. &sensor_dev_attr_temp1_input.dev_attr.attr,
  1496. &sensor_dev_attr_temp1_min.dev_attr.attr,
  1497. &sensor_dev_attr_temp1_max.dev_attr.attr,
  1498. &sensor_dev_attr_temp1_alarm.dev_attr.attr,
  1499. &sensor_dev_attr_temp1_fault.dev_attr.attr,
  1500. &sensor_dev_attr_temp2_input.dev_attr.attr,
  1501. &sensor_dev_attr_temp2_min.dev_attr.attr,
  1502. &sensor_dev_attr_temp2_max.dev_attr.attr,
  1503. &sensor_dev_attr_temp2_alarm.dev_attr.attr,
  1504. &sensor_dev_attr_temp2_fault.dev_attr.attr,
  1505. &sensor_dev_attr_temp3_input.dev_attr.attr,
  1506. &sensor_dev_attr_temp3_min.dev_attr.attr,
  1507. &sensor_dev_attr_temp3_max.dev_attr.attr,
  1508. &sensor_dev_attr_temp3_alarm.dev_attr.attr,
  1509. &sensor_dev_attr_temp3_fault.dev_attr.attr,
  1510. /* Zones */
  1511. &sensor_dev_attr_zone1_auto_point1_temp.dev_attr.attr,
  1512. &sensor_dev_attr_zone1_auto_point2_temp.dev_attr.attr,
  1513. &sensor_dev_attr_zone1_auto_point3_temp.dev_attr.attr,
  1514. &sensor_dev_attr_zone1_auto_channels_temp.dev_attr.attr,
  1515. &sensor_dev_attr_zone2_auto_point1_temp.dev_attr.attr,
  1516. &sensor_dev_attr_zone2_auto_point2_temp.dev_attr.attr,
  1517. &sensor_dev_attr_zone2_auto_point3_temp.dev_attr.attr,
  1518. &sensor_dev_attr_zone2_auto_channels_temp.dev_attr.attr,
  1519. NULL
  1520. };
  1521. static const struct attribute_group dme1737_group = {
  1522. .attrs = dme1737_attr,
  1523. };
  1524. /*
  1525. * The following struct holds temp offset attributes, which are not available
  1526. * in all chips. The following chips support them:
  1527. * DME1737, SCH311x
  1528. */
  1529. static struct attribute *dme1737_temp_offset_attr[] = {
  1530. &sensor_dev_attr_temp1_offset.dev_attr.attr,
  1531. &sensor_dev_attr_temp2_offset.dev_attr.attr,
  1532. &sensor_dev_attr_temp3_offset.dev_attr.attr,
  1533. NULL
  1534. };
  1535. static const struct attribute_group dme1737_temp_offset_group = {
  1536. .attrs = dme1737_temp_offset_attr,
  1537. };
  1538. /*
  1539. * The following struct holds VID related attributes, which are not available
  1540. * in all chips. The following chips support them:
  1541. * DME1737
  1542. */
  1543. static struct attribute *dme1737_vid_attr[] = {
  1544. &dev_attr_vrm.attr,
  1545. &dev_attr_cpu0_vid.attr,
  1546. NULL
  1547. };
  1548. static const struct attribute_group dme1737_vid_group = {
  1549. .attrs = dme1737_vid_attr,
  1550. };
  1551. /*
  1552. * The following struct holds temp zone 3 related attributes, which are not
  1553. * available in all chips. The following chips support them:
  1554. * DME1737, SCH311x, SCH5027
  1555. */
  1556. static struct attribute *dme1737_zone3_attr[] = {
  1557. &sensor_dev_attr_zone3_auto_point1_temp.dev_attr.attr,
  1558. &sensor_dev_attr_zone3_auto_point2_temp.dev_attr.attr,
  1559. &sensor_dev_attr_zone3_auto_point3_temp.dev_attr.attr,
  1560. &sensor_dev_attr_zone3_auto_channels_temp.dev_attr.attr,
  1561. NULL
  1562. };
  1563. static const struct attribute_group dme1737_zone3_group = {
  1564. .attrs = dme1737_zone3_attr,
  1565. };
  1566. /*
  1567. * The following struct holds temp zone hysteresis related attributes, which
  1568. * are not available in all chips. The following chips support them:
  1569. * DME1737, SCH311x
  1570. */
  1571. static struct attribute *dme1737_zone_hyst_attr[] = {
  1572. &sensor_dev_attr_zone1_auto_point1_temp_hyst.dev_attr.attr,
  1573. &sensor_dev_attr_zone2_auto_point1_temp_hyst.dev_attr.attr,
  1574. &sensor_dev_attr_zone3_auto_point1_temp_hyst.dev_attr.attr,
  1575. NULL
  1576. };
  1577. static const struct attribute_group dme1737_zone_hyst_group = {
  1578. .attrs = dme1737_zone_hyst_attr,
  1579. };
  1580. /*
  1581. * The following struct holds voltage in7 related attributes, which
  1582. * are not available in all chips. The following chips support them:
  1583. * SCH5127
  1584. */
  1585. static struct attribute *dme1737_in7_attr[] = {
  1586. &sensor_dev_attr_in7_input.dev_attr.attr,
  1587. &sensor_dev_attr_in7_min.dev_attr.attr,
  1588. &sensor_dev_attr_in7_max.dev_attr.attr,
  1589. &sensor_dev_attr_in7_alarm.dev_attr.attr,
  1590. NULL
  1591. };
  1592. static const struct attribute_group dme1737_in7_group = {
  1593. .attrs = dme1737_in7_attr,
  1594. };
  1595. /*
  1596. * The following structs hold the PWM attributes, some of which are optional.
  1597. * Their creation depends on the chip configuration which is determined during
  1598. * module load.
  1599. */
  1600. static struct attribute *dme1737_pwm1_attr[] = {
  1601. &sensor_dev_attr_pwm1.dev_attr.attr,
  1602. &sensor_dev_attr_pwm1_freq.dev_attr.attr,
  1603. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  1604. &sensor_dev_attr_pwm1_ramp_rate.dev_attr.attr,
  1605. &sensor_dev_attr_pwm1_auto_channels_zone.dev_attr.attr,
  1606. &sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr,
  1607. &sensor_dev_attr_pwm1_auto_point2_pwm.dev_attr.attr,
  1608. NULL
  1609. };
  1610. static struct attribute *dme1737_pwm2_attr[] = {
  1611. &sensor_dev_attr_pwm2.dev_attr.attr,
  1612. &sensor_dev_attr_pwm2_freq.dev_attr.attr,
  1613. &sensor_dev_attr_pwm2_enable.dev_attr.attr,
  1614. &sensor_dev_attr_pwm2_ramp_rate.dev_attr.attr,
  1615. &sensor_dev_attr_pwm2_auto_channels_zone.dev_attr.attr,
  1616. &sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr,
  1617. &sensor_dev_attr_pwm2_auto_point2_pwm.dev_attr.attr,
  1618. NULL
  1619. };
  1620. static struct attribute *dme1737_pwm3_attr[] = {
  1621. &sensor_dev_attr_pwm3.dev_attr.attr,
  1622. &sensor_dev_attr_pwm3_freq.dev_attr.attr,
  1623. &sensor_dev_attr_pwm3_enable.dev_attr.attr,
  1624. &sensor_dev_attr_pwm3_ramp_rate.dev_attr.attr,
  1625. &sensor_dev_attr_pwm3_auto_channels_zone.dev_attr.attr,
  1626. &sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr,
  1627. &sensor_dev_attr_pwm3_auto_point2_pwm.dev_attr.attr,
  1628. NULL
  1629. };
  1630. static struct attribute *dme1737_pwm5_attr[] = {
  1631. &sensor_dev_attr_pwm5.dev_attr.attr,
  1632. &sensor_dev_attr_pwm5_freq.dev_attr.attr,
  1633. &sensor_dev_attr_pwm5_enable.dev_attr.attr,
  1634. NULL
  1635. };
  1636. static struct attribute *dme1737_pwm6_attr[] = {
  1637. &sensor_dev_attr_pwm6.dev_attr.attr,
  1638. &sensor_dev_attr_pwm6_freq.dev_attr.attr,
  1639. &sensor_dev_attr_pwm6_enable.dev_attr.attr,
  1640. NULL
  1641. };
  1642. static const struct attribute_group dme1737_pwm_group[] = {
  1643. { .attrs = dme1737_pwm1_attr },
  1644. { .attrs = dme1737_pwm2_attr },
  1645. { .attrs = dme1737_pwm3_attr },
  1646. { .attrs = NULL },
  1647. { .attrs = dme1737_pwm5_attr },
  1648. { .attrs = dme1737_pwm6_attr },
  1649. };
  1650. /*
  1651. * The following struct holds auto PWM min attributes, which are not available
  1652. * in all chips. Their creation depends on the chip type which is determined
  1653. * during module load.
  1654. */
  1655. static struct attribute *dme1737_auto_pwm_min_attr[] = {
  1656. &sensor_dev_attr_pwm1_auto_pwm_min.dev_attr.attr,
  1657. &sensor_dev_attr_pwm2_auto_pwm_min.dev_attr.attr,
  1658. &sensor_dev_attr_pwm3_auto_pwm_min.dev_attr.attr,
  1659. };
  1660. /*
  1661. * The following structs hold the fan attributes, some of which are optional.
  1662. * Their creation depends on the chip configuration which is determined during
  1663. * module load.
  1664. */
  1665. static struct attribute *dme1737_fan1_attr[] = {
  1666. &sensor_dev_attr_fan1_input.dev_attr.attr,
  1667. &sensor_dev_attr_fan1_min.dev_attr.attr,
  1668. &sensor_dev_attr_fan1_alarm.dev_attr.attr,
  1669. &sensor_dev_attr_fan1_type.dev_attr.attr,
  1670. NULL
  1671. };
  1672. static struct attribute *dme1737_fan2_attr[] = {
  1673. &sensor_dev_attr_fan2_input.dev_attr.attr,
  1674. &sensor_dev_attr_fan2_min.dev_attr.attr,
  1675. &sensor_dev_attr_fan2_alarm.dev_attr.attr,
  1676. &sensor_dev_attr_fan2_type.dev_attr.attr,
  1677. NULL
  1678. };
  1679. static struct attribute *dme1737_fan3_attr[] = {
  1680. &sensor_dev_attr_fan3_input.dev_attr.attr,
  1681. &sensor_dev_attr_fan3_min.dev_attr.attr,
  1682. &sensor_dev_attr_fan3_alarm.dev_attr.attr,
  1683. &sensor_dev_attr_fan3_type.dev_attr.attr,
  1684. NULL
  1685. };
  1686. static struct attribute *dme1737_fan4_attr[] = {
  1687. &sensor_dev_attr_fan4_input.dev_attr.attr,
  1688. &sensor_dev_attr_fan4_min.dev_attr.attr,
  1689. &sensor_dev_attr_fan4_alarm.dev_attr.attr,
  1690. &sensor_dev_attr_fan4_type.dev_attr.attr,
  1691. NULL
  1692. };
  1693. static struct attribute *dme1737_fan5_attr[] = {
  1694. &sensor_dev_attr_fan5_input.dev_attr.attr,
  1695. &sensor_dev_attr_fan5_min.dev_attr.attr,
  1696. &sensor_dev_attr_fan5_alarm.dev_attr.attr,
  1697. &sensor_dev_attr_fan5_max.dev_attr.attr,
  1698. NULL
  1699. };
  1700. static struct attribute *dme1737_fan6_attr[] = {
  1701. &sensor_dev_attr_fan6_input.dev_attr.attr,
  1702. &sensor_dev_attr_fan6_min.dev_attr.attr,
  1703. &sensor_dev_attr_fan6_alarm.dev_attr.attr,
  1704. &sensor_dev_attr_fan6_max.dev_attr.attr,
  1705. NULL
  1706. };
  1707. static const struct attribute_group dme1737_fan_group[] = {
  1708. { .attrs = dme1737_fan1_attr },
  1709. { .attrs = dme1737_fan2_attr },
  1710. { .attrs = dme1737_fan3_attr },
  1711. { .attrs = dme1737_fan4_attr },
  1712. { .attrs = dme1737_fan5_attr },
  1713. { .attrs = dme1737_fan6_attr },
  1714. };
  1715. /*
  1716. * The permissions of the following zone attributes are changed to read-
  1717. * writeable if the chip is *not* locked. Otherwise they stay read-only.
  1718. */
  1719. static struct attribute *dme1737_zone_chmod_attr[] = {
  1720. &sensor_dev_attr_zone1_auto_point1_temp.dev_attr.attr,
  1721. &sensor_dev_attr_zone1_auto_point2_temp.dev_attr.attr,
  1722. &sensor_dev_attr_zone1_auto_point3_temp.dev_attr.attr,
  1723. &sensor_dev_attr_zone2_auto_point1_temp.dev_attr.attr,
  1724. &sensor_dev_attr_zone2_auto_point2_temp.dev_attr.attr,
  1725. &sensor_dev_attr_zone2_auto_point3_temp.dev_attr.attr,
  1726. NULL
  1727. };
  1728. static const struct attribute_group dme1737_zone_chmod_group = {
  1729. .attrs = dme1737_zone_chmod_attr,
  1730. };
  1731. /*
  1732. * The permissions of the following zone 3 attributes are changed to read-
  1733. * writeable if the chip is *not* locked. Otherwise they stay read-only.
  1734. */
  1735. static struct attribute *dme1737_zone3_chmod_attr[] = {
  1736. &sensor_dev_attr_zone3_auto_point1_temp.dev_attr.attr,
  1737. &sensor_dev_attr_zone3_auto_point2_temp.dev_attr.attr,
  1738. &sensor_dev_attr_zone3_auto_point3_temp.dev_attr.attr,
  1739. NULL
  1740. };
  1741. static const struct attribute_group dme1737_zone3_chmod_group = {
  1742. .attrs = dme1737_zone3_chmod_attr,
  1743. };
  1744. /*
  1745. * The permissions of the following PWM attributes are changed to read-
  1746. * writeable if the chip is *not* locked and the respective PWM is available.
  1747. * Otherwise they stay read-only.
  1748. */
  1749. static struct attribute *dme1737_pwm1_chmod_attr[] = {
  1750. &sensor_dev_attr_pwm1_freq.dev_attr.attr,
  1751. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  1752. &sensor_dev_attr_pwm1_ramp_rate.dev_attr.attr,
  1753. &sensor_dev_attr_pwm1_auto_channels_zone.dev_attr.attr,
  1754. &sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr,
  1755. NULL
  1756. };
  1757. static struct attribute *dme1737_pwm2_chmod_attr[] = {
  1758. &sensor_dev_attr_pwm2_freq.dev_attr.attr,
  1759. &sensor_dev_attr_pwm2_enable.dev_attr.attr,
  1760. &sensor_dev_attr_pwm2_ramp_rate.dev_attr.attr,
  1761. &sensor_dev_attr_pwm2_auto_channels_zone.dev_attr.attr,
  1762. &sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr,
  1763. NULL
  1764. };
  1765. static struct attribute *dme1737_pwm3_chmod_attr[] = {
  1766. &sensor_dev_attr_pwm3_freq.dev_attr.attr,
  1767. &sensor_dev_attr_pwm3_enable.dev_attr.attr,
  1768. &sensor_dev_attr_pwm3_ramp_rate.dev_attr.attr,
  1769. &sensor_dev_attr_pwm3_auto_channels_zone.dev_attr.attr,
  1770. &sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr,
  1771. NULL
  1772. };
  1773. static struct attribute *dme1737_pwm5_chmod_attr[] = {
  1774. &sensor_dev_attr_pwm5.dev_attr.attr,
  1775. &sensor_dev_attr_pwm5_freq.dev_attr.attr,
  1776. NULL
  1777. };
  1778. static struct attribute *dme1737_pwm6_chmod_attr[] = {
  1779. &sensor_dev_attr_pwm6.dev_attr.attr,
  1780. &sensor_dev_attr_pwm6_freq.dev_attr.attr,
  1781. NULL
  1782. };
  1783. static const struct attribute_group dme1737_pwm_chmod_group[] = {
  1784. { .attrs = dme1737_pwm1_chmod_attr },
  1785. { .attrs = dme1737_pwm2_chmod_attr },
  1786. { .attrs = dme1737_pwm3_chmod_attr },
  1787. { .attrs = NULL },
  1788. { .attrs = dme1737_pwm5_chmod_attr },
  1789. { .attrs = dme1737_pwm6_chmod_attr },
  1790. };
  1791. /*
  1792. * Pwm[1-3] are read-writeable if the associated pwm is in manual mode and the
  1793. * chip is not locked. Otherwise they are read-only.
  1794. */
  1795. static struct attribute *dme1737_pwm_chmod_attr[] = {
  1796. &sensor_dev_attr_pwm1.dev_attr.attr,
  1797. &sensor_dev_attr_pwm2.dev_attr.attr,
  1798. &sensor_dev_attr_pwm3.dev_attr.attr,
  1799. };
  1800. /* ---------------------------------------------------------------------
  1801. * Super-IO functions
  1802. * --------------------------------------------------------------------- */
  1803. static inline void dme1737_sio_enter(int sio_cip)
  1804. {
  1805. outb(0x55, sio_cip);
  1806. }
  1807. static inline void dme1737_sio_exit(int sio_cip)
  1808. {
  1809. outb(0xaa, sio_cip);
  1810. }
  1811. static inline int dme1737_sio_inb(int sio_cip, int reg)
  1812. {
  1813. outb(reg, sio_cip);
  1814. return inb(sio_cip + 1);
  1815. }
  1816. static inline void dme1737_sio_outb(int sio_cip, int reg, int val)
  1817. {
  1818. outb(reg, sio_cip);
  1819. outb(val, sio_cip + 1);
  1820. }
  1821. /* ---------------------------------------------------------------------
  1822. * Device initialization
  1823. * --------------------------------------------------------------------- */
  1824. static int dme1737_i2c_get_features(int, struct dme1737_data*);
  1825. static void dme1737_chmod_file(struct device *dev,
  1826. struct attribute *attr, umode_t mode)
  1827. {
  1828. if (sysfs_chmod_file(&dev->kobj, attr, mode)) {
  1829. dev_warn(dev, "Failed to change permissions of %s.\n",
  1830. attr->name);
  1831. }
  1832. }
  1833. static void dme1737_chmod_group(struct device *dev,
  1834. const struct attribute_group *group,
  1835. umode_t mode)
  1836. {
  1837. struct attribute **attr;
  1838. for (attr = group->attrs; *attr; attr++)
  1839. dme1737_chmod_file(dev, *attr, mode);
  1840. }
  1841. static void dme1737_remove_files(struct device *dev)
  1842. {
  1843. struct dme1737_data *data = dev_get_drvdata(dev);
  1844. int ix;
  1845. for (ix = 0; ix < ARRAY_SIZE(dme1737_fan_group); ix++) {
  1846. if (data->has_features & HAS_FAN(ix)) {
  1847. sysfs_remove_group(&dev->kobj,
  1848. &dme1737_fan_group[ix]);
  1849. }
  1850. }
  1851. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_group); ix++) {
  1852. if (data->has_features & HAS_PWM(ix)) {
  1853. sysfs_remove_group(&dev->kobj,
  1854. &dme1737_pwm_group[ix]);
  1855. if ((data->has_features & HAS_PWM_MIN) && ix < 3) {
  1856. sysfs_remove_file(&dev->kobj,
  1857. dme1737_auto_pwm_min_attr[ix]);
  1858. }
  1859. }
  1860. }
  1861. if (data->has_features & HAS_TEMP_OFFSET)
  1862. sysfs_remove_group(&dev->kobj, &dme1737_temp_offset_group);
  1863. if (data->has_features & HAS_VID)
  1864. sysfs_remove_group(&dev->kobj, &dme1737_vid_group);
  1865. if (data->has_features & HAS_ZONE3)
  1866. sysfs_remove_group(&dev->kobj, &dme1737_zone3_group);
  1867. if (data->has_features & HAS_ZONE_HYST)
  1868. sysfs_remove_group(&dev->kobj, &dme1737_zone_hyst_group);
  1869. if (data->has_features & HAS_IN7)
  1870. sysfs_remove_group(&dev->kobj, &dme1737_in7_group);
  1871. sysfs_remove_group(&dev->kobj, &dme1737_group);
  1872. if (!data->client)
  1873. sysfs_remove_file(&dev->kobj, &dev_attr_name.attr);
  1874. }
  1875. static int dme1737_create_files(struct device *dev)
  1876. {
  1877. struct dme1737_data *data = dev_get_drvdata(dev);
  1878. int err, ix;
  1879. /* Create a name attribute for ISA devices */
  1880. if (!data->client) {
  1881. err = sysfs_create_file(&dev->kobj, &dev_attr_name.attr);
  1882. if (err)
  1883. goto exit;
  1884. }
  1885. /* Create standard sysfs attributes */
  1886. err = sysfs_create_group(&dev->kobj, &dme1737_group);
  1887. if (err)
  1888. goto exit_remove;
  1889. /* Create chip-dependent sysfs attributes */
  1890. if (data->has_features & HAS_TEMP_OFFSET) {
  1891. err = sysfs_create_group(&dev->kobj,
  1892. &dme1737_temp_offset_group);
  1893. if (err)
  1894. goto exit_remove;
  1895. }
  1896. if (data->has_features & HAS_VID) {
  1897. err = sysfs_create_group(&dev->kobj, &dme1737_vid_group);
  1898. if (err)
  1899. goto exit_remove;
  1900. }
  1901. if (data->has_features & HAS_ZONE3) {
  1902. err = sysfs_create_group(&dev->kobj, &dme1737_zone3_group);
  1903. if (err)
  1904. goto exit_remove;
  1905. }
  1906. if (data->has_features & HAS_ZONE_HYST) {
  1907. err = sysfs_create_group(&dev->kobj, &dme1737_zone_hyst_group);
  1908. if (err)
  1909. goto exit_remove;
  1910. }
  1911. if (data->has_features & HAS_IN7) {
  1912. err = sysfs_create_group(&dev->kobj, &dme1737_in7_group);
  1913. if (err)
  1914. goto exit_remove;
  1915. }
  1916. /* Create fan sysfs attributes */
  1917. for (ix = 0; ix < ARRAY_SIZE(dme1737_fan_group); ix++) {
  1918. if (data->has_features & HAS_FAN(ix)) {
  1919. err = sysfs_create_group(&dev->kobj,
  1920. &dme1737_fan_group[ix]);
  1921. if (err)
  1922. goto exit_remove;
  1923. }
  1924. }
  1925. /* Create PWM sysfs attributes */
  1926. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_group); ix++) {
  1927. if (data->has_features & HAS_PWM(ix)) {
  1928. err = sysfs_create_group(&dev->kobj,
  1929. &dme1737_pwm_group[ix]);
  1930. if (err)
  1931. goto exit_remove;
  1932. if ((data->has_features & HAS_PWM_MIN) && (ix < 3)) {
  1933. err = sysfs_create_file(&dev->kobj,
  1934. dme1737_auto_pwm_min_attr[ix]);
  1935. if (err)
  1936. goto exit_remove;
  1937. }
  1938. }
  1939. }
  1940. /*
  1941. * Inform if the device is locked. Otherwise change the permissions of
  1942. * selected attributes from read-only to read-writeable.
  1943. */
  1944. if (data->config & 0x02) {
  1945. dev_info(dev,
  1946. "Device is locked. Some attributes will be read-only.\n");
  1947. } else {
  1948. /* Change permissions of zone sysfs attributes */
  1949. dme1737_chmod_group(dev, &dme1737_zone_chmod_group,
  1950. S_IRUGO | S_IWUSR);
  1951. /* Change permissions of chip-dependent sysfs attributes */
  1952. if (data->has_features & HAS_TEMP_OFFSET) {
  1953. dme1737_chmod_group(dev, &dme1737_temp_offset_group,
  1954. S_IRUGO | S_IWUSR);
  1955. }
  1956. if (data->has_features & HAS_ZONE3) {
  1957. dme1737_chmod_group(dev, &dme1737_zone3_chmod_group,
  1958. S_IRUGO | S_IWUSR);
  1959. }
  1960. if (data->has_features & HAS_ZONE_HYST) {
  1961. dme1737_chmod_group(dev, &dme1737_zone_hyst_group,
  1962. S_IRUGO | S_IWUSR);
  1963. }
  1964. /* Change permissions of PWM sysfs attributes */
  1965. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_chmod_group); ix++) {
  1966. if (data->has_features & HAS_PWM(ix)) {
  1967. dme1737_chmod_group(dev,
  1968. &dme1737_pwm_chmod_group[ix],
  1969. S_IRUGO | S_IWUSR);
  1970. if ((data->has_features & HAS_PWM_MIN) &&
  1971. ix < 3) {
  1972. dme1737_chmod_file(dev,
  1973. dme1737_auto_pwm_min_attr[ix],
  1974. S_IRUGO | S_IWUSR);
  1975. }
  1976. }
  1977. }
  1978. /* Change permissions of pwm[1-3] if in manual mode */
  1979. for (ix = 0; ix < 3; ix++) {
  1980. if ((data->has_features & HAS_PWM(ix)) &&
  1981. (PWM_EN_FROM_REG(data->pwm_config[ix]) == 1)) {
  1982. dme1737_chmod_file(dev,
  1983. dme1737_pwm_chmod_attr[ix],
  1984. S_IRUGO | S_IWUSR);
  1985. }
  1986. }
  1987. }
  1988. return 0;
  1989. exit_remove:
  1990. dme1737_remove_files(dev);
  1991. exit:
  1992. return err;
  1993. }
  1994. static int dme1737_init_device(struct device *dev)
  1995. {
  1996. struct dme1737_data *data = dev_get_drvdata(dev);
  1997. struct i2c_client *client = data->client;
  1998. int ix;
  1999. u8 reg;
  2000. /* Point to the right nominal voltages array */
  2001. data->in_nominal = IN_NOMINAL(data->type);
  2002. data->config = dme1737_read(data, DME1737_REG_CONFIG);
  2003. /* Inform if part is not monitoring/started */
  2004. if (!(data->config & 0x01)) {
  2005. if (!force_start) {
  2006. dev_err(dev,
  2007. "Device is not monitoring. Use the force_start load parameter to override.\n");
  2008. return -EFAULT;
  2009. }
  2010. /* Force monitoring */
  2011. data->config |= 0x01;
  2012. dme1737_write(data, DME1737_REG_CONFIG, data->config);
  2013. }
  2014. /* Inform if part is not ready */
  2015. if (!(data->config & 0x04)) {
  2016. dev_err(dev, "Device is not ready.\n");
  2017. return -EFAULT;
  2018. }
  2019. /*
  2020. * Determine which optional fan and pwm features are enabled (only
  2021. * valid for I2C devices)
  2022. */
  2023. if (client) { /* I2C chip */
  2024. data->config2 = dme1737_read(data, DME1737_REG_CONFIG2);
  2025. /* Check if optional fan3 input is enabled */
  2026. if (data->config2 & 0x04)
  2027. data->has_features |= HAS_FAN(2);
  2028. /*
  2029. * Fan4 and pwm3 are only available if the client's I2C address
  2030. * is the default 0x2e. Otherwise the I/Os associated with
  2031. * these functions are used for addr enable/select.
  2032. */
  2033. if (client->addr == 0x2e)
  2034. data->has_features |= HAS_FAN(3) | HAS_PWM(2);
  2035. /*
  2036. * Determine which of the optional fan[5-6] and pwm[5-6]
  2037. * features are enabled. For this, we need to query the runtime
  2038. * registers through the Super-IO LPC interface. Try both
  2039. * config ports 0x2e and 0x4e.
  2040. */
  2041. if (dme1737_i2c_get_features(0x2e, data) &&
  2042. dme1737_i2c_get_features(0x4e, data)) {
  2043. dev_warn(dev,
  2044. "Failed to query Super-IO for optional features.\n");
  2045. }
  2046. }
  2047. /* Fan[1-2] and pwm[1-2] are present in all chips */
  2048. data->has_features |= HAS_FAN(0) | HAS_FAN(1) | HAS_PWM(0) | HAS_PWM(1);
  2049. /* Chip-dependent features */
  2050. switch (data->type) {
  2051. case dme1737:
  2052. data->has_features |= HAS_TEMP_OFFSET | HAS_VID | HAS_ZONE3 |
  2053. HAS_ZONE_HYST | HAS_PWM_MIN;
  2054. break;
  2055. case sch311x:
  2056. data->has_features |= HAS_TEMP_OFFSET | HAS_ZONE3 |
  2057. HAS_ZONE_HYST | HAS_PWM_MIN | HAS_FAN(2) | HAS_PWM(2);
  2058. break;
  2059. case sch5027:
  2060. data->has_features |= HAS_ZONE3;
  2061. break;
  2062. case sch5127:
  2063. data->has_features |= HAS_FAN(2) | HAS_PWM(2) | HAS_IN7;
  2064. break;
  2065. default:
  2066. break;
  2067. }
  2068. dev_info(dev,
  2069. "Optional features: pwm3=%s, pwm5=%s, pwm6=%s, fan3=%s, fan4=%s, fan5=%s, fan6=%s.\n",
  2070. (data->has_features & HAS_PWM(2)) ? "yes" : "no",
  2071. (data->has_features & HAS_PWM(4)) ? "yes" : "no",
  2072. (data->has_features & HAS_PWM(5)) ? "yes" : "no",
  2073. (data->has_features & HAS_FAN(2)) ? "yes" : "no",
  2074. (data->has_features & HAS_FAN(3)) ? "yes" : "no",
  2075. (data->has_features & HAS_FAN(4)) ? "yes" : "no",
  2076. (data->has_features & HAS_FAN(5)) ? "yes" : "no");
  2077. reg = dme1737_read(data, DME1737_REG_TACH_PWM);
  2078. /* Inform if fan-to-pwm mapping differs from the default */
  2079. if (client && reg != 0xa4) { /* I2C chip */
  2080. dev_warn(dev,
  2081. "Non-standard fan to pwm mapping: fan1->pwm%d, fan2->pwm%d, fan3->pwm%d, fan4->pwm%d. %s\n",
  2082. (reg & 0x03) + 1, ((reg >> 2) & 0x03) + 1,
  2083. ((reg >> 4) & 0x03) + 1, ((reg >> 6) & 0x03) + 1,
  2084. DO_REPORT);
  2085. } else if (!client && reg != 0x24) { /* ISA chip */
  2086. dev_warn(dev,
  2087. "Non-standard fan to pwm mapping: fan1->pwm%d, fan2->pwm%d, fan3->pwm%d. %s\n",
  2088. (reg & 0x03) + 1, ((reg >> 2) & 0x03) + 1,
  2089. ((reg >> 4) & 0x03) + 1, DO_REPORT);
  2090. }
  2091. /*
  2092. * Switch pwm[1-3] to manual mode if they are currently disabled and
  2093. * set the duty-cycles to 0% (which is identical to the PWMs being
  2094. * disabled).
  2095. */
  2096. if (!(data->config & 0x02)) {
  2097. for (ix = 0; ix < 3; ix++) {
  2098. data->pwm_config[ix] = dme1737_read(data,
  2099. DME1737_REG_PWM_CONFIG(ix));
  2100. if ((data->has_features & HAS_PWM(ix)) &&
  2101. (PWM_EN_FROM_REG(data->pwm_config[ix]) == -1)) {
  2102. dev_info(dev,
  2103. "Switching pwm%d to manual mode.\n",
  2104. ix + 1);
  2105. data->pwm_config[ix] = PWM_EN_TO_REG(1,
  2106. data->pwm_config[ix]);
  2107. dme1737_write(data, DME1737_REG_PWM(ix), 0);
  2108. dme1737_write(data,
  2109. DME1737_REG_PWM_CONFIG(ix),
  2110. data->pwm_config[ix]);
  2111. }
  2112. }
  2113. }
  2114. /* Initialize the default PWM auto channels zone (acz) assignments */
  2115. data->pwm_acz[0] = 1; /* pwm1 -> zone1 */
  2116. data->pwm_acz[1] = 2; /* pwm2 -> zone2 */
  2117. data->pwm_acz[2] = 4; /* pwm3 -> zone3 */
  2118. /* Set VRM */
  2119. if (data->has_features & HAS_VID)
  2120. data->vrm = vid_which_vrm();
  2121. return 0;
  2122. }
  2123. /* ---------------------------------------------------------------------
  2124. * I2C device detection and registration
  2125. * --------------------------------------------------------------------- */
  2126. static struct i2c_driver dme1737_i2c_driver;
  2127. static int dme1737_i2c_get_features(int sio_cip, struct dme1737_data *data)
  2128. {
  2129. int err = 0, reg;
  2130. u16 addr;
  2131. dme1737_sio_enter(sio_cip);
  2132. /*
  2133. * Check device ID
  2134. * We currently know about two kinds of DME1737 and SCH5027.
  2135. */
  2136. reg = force_id ? force_id : dme1737_sio_inb(sio_cip, 0x20);
  2137. if (!(reg == DME1737_ID_1 || reg == DME1737_ID_2 ||
  2138. reg == SCH5027_ID)) {
  2139. err = -ENODEV;
  2140. goto exit;
  2141. }
  2142. /* Select logical device A (runtime registers) */
  2143. dme1737_sio_outb(sio_cip, 0x07, 0x0a);
  2144. /* Get the base address of the runtime registers */
  2145. addr = (dme1737_sio_inb(sio_cip, 0x60) << 8) |
  2146. dme1737_sio_inb(sio_cip, 0x61);
  2147. if (!addr) {
  2148. err = -ENODEV;
  2149. goto exit;
  2150. }
  2151. /*
  2152. * Read the runtime registers to determine which optional features
  2153. * are enabled and available. Bits [3:2] of registers 0x43-0x46 are set
  2154. * to '10' if the respective feature is enabled.
  2155. */
  2156. if ((inb(addr + 0x43) & 0x0c) == 0x08) /* fan6 */
  2157. data->has_features |= HAS_FAN(5);
  2158. if ((inb(addr + 0x44) & 0x0c) == 0x08) /* pwm6 */
  2159. data->has_features |= HAS_PWM(5);
  2160. if ((inb(addr + 0x45) & 0x0c) == 0x08) /* fan5 */
  2161. data->has_features |= HAS_FAN(4);
  2162. if ((inb(addr + 0x46) & 0x0c) == 0x08) /* pwm5 */
  2163. data->has_features |= HAS_PWM(4);
  2164. exit:
  2165. dme1737_sio_exit(sio_cip);
  2166. return err;
  2167. }
  2168. /* Return 0 if detection is successful, -ENODEV otherwise */
  2169. static int dme1737_i2c_detect(struct i2c_client *client,
  2170. struct i2c_board_info *info)
  2171. {
  2172. struct i2c_adapter *adapter = client->adapter;
  2173. struct device *dev = &adapter->dev;
  2174. u8 company, verstep = 0;
  2175. const char *name;
  2176. if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA))
  2177. return -ENODEV;
  2178. company = i2c_smbus_read_byte_data(client, DME1737_REG_COMPANY);
  2179. verstep = i2c_smbus_read_byte_data(client, DME1737_REG_VERSTEP);
  2180. if (company == DME1737_COMPANY_SMSC &&
  2181. verstep == SCH5027_VERSTEP) {
  2182. name = "sch5027";
  2183. } else if (company == DME1737_COMPANY_SMSC &&
  2184. (verstep & DME1737_VERSTEP_MASK) == DME1737_VERSTEP) {
  2185. name = "dme1737";
  2186. } else {
  2187. return -ENODEV;
  2188. }
  2189. dev_info(dev, "Found a %s chip at 0x%02x (rev 0x%02x).\n",
  2190. verstep == SCH5027_VERSTEP ? "SCH5027" : "DME1737",
  2191. client->addr, verstep);
  2192. strscpy(info->type, name, I2C_NAME_SIZE);
  2193. return 0;
  2194. }
  2195. static const struct i2c_device_id dme1737_id[];
  2196. static int dme1737_i2c_probe(struct i2c_client *client)
  2197. {
  2198. struct dme1737_data *data;
  2199. struct device *dev = &client->dev;
  2200. int err;
  2201. data = devm_kzalloc(dev, sizeof(struct dme1737_data), GFP_KERNEL);
  2202. if (!data)
  2203. return -ENOMEM;
  2204. i2c_set_clientdata(client, data);
  2205. data->type = i2c_match_id(dme1737_id, client)->driver_data;
  2206. data->client = client;
  2207. data->name = client->name;
  2208. mutex_init(&data->update_lock);
  2209. /* Initialize the DME1737 chip */
  2210. err = dme1737_init_device(dev);
  2211. if (err) {
  2212. dev_err(dev, "Failed to initialize device.\n");
  2213. return err;
  2214. }
  2215. /* Create sysfs files */
  2216. err = dme1737_create_files(dev);
  2217. if (err) {
  2218. dev_err(dev, "Failed to create sysfs files.\n");
  2219. return err;
  2220. }
  2221. /* Register device */
  2222. data->hwmon_dev = hwmon_device_register(dev);
  2223. if (IS_ERR(data->hwmon_dev)) {
  2224. dev_err(dev, "Failed to register device.\n");
  2225. err = PTR_ERR(data->hwmon_dev);
  2226. goto exit_remove;
  2227. }
  2228. return 0;
  2229. exit_remove:
  2230. dme1737_remove_files(dev);
  2231. return err;
  2232. }
  2233. static void dme1737_i2c_remove(struct i2c_client *client)
  2234. {
  2235. struct dme1737_data *data = i2c_get_clientdata(client);
  2236. hwmon_device_unregister(data->hwmon_dev);
  2237. dme1737_remove_files(&client->dev);
  2238. }
  2239. static const struct i2c_device_id dme1737_id[] = {
  2240. { "dme1737", dme1737 },
  2241. { "sch5027", sch5027 },
  2242. { }
  2243. };
  2244. MODULE_DEVICE_TABLE(i2c, dme1737_id);
  2245. static struct i2c_driver dme1737_i2c_driver = {
  2246. .class = I2C_CLASS_HWMON,
  2247. .driver = {
  2248. .name = "dme1737",
  2249. },
  2250. .probe_new = dme1737_i2c_probe,
  2251. .remove = dme1737_i2c_remove,
  2252. .id_table = dme1737_id,
  2253. .detect = dme1737_i2c_detect,
  2254. .address_list = normal_i2c,
  2255. };
  2256. /* ---------------------------------------------------------------------
  2257. * ISA device detection and registration
  2258. * --------------------------------------------------------------------- */
  2259. static int __init dme1737_isa_detect(int sio_cip, unsigned short *addr)
  2260. {
  2261. int err = 0, reg;
  2262. unsigned short base_addr;
  2263. dme1737_sio_enter(sio_cip);
  2264. /*
  2265. * Check device ID
  2266. * We currently know about SCH3112, SCH3114, SCH3116, and SCH5127
  2267. */
  2268. reg = force_id ? force_id : dme1737_sio_inb(sio_cip, 0x20);
  2269. if (!(reg == SCH3112_ID || reg == SCH3114_ID || reg == SCH3116_ID ||
  2270. reg == SCH5127_ID)) {
  2271. err = -ENODEV;
  2272. goto exit;
  2273. }
  2274. /* Select logical device A (runtime registers) */
  2275. dme1737_sio_outb(sio_cip, 0x07, 0x0a);
  2276. /* Get the base address of the runtime registers */
  2277. base_addr = (dme1737_sio_inb(sio_cip, 0x60) << 8) |
  2278. dme1737_sio_inb(sio_cip, 0x61);
  2279. if (!base_addr) {
  2280. pr_err("Base address not set\n");
  2281. err = -ENODEV;
  2282. goto exit;
  2283. }
  2284. /*
  2285. * Access to the hwmon registers is through an index/data register
  2286. * pair located at offset 0x70/0x71.
  2287. */
  2288. *addr = base_addr + 0x70;
  2289. exit:
  2290. dme1737_sio_exit(sio_cip);
  2291. return err;
  2292. }
  2293. static int __init dme1737_isa_device_add(unsigned short addr)
  2294. {
  2295. struct resource res = {
  2296. .start = addr,
  2297. .end = addr + DME1737_EXTENT - 1,
  2298. .name = "dme1737",
  2299. .flags = IORESOURCE_IO,
  2300. };
  2301. int err;
  2302. err = acpi_check_resource_conflict(&res);
  2303. if (err)
  2304. goto exit;
  2305. pdev = platform_device_alloc("dme1737", addr);
  2306. if (!pdev) {
  2307. pr_err("Failed to allocate device\n");
  2308. err = -ENOMEM;
  2309. goto exit;
  2310. }
  2311. err = platform_device_add_resources(pdev, &res, 1);
  2312. if (err) {
  2313. pr_err("Failed to add device resource (err = %d)\n", err);
  2314. goto exit_device_put;
  2315. }
  2316. err = platform_device_add(pdev);
  2317. if (err) {
  2318. pr_err("Failed to add device (err = %d)\n", err);
  2319. goto exit_device_put;
  2320. }
  2321. return 0;
  2322. exit_device_put:
  2323. platform_device_put(pdev);
  2324. pdev = NULL;
  2325. exit:
  2326. return err;
  2327. }
  2328. static int dme1737_isa_probe(struct platform_device *pdev)
  2329. {
  2330. u8 company, device;
  2331. struct resource *res;
  2332. struct dme1737_data *data;
  2333. struct device *dev = &pdev->dev;
  2334. int err;
  2335. res = platform_get_resource(pdev, IORESOURCE_IO, 0);
  2336. if (!devm_request_region(dev, res->start, DME1737_EXTENT, "dme1737")) {
  2337. dev_err(dev, "Failed to request region 0x%04x-0x%04x.\n",
  2338. (unsigned short)res->start,
  2339. (unsigned short)res->start + DME1737_EXTENT - 1);
  2340. return -EBUSY;
  2341. }
  2342. data = devm_kzalloc(dev, sizeof(struct dme1737_data), GFP_KERNEL);
  2343. if (!data)
  2344. return -ENOMEM;
  2345. data->addr = res->start;
  2346. platform_set_drvdata(pdev, data);
  2347. /* Skip chip detection if module is loaded with force_id parameter */
  2348. switch (force_id) {
  2349. case SCH3112_ID:
  2350. case SCH3114_ID:
  2351. case SCH3116_ID:
  2352. data->type = sch311x;
  2353. break;
  2354. case SCH5127_ID:
  2355. data->type = sch5127;
  2356. break;
  2357. default:
  2358. company = dme1737_read(data, DME1737_REG_COMPANY);
  2359. device = dme1737_read(data, DME1737_REG_DEVICE);
  2360. if ((company == DME1737_COMPANY_SMSC) &&
  2361. (device == SCH311X_DEVICE)) {
  2362. data->type = sch311x;
  2363. } else if ((company == DME1737_COMPANY_SMSC) &&
  2364. (device == SCH5127_DEVICE)) {
  2365. data->type = sch5127;
  2366. } else {
  2367. return -ENODEV;
  2368. }
  2369. }
  2370. if (data->type == sch5127)
  2371. data->name = "sch5127";
  2372. else
  2373. data->name = "sch311x";
  2374. /* Initialize the mutex */
  2375. mutex_init(&data->update_lock);
  2376. dev_info(dev, "Found a %s chip at 0x%04x\n",
  2377. data->type == sch5127 ? "SCH5127" : "SCH311x", data->addr);
  2378. /* Initialize the chip */
  2379. err = dme1737_init_device(dev);
  2380. if (err) {
  2381. dev_err(dev, "Failed to initialize device.\n");
  2382. return err;
  2383. }
  2384. /* Create sysfs files */
  2385. err = dme1737_create_files(dev);
  2386. if (err) {
  2387. dev_err(dev, "Failed to create sysfs files.\n");
  2388. return err;
  2389. }
  2390. /* Register device */
  2391. data->hwmon_dev = hwmon_device_register(dev);
  2392. if (IS_ERR(data->hwmon_dev)) {
  2393. dev_err(dev, "Failed to register device.\n");
  2394. err = PTR_ERR(data->hwmon_dev);
  2395. goto exit_remove_files;
  2396. }
  2397. return 0;
  2398. exit_remove_files:
  2399. dme1737_remove_files(dev);
  2400. return err;
  2401. }
  2402. static int dme1737_isa_remove(struct platform_device *pdev)
  2403. {
  2404. struct dme1737_data *data = platform_get_drvdata(pdev);
  2405. hwmon_device_unregister(data->hwmon_dev);
  2406. dme1737_remove_files(&pdev->dev);
  2407. return 0;
  2408. }
  2409. static struct platform_driver dme1737_isa_driver = {
  2410. .driver = {
  2411. .name = "dme1737",
  2412. },
  2413. .probe = dme1737_isa_probe,
  2414. .remove = dme1737_isa_remove,
  2415. };
  2416. /* ---------------------------------------------------------------------
  2417. * Module initialization and cleanup
  2418. * --------------------------------------------------------------------- */
  2419. static int __init dme1737_init(void)
  2420. {
  2421. int err;
  2422. unsigned short addr;
  2423. err = i2c_add_driver(&dme1737_i2c_driver);
  2424. if (err)
  2425. goto exit;
  2426. if (dme1737_isa_detect(0x2e, &addr) &&
  2427. dme1737_isa_detect(0x4e, &addr) &&
  2428. (!probe_all_addr ||
  2429. (dme1737_isa_detect(0x162e, &addr) &&
  2430. dme1737_isa_detect(0x164e, &addr)))) {
  2431. /* Return 0 if we didn't find an ISA device */
  2432. return 0;
  2433. }
  2434. err = platform_driver_register(&dme1737_isa_driver);
  2435. if (err)
  2436. goto exit_del_i2c_driver;
  2437. /* Sets global pdev as a side effect */
  2438. err = dme1737_isa_device_add(addr);
  2439. if (err)
  2440. goto exit_del_isa_driver;
  2441. return 0;
  2442. exit_del_isa_driver:
  2443. platform_driver_unregister(&dme1737_isa_driver);
  2444. exit_del_i2c_driver:
  2445. i2c_del_driver(&dme1737_i2c_driver);
  2446. exit:
  2447. return err;
  2448. }
  2449. static void __exit dme1737_exit(void)
  2450. {
  2451. if (pdev) {
  2452. platform_device_unregister(pdev);
  2453. platform_driver_unregister(&dme1737_isa_driver);
  2454. }
  2455. i2c_del_driver(&dme1737_i2c_driver);
  2456. }
  2457. MODULE_AUTHOR("Juerg Haefliger <[email protected]>");
  2458. MODULE_DESCRIPTION("DME1737 sensors");
  2459. MODULE_LICENSE("GPL");
  2460. module_init(dme1737_init);
  2461. module_exit(dme1737_exit);