v3d_drv.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /* Copyright (C) 2014-2018 Broadcom */
  3. /**
  4. * DOC: Broadcom V3D Graphics Driver
  5. *
  6. * This driver supports the Broadcom V3D 3.3 and 4.1 OpenGL ES GPUs.
  7. * For V3D 2.x support, see the VC4 driver.
  8. *
  9. * The V3D GPU includes a tiled render (composed of a bin and render
  10. * pipelines), the TFU (texture formatting unit), and the CSD (compute
  11. * shader dispatch).
  12. */
  13. #include <linux/clk.h>
  14. #include <linux/device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/io.h>
  17. #include <linux/module.h>
  18. #include <linux/of_platform.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/reset.h>
  21. #include <drm/drm_drv.h>
  22. #include <drm/drm_fb_helper.h>
  23. #include <drm/drm_managed.h>
  24. #include <uapi/drm/v3d_drm.h>
  25. #include "v3d_drv.h"
  26. #include "v3d_regs.h"
  27. #define DRIVER_NAME "v3d"
  28. #define DRIVER_DESC "Broadcom V3D graphics"
  29. #define DRIVER_DATE "20180419"
  30. #define DRIVER_MAJOR 1
  31. #define DRIVER_MINOR 0
  32. #define DRIVER_PATCHLEVEL 0
  33. static int v3d_get_param_ioctl(struct drm_device *dev, void *data,
  34. struct drm_file *file_priv)
  35. {
  36. struct v3d_dev *v3d = to_v3d_dev(dev);
  37. struct drm_v3d_get_param *args = data;
  38. static const u32 reg_map[] = {
  39. [DRM_V3D_PARAM_V3D_UIFCFG] = V3D_HUB_UIFCFG,
  40. [DRM_V3D_PARAM_V3D_HUB_IDENT1] = V3D_HUB_IDENT1,
  41. [DRM_V3D_PARAM_V3D_HUB_IDENT2] = V3D_HUB_IDENT2,
  42. [DRM_V3D_PARAM_V3D_HUB_IDENT3] = V3D_HUB_IDENT3,
  43. [DRM_V3D_PARAM_V3D_CORE0_IDENT0] = V3D_CTL_IDENT0,
  44. [DRM_V3D_PARAM_V3D_CORE0_IDENT1] = V3D_CTL_IDENT1,
  45. [DRM_V3D_PARAM_V3D_CORE0_IDENT2] = V3D_CTL_IDENT2,
  46. };
  47. if (args->pad != 0)
  48. return -EINVAL;
  49. /* Note that DRM_V3D_PARAM_V3D_CORE0_IDENT0 is 0, so we need
  50. * to explicitly allow it in the "the register in our
  51. * parameter map" check.
  52. */
  53. if (args->param < ARRAY_SIZE(reg_map) &&
  54. (reg_map[args->param] ||
  55. args->param == DRM_V3D_PARAM_V3D_CORE0_IDENT0)) {
  56. u32 offset = reg_map[args->param];
  57. if (args->value != 0)
  58. return -EINVAL;
  59. if (args->param >= DRM_V3D_PARAM_V3D_CORE0_IDENT0 &&
  60. args->param <= DRM_V3D_PARAM_V3D_CORE0_IDENT2) {
  61. args->value = V3D_CORE_READ(0, offset);
  62. } else {
  63. args->value = V3D_READ(offset);
  64. }
  65. return 0;
  66. }
  67. switch (args->param) {
  68. case DRM_V3D_PARAM_SUPPORTS_TFU:
  69. args->value = 1;
  70. return 0;
  71. case DRM_V3D_PARAM_SUPPORTS_CSD:
  72. args->value = v3d_has_csd(v3d);
  73. return 0;
  74. case DRM_V3D_PARAM_SUPPORTS_CACHE_FLUSH:
  75. args->value = 1;
  76. return 0;
  77. case DRM_V3D_PARAM_SUPPORTS_PERFMON:
  78. args->value = (v3d->ver >= 40);
  79. return 0;
  80. case DRM_V3D_PARAM_SUPPORTS_MULTISYNC_EXT:
  81. args->value = 1;
  82. return 0;
  83. default:
  84. DRM_DEBUG("Unknown parameter %d\n", args->param);
  85. return -EINVAL;
  86. }
  87. }
  88. static int
  89. v3d_open(struct drm_device *dev, struct drm_file *file)
  90. {
  91. struct v3d_dev *v3d = to_v3d_dev(dev);
  92. struct v3d_file_priv *v3d_priv;
  93. struct drm_gpu_scheduler *sched;
  94. int i;
  95. v3d_priv = kzalloc(sizeof(*v3d_priv), GFP_KERNEL);
  96. if (!v3d_priv)
  97. return -ENOMEM;
  98. v3d_priv->v3d = v3d;
  99. for (i = 0; i < V3D_MAX_QUEUES; i++) {
  100. sched = &v3d->queue[i].sched;
  101. drm_sched_entity_init(&v3d_priv->sched_entity[i],
  102. DRM_SCHED_PRIORITY_NORMAL, &sched,
  103. 1, NULL);
  104. }
  105. v3d_perfmon_open_file(v3d_priv);
  106. file->driver_priv = v3d_priv;
  107. return 0;
  108. }
  109. static void
  110. v3d_postclose(struct drm_device *dev, struct drm_file *file)
  111. {
  112. struct v3d_file_priv *v3d_priv = file->driver_priv;
  113. enum v3d_queue q;
  114. for (q = 0; q < V3D_MAX_QUEUES; q++)
  115. drm_sched_entity_destroy(&v3d_priv->sched_entity[q]);
  116. v3d_perfmon_close_file(v3d_priv);
  117. kfree(v3d_priv);
  118. }
  119. DEFINE_DRM_GEM_FOPS(v3d_drm_fops);
  120. /* DRM_AUTH is required on SUBMIT_CL for now, while we don't have GMP
  121. * protection between clients. Note that render nodes would be
  122. * able to submit CLs that could access BOs from clients authenticated
  123. * with the master node. The TFU doesn't use the GMP, so it would
  124. * need to stay DRM_AUTH until we do buffer size/offset validation.
  125. */
  126. static const struct drm_ioctl_desc v3d_drm_ioctls[] = {
  127. DRM_IOCTL_DEF_DRV(V3D_SUBMIT_CL, v3d_submit_cl_ioctl, DRM_RENDER_ALLOW | DRM_AUTH),
  128. DRM_IOCTL_DEF_DRV(V3D_WAIT_BO, v3d_wait_bo_ioctl, DRM_RENDER_ALLOW),
  129. DRM_IOCTL_DEF_DRV(V3D_CREATE_BO, v3d_create_bo_ioctl, DRM_RENDER_ALLOW),
  130. DRM_IOCTL_DEF_DRV(V3D_MMAP_BO, v3d_mmap_bo_ioctl, DRM_RENDER_ALLOW),
  131. DRM_IOCTL_DEF_DRV(V3D_GET_PARAM, v3d_get_param_ioctl, DRM_RENDER_ALLOW),
  132. DRM_IOCTL_DEF_DRV(V3D_GET_BO_OFFSET, v3d_get_bo_offset_ioctl, DRM_RENDER_ALLOW),
  133. DRM_IOCTL_DEF_DRV(V3D_SUBMIT_TFU, v3d_submit_tfu_ioctl, DRM_RENDER_ALLOW | DRM_AUTH),
  134. DRM_IOCTL_DEF_DRV(V3D_SUBMIT_CSD, v3d_submit_csd_ioctl, DRM_RENDER_ALLOW | DRM_AUTH),
  135. DRM_IOCTL_DEF_DRV(V3D_PERFMON_CREATE, v3d_perfmon_create_ioctl, DRM_RENDER_ALLOW),
  136. DRM_IOCTL_DEF_DRV(V3D_PERFMON_DESTROY, v3d_perfmon_destroy_ioctl, DRM_RENDER_ALLOW),
  137. DRM_IOCTL_DEF_DRV(V3D_PERFMON_GET_VALUES, v3d_perfmon_get_values_ioctl, DRM_RENDER_ALLOW),
  138. };
  139. static const struct drm_driver v3d_drm_driver = {
  140. .driver_features = (DRIVER_GEM |
  141. DRIVER_RENDER |
  142. DRIVER_SYNCOBJ),
  143. .open = v3d_open,
  144. .postclose = v3d_postclose,
  145. #if defined(CONFIG_DEBUG_FS)
  146. .debugfs_init = v3d_debugfs_init,
  147. #endif
  148. .gem_create_object = v3d_create_object,
  149. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  150. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  151. .gem_prime_import_sg_table = v3d_prime_import_sg_table,
  152. .gem_prime_mmap = drm_gem_prime_mmap,
  153. .ioctls = v3d_drm_ioctls,
  154. .num_ioctls = ARRAY_SIZE(v3d_drm_ioctls),
  155. .fops = &v3d_drm_fops,
  156. .name = DRIVER_NAME,
  157. .desc = DRIVER_DESC,
  158. .date = DRIVER_DATE,
  159. .major = DRIVER_MAJOR,
  160. .minor = DRIVER_MINOR,
  161. .patchlevel = DRIVER_PATCHLEVEL,
  162. };
  163. static const struct of_device_id v3d_of_match[] = {
  164. { .compatible = "brcm,2711-v3d" },
  165. { .compatible = "brcm,7268-v3d" },
  166. { .compatible = "brcm,7278-v3d" },
  167. {},
  168. };
  169. MODULE_DEVICE_TABLE(of, v3d_of_match);
  170. static int
  171. map_regs(struct v3d_dev *v3d, void __iomem **regs, const char *name)
  172. {
  173. *regs = devm_platform_ioremap_resource_byname(v3d_to_pdev(v3d), name);
  174. return PTR_ERR_OR_ZERO(*regs);
  175. }
  176. static int v3d_platform_drm_probe(struct platform_device *pdev)
  177. {
  178. struct device *dev = &pdev->dev;
  179. struct drm_device *drm;
  180. struct v3d_dev *v3d;
  181. int ret;
  182. u32 mmu_debug;
  183. u32 ident1;
  184. u64 mask;
  185. v3d = devm_drm_dev_alloc(dev, &v3d_drm_driver, struct v3d_dev, drm);
  186. if (IS_ERR(v3d))
  187. return PTR_ERR(v3d);
  188. drm = &v3d->drm;
  189. platform_set_drvdata(pdev, drm);
  190. ret = map_regs(v3d, &v3d->hub_regs, "hub");
  191. if (ret)
  192. return ret;
  193. ret = map_regs(v3d, &v3d->core_regs[0], "core0");
  194. if (ret)
  195. return ret;
  196. mmu_debug = V3D_READ(V3D_MMU_DEBUG_INFO);
  197. mask = DMA_BIT_MASK(30 + V3D_GET_FIELD(mmu_debug, V3D_MMU_PA_WIDTH));
  198. ret = dma_set_mask_and_coherent(dev, mask);
  199. if (ret)
  200. return ret;
  201. v3d->va_width = 30 + V3D_GET_FIELD(mmu_debug, V3D_MMU_VA_WIDTH);
  202. ident1 = V3D_READ(V3D_HUB_IDENT1);
  203. v3d->ver = (V3D_GET_FIELD(ident1, V3D_HUB_IDENT1_TVER) * 10 +
  204. V3D_GET_FIELD(ident1, V3D_HUB_IDENT1_REV));
  205. v3d->cores = V3D_GET_FIELD(ident1, V3D_HUB_IDENT1_NCORES);
  206. WARN_ON(v3d->cores > 1); /* multicore not yet implemented */
  207. v3d->reset = devm_reset_control_get_exclusive(dev, NULL);
  208. if (IS_ERR(v3d->reset)) {
  209. ret = PTR_ERR(v3d->reset);
  210. if (ret == -EPROBE_DEFER)
  211. return ret;
  212. v3d->reset = NULL;
  213. ret = map_regs(v3d, &v3d->bridge_regs, "bridge");
  214. if (ret) {
  215. dev_err(dev,
  216. "Failed to get reset control or bridge regs\n");
  217. return ret;
  218. }
  219. }
  220. if (v3d->ver < 41) {
  221. ret = map_regs(v3d, &v3d->gca_regs, "gca");
  222. if (ret)
  223. return ret;
  224. }
  225. v3d->mmu_scratch = dma_alloc_wc(dev, 4096, &v3d->mmu_scratch_paddr,
  226. GFP_KERNEL | __GFP_NOWARN | __GFP_ZERO);
  227. if (!v3d->mmu_scratch) {
  228. dev_err(dev, "Failed to allocate MMU scratch page\n");
  229. return -ENOMEM;
  230. }
  231. ret = v3d_gem_init(drm);
  232. if (ret)
  233. goto dma_free;
  234. ret = v3d_irq_init(v3d);
  235. if (ret)
  236. goto gem_destroy;
  237. ret = drm_dev_register(drm, 0);
  238. if (ret)
  239. goto irq_disable;
  240. return 0;
  241. irq_disable:
  242. v3d_irq_disable(v3d);
  243. gem_destroy:
  244. v3d_gem_destroy(drm);
  245. dma_free:
  246. dma_free_wc(dev, 4096, v3d->mmu_scratch, v3d->mmu_scratch_paddr);
  247. return ret;
  248. }
  249. static int v3d_platform_drm_remove(struct platform_device *pdev)
  250. {
  251. struct drm_device *drm = platform_get_drvdata(pdev);
  252. struct v3d_dev *v3d = to_v3d_dev(drm);
  253. drm_dev_unregister(drm);
  254. v3d_gem_destroy(drm);
  255. dma_free_wc(v3d->drm.dev, 4096, v3d->mmu_scratch,
  256. v3d->mmu_scratch_paddr);
  257. return 0;
  258. }
  259. static struct platform_driver v3d_platform_driver = {
  260. .probe = v3d_platform_drm_probe,
  261. .remove = v3d_platform_drm_remove,
  262. .driver = {
  263. .name = "v3d",
  264. .of_match_table = v3d_of_match,
  265. },
  266. };
  267. module_platform_driver(v3d_platform_driver);
  268. MODULE_ALIAS("platform:v3d-drm");
  269. MODULE_DESCRIPTION("Broadcom V3D DRM Driver");
  270. MODULE_AUTHOR("Eric Anholt <[email protected]>");
  271. MODULE_LICENSE("GPL v2");