nvdec.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2021, NVIDIA Corporation.
  4. */
  5. #include <linux/clk.h>
  6. #include <linux/delay.h>
  7. #include <linux/dma-mapping.h>
  8. #include <linux/host1x.h>
  9. #include <linux/iommu.h>
  10. #include <linux/module.h>
  11. #include <linux/of.h>
  12. #include <linux/of_device.h>
  13. #include <linux/of_platform.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/pm_runtime.h>
  16. #include <linux/reset.h>
  17. #include <soc/tegra/pmc.h>
  18. #include "drm.h"
  19. #include "falcon.h"
  20. #include "vic.h"
  21. #define NVDEC_TFBIF_TRANSCFG 0x2c44
  22. struct nvdec_config {
  23. const char *firmware;
  24. unsigned int version;
  25. bool supports_sid;
  26. };
  27. struct nvdec {
  28. struct falcon falcon;
  29. void __iomem *regs;
  30. struct tegra_drm_client client;
  31. struct host1x_channel *channel;
  32. struct device *dev;
  33. struct clk *clk;
  34. /* Platform configuration */
  35. const struct nvdec_config *config;
  36. };
  37. static inline struct nvdec *to_nvdec(struct tegra_drm_client *client)
  38. {
  39. return container_of(client, struct nvdec, client);
  40. }
  41. static inline void nvdec_writel(struct nvdec *nvdec, u32 value,
  42. unsigned int offset)
  43. {
  44. writel(value, nvdec->regs + offset);
  45. }
  46. static int nvdec_boot(struct nvdec *nvdec)
  47. {
  48. #ifdef CONFIG_IOMMU_API
  49. struct iommu_fwspec *spec = dev_iommu_fwspec_get(nvdec->dev);
  50. #endif
  51. int err;
  52. #ifdef CONFIG_IOMMU_API
  53. if (nvdec->config->supports_sid && spec) {
  54. u32 value;
  55. value = TRANSCFG_ATT(1, TRANSCFG_SID_FALCON) | TRANSCFG_ATT(0, TRANSCFG_SID_HW);
  56. nvdec_writel(nvdec, value, NVDEC_TFBIF_TRANSCFG);
  57. if (spec->num_ids > 0) {
  58. value = spec->ids[0] & 0xffff;
  59. nvdec_writel(nvdec, value, VIC_THI_STREAMID0);
  60. nvdec_writel(nvdec, value, VIC_THI_STREAMID1);
  61. }
  62. }
  63. #endif
  64. err = falcon_boot(&nvdec->falcon);
  65. if (err < 0)
  66. return err;
  67. err = falcon_wait_idle(&nvdec->falcon);
  68. if (err < 0) {
  69. dev_err(nvdec->dev, "falcon boot timed out\n");
  70. return err;
  71. }
  72. return 0;
  73. }
  74. static int nvdec_init(struct host1x_client *client)
  75. {
  76. struct tegra_drm_client *drm = host1x_to_drm_client(client);
  77. struct drm_device *dev = dev_get_drvdata(client->host);
  78. struct tegra_drm *tegra = dev->dev_private;
  79. struct nvdec *nvdec = to_nvdec(drm);
  80. int err;
  81. err = host1x_client_iommu_attach(client);
  82. if (err < 0 && err != -ENODEV) {
  83. dev_err(nvdec->dev, "failed to attach to domain: %d\n", err);
  84. return err;
  85. }
  86. nvdec->channel = host1x_channel_request(client);
  87. if (!nvdec->channel) {
  88. err = -ENOMEM;
  89. goto detach;
  90. }
  91. client->syncpts[0] = host1x_syncpt_request(client, 0);
  92. if (!client->syncpts[0]) {
  93. err = -ENOMEM;
  94. goto free_channel;
  95. }
  96. pm_runtime_enable(client->dev);
  97. pm_runtime_use_autosuspend(client->dev);
  98. pm_runtime_set_autosuspend_delay(client->dev, 500);
  99. err = tegra_drm_register_client(tegra, drm);
  100. if (err < 0)
  101. goto disable_rpm;
  102. /*
  103. * Inherit the DMA parameters (such as maximum segment size) from the
  104. * parent host1x device.
  105. */
  106. client->dev->dma_parms = client->host->dma_parms;
  107. return 0;
  108. disable_rpm:
  109. pm_runtime_dont_use_autosuspend(client->dev);
  110. pm_runtime_force_suspend(client->dev);
  111. host1x_syncpt_put(client->syncpts[0]);
  112. free_channel:
  113. host1x_channel_put(nvdec->channel);
  114. detach:
  115. host1x_client_iommu_detach(client);
  116. return err;
  117. }
  118. static int nvdec_exit(struct host1x_client *client)
  119. {
  120. struct tegra_drm_client *drm = host1x_to_drm_client(client);
  121. struct drm_device *dev = dev_get_drvdata(client->host);
  122. struct tegra_drm *tegra = dev->dev_private;
  123. struct nvdec *nvdec = to_nvdec(drm);
  124. int err;
  125. /* avoid a dangling pointer just in case this disappears */
  126. client->dev->dma_parms = NULL;
  127. err = tegra_drm_unregister_client(tegra, drm);
  128. if (err < 0)
  129. return err;
  130. pm_runtime_dont_use_autosuspend(client->dev);
  131. pm_runtime_force_suspend(client->dev);
  132. host1x_syncpt_put(client->syncpts[0]);
  133. host1x_channel_put(nvdec->channel);
  134. host1x_client_iommu_detach(client);
  135. nvdec->channel = NULL;
  136. if (client->group) {
  137. dma_unmap_single(nvdec->dev, nvdec->falcon.firmware.phys,
  138. nvdec->falcon.firmware.size, DMA_TO_DEVICE);
  139. tegra_drm_free(tegra, nvdec->falcon.firmware.size,
  140. nvdec->falcon.firmware.virt,
  141. nvdec->falcon.firmware.iova);
  142. } else {
  143. dma_free_coherent(nvdec->dev, nvdec->falcon.firmware.size,
  144. nvdec->falcon.firmware.virt,
  145. nvdec->falcon.firmware.iova);
  146. }
  147. return 0;
  148. }
  149. static const struct host1x_client_ops nvdec_client_ops = {
  150. .init = nvdec_init,
  151. .exit = nvdec_exit,
  152. };
  153. static int nvdec_load_firmware(struct nvdec *nvdec)
  154. {
  155. struct host1x_client *client = &nvdec->client.base;
  156. struct tegra_drm *tegra = nvdec->client.drm;
  157. dma_addr_t iova;
  158. size_t size;
  159. void *virt;
  160. int err;
  161. if (nvdec->falcon.firmware.virt)
  162. return 0;
  163. err = falcon_read_firmware(&nvdec->falcon, nvdec->config->firmware);
  164. if (err < 0)
  165. return err;
  166. size = nvdec->falcon.firmware.size;
  167. if (!client->group) {
  168. virt = dma_alloc_coherent(nvdec->dev, size, &iova, GFP_KERNEL);
  169. err = dma_mapping_error(nvdec->dev, iova);
  170. if (err < 0)
  171. return err;
  172. } else {
  173. virt = tegra_drm_alloc(tegra, size, &iova);
  174. }
  175. nvdec->falcon.firmware.virt = virt;
  176. nvdec->falcon.firmware.iova = iova;
  177. err = falcon_load_firmware(&nvdec->falcon);
  178. if (err < 0)
  179. goto cleanup;
  180. /*
  181. * In this case we have received an IOVA from the shared domain, so we
  182. * need to make sure to get the physical address so that the DMA API
  183. * knows what memory pages to flush the cache for.
  184. */
  185. if (client->group) {
  186. dma_addr_t phys;
  187. phys = dma_map_single(nvdec->dev, virt, size, DMA_TO_DEVICE);
  188. err = dma_mapping_error(nvdec->dev, phys);
  189. if (err < 0)
  190. goto cleanup;
  191. nvdec->falcon.firmware.phys = phys;
  192. }
  193. return 0;
  194. cleanup:
  195. if (!client->group)
  196. dma_free_coherent(nvdec->dev, size, virt, iova);
  197. else
  198. tegra_drm_free(tegra, size, virt, iova);
  199. return err;
  200. }
  201. static __maybe_unused int nvdec_runtime_resume(struct device *dev)
  202. {
  203. struct nvdec *nvdec = dev_get_drvdata(dev);
  204. int err;
  205. err = clk_prepare_enable(nvdec->clk);
  206. if (err < 0)
  207. return err;
  208. usleep_range(10, 20);
  209. err = nvdec_load_firmware(nvdec);
  210. if (err < 0)
  211. goto disable;
  212. err = nvdec_boot(nvdec);
  213. if (err < 0)
  214. goto disable;
  215. return 0;
  216. disable:
  217. clk_disable_unprepare(nvdec->clk);
  218. return err;
  219. }
  220. static __maybe_unused int nvdec_runtime_suspend(struct device *dev)
  221. {
  222. struct nvdec *nvdec = dev_get_drvdata(dev);
  223. host1x_channel_stop(nvdec->channel);
  224. clk_disable_unprepare(nvdec->clk);
  225. return 0;
  226. }
  227. static int nvdec_open_channel(struct tegra_drm_client *client,
  228. struct tegra_drm_context *context)
  229. {
  230. struct nvdec *nvdec = to_nvdec(client);
  231. context->channel = host1x_channel_get(nvdec->channel);
  232. if (!context->channel)
  233. return -ENOMEM;
  234. return 0;
  235. }
  236. static void nvdec_close_channel(struct tegra_drm_context *context)
  237. {
  238. host1x_channel_put(context->channel);
  239. }
  240. static int nvdec_can_use_memory_ctx(struct tegra_drm_client *client, bool *supported)
  241. {
  242. *supported = true;
  243. return 0;
  244. }
  245. static const struct tegra_drm_client_ops nvdec_ops = {
  246. .open_channel = nvdec_open_channel,
  247. .close_channel = nvdec_close_channel,
  248. .submit = tegra_drm_submit,
  249. .get_streamid_offset = tegra_drm_get_streamid_offset_thi,
  250. .can_use_memory_ctx = nvdec_can_use_memory_ctx,
  251. };
  252. #define NVIDIA_TEGRA_210_NVDEC_FIRMWARE "nvidia/tegra210/nvdec.bin"
  253. static const struct nvdec_config nvdec_t210_config = {
  254. .firmware = NVIDIA_TEGRA_210_NVDEC_FIRMWARE,
  255. .version = 0x21,
  256. .supports_sid = false,
  257. };
  258. #define NVIDIA_TEGRA_186_NVDEC_FIRMWARE "nvidia/tegra186/nvdec.bin"
  259. static const struct nvdec_config nvdec_t186_config = {
  260. .firmware = NVIDIA_TEGRA_186_NVDEC_FIRMWARE,
  261. .version = 0x18,
  262. .supports_sid = true,
  263. };
  264. #define NVIDIA_TEGRA_194_NVDEC_FIRMWARE "nvidia/tegra194/nvdec.bin"
  265. static const struct nvdec_config nvdec_t194_config = {
  266. .firmware = NVIDIA_TEGRA_194_NVDEC_FIRMWARE,
  267. .version = 0x19,
  268. .supports_sid = true,
  269. };
  270. static const struct of_device_id tegra_nvdec_of_match[] = {
  271. { .compatible = "nvidia,tegra210-nvdec", .data = &nvdec_t210_config },
  272. { .compatible = "nvidia,tegra186-nvdec", .data = &nvdec_t186_config },
  273. { .compatible = "nvidia,tegra194-nvdec", .data = &nvdec_t194_config },
  274. { },
  275. };
  276. MODULE_DEVICE_TABLE(of, tegra_nvdec_of_match);
  277. static int nvdec_probe(struct platform_device *pdev)
  278. {
  279. struct device *dev = &pdev->dev;
  280. struct host1x_syncpt **syncpts;
  281. struct nvdec *nvdec;
  282. u32 host_class;
  283. int err;
  284. /* inherit DMA mask from host1x parent */
  285. err = dma_coerce_mask_and_coherent(dev, *dev->parent->dma_mask);
  286. if (err < 0) {
  287. dev_err(&pdev->dev, "failed to set DMA mask: %d\n", err);
  288. return err;
  289. }
  290. nvdec = devm_kzalloc(dev, sizeof(*nvdec), GFP_KERNEL);
  291. if (!nvdec)
  292. return -ENOMEM;
  293. nvdec->config = of_device_get_match_data(dev);
  294. syncpts = devm_kzalloc(dev, sizeof(*syncpts), GFP_KERNEL);
  295. if (!syncpts)
  296. return -ENOMEM;
  297. nvdec->regs = devm_platform_get_and_ioremap_resource(pdev, 0, NULL);
  298. if (IS_ERR(nvdec->regs))
  299. return PTR_ERR(nvdec->regs);
  300. nvdec->clk = devm_clk_get(dev, NULL);
  301. if (IS_ERR(nvdec->clk)) {
  302. dev_err(&pdev->dev, "failed to get clock\n");
  303. return PTR_ERR(nvdec->clk);
  304. }
  305. err = clk_set_rate(nvdec->clk, ULONG_MAX);
  306. if (err < 0) {
  307. dev_err(&pdev->dev, "failed to set clock rate\n");
  308. return err;
  309. }
  310. err = of_property_read_u32(dev->of_node, "nvidia,host1x-class", &host_class);
  311. if (err < 0)
  312. host_class = HOST1X_CLASS_NVDEC;
  313. nvdec->falcon.dev = dev;
  314. nvdec->falcon.regs = nvdec->regs;
  315. err = falcon_init(&nvdec->falcon);
  316. if (err < 0)
  317. return err;
  318. platform_set_drvdata(pdev, nvdec);
  319. INIT_LIST_HEAD(&nvdec->client.base.list);
  320. nvdec->client.base.ops = &nvdec_client_ops;
  321. nvdec->client.base.dev = dev;
  322. nvdec->client.base.class = host_class;
  323. nvdec->client.base.syncpts = syncpts;
  324. nvdec->client.base.num_syncpts = 1;
  325. nvdec->dev = dev;
  326. INIT_LIST_HEAD(&nvdec->client.list);
  327. nvdec->client.version = nvdec->config->version;
  328. nvdec->client.ops = &nvdec_ops;
  329. err = host1x_client_register(&nvdec->client.base);
  330. if (err < 0) {
  331. dev_err(dev, "failed to register host1x client: %d\n", err);
  332. goto exit_falcon;
  333. }
  334. return 0;
  335. exit_falcon:
  336. falcon_exit(&nvdec->falcon);
  337. return err;
  338. }
  339. static int nvdec_remove(struct platform_device *pdev)
  340. {
  341. struct nvdec *nvdec = platform_get_drvdata(pdev);
  342. int err;
  343. err = host1x_client_unregister(&nvdec->client.base);
  344. if (err < 0) {
  345. dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
  346. err);
  347. return err;
  348. }
  349. falcon_exit(&nvdec->falcon);
  350. return 0;
  351. }
  352. static const struct dev_pm_ops nvdec_pm_ops = {
  353. SET_RUNTIME_PM_OPS(nvdec_runtime_suspend, nvdec_runtime_resume, NULL)
  354. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  355. pm_runtime_force_resume)
  356. };
  357. struct platform_driver tegra_nvdec_driver = {
  358. .driver = {
  359. .name = "tegra-nvdec",
  360. .of_match_table = tegra_nvdec_of_match,
  361. .pm = &nvdec_pm_ops
  362. },
  363. .probe = nvdec_probe,
  364. .remove = nvdec_remove,
  365. };
  366. #if IS_ENABLED(CONFIG_ARCH_TEGRA_210_SOC)
  367. MODULE_FIRMWARE(NVIDIA_TEGRA_210_NVDEC_FIRMWARE);
  368. #endif
  369. #if IS_ENABLED(CONFIG_ARCH_TEGRA_186_SOC)
  370. MODULE_FIRMWARE(NVIDIA_TEGRA_186_NVDEC_FIRMWARE);
  371. #endif
  372. #if IS_ENABLED(CONFIG_ARCH_TEGRA_194_SOC)
  373. MODULE_FIRMWARE(NVIDIA_TEGRA_194_NVDEC_FIRMWARE);
  374. #endif