sun4i_hdmi.h 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * Copyright (C) 2016 Maxime Ripard
  4. *
  5. * Maxime Ripard <[email protected]>
  6. */
  7. #ifndef _SUN4I_HDMI_H_
  8. #define _SUN4I_HDMI_H_
  9. #include <drm/drm_connector.h>
  10. #include <drm/drm_encoder.h>
  11. #include <linux/regmap.h>
  12. #include <media/cec-pin.h>
  13. #define SUN4I_HDMI_CTRL_REG 0x004
  14. #define SUN4I_HDMI_CTRL_ENABLE BIT(31)
  15. #define SUN4I_HDMI_IRQ_REG 0x008
  16. #define SUN4I_HDMI_IRQ_STA_MASK 0x73
  17. #define SUN4I_HDMI_IRQ_STA_FIFO_OF BIT(1)
  18. #define SUN4I_HDMI_IRQ_STA_FIFO_UF BIT(0)
  19. #define SUN4I_HDMI_HPD_REG 0x00c
  20. #define SUN4I_HDMI_HPD_HIGH BIT(0)
  21. #define SUN4I_HDMI_VID_CTRL_REG 0x010
  22. #define SUN4I_HDMI_VID_CTRL_ENABLE BIT(31)
  23. #define SUN4I_HDMI_VID_CTRL_HDMI_MODE BIT(30)
  24. #define SUN4I_HDMI_VID_TIMING_ACT_REG 0x014
  25. #define SUN4I_HDMI_VID_TIMING_BP_REG 0x018
  26. #define SUN4I_HDMI_VID_TIMING_FP_REG 0x01c
  27. #define SUN4I_HDMI_VID_TIMING_SPW_REG 0x020
  28. #define SUN4I_HDMI_VID_TIMING_X(x) ((((x) - 1) & GENMASK(11, 0)))
  29. #define SUN4I_HDMI_VID_TIMING_Y(y) ((((y) - 1) & GENMASK(11, 0)) << 16)
  30. #define SUN4I_HDMI_VID_TIMING_POL_REG 0x024
  31. #define SUN4I_HDMI_VID_TIMING_POL_TX_CLK (0x3e0 << 16)
  32. #define SUN4I_HDMI_VID_TIMING_POL_VSYNC BIT(1)
  33. #define SUN4I_HDMI_VID_TIMING_POL_HSYNC BIT(0)
  34. #define SUN4I_HDMI_AVI_INFOFRAME_REG(n) (0x080 + (n))
  35. #define SUN4I_HDMI_PAD_CTRL0_REG 0x200
  36. #define SUN4I_HDMI_PAD_CTRL0_BIASEN BIT(31)
  37. #define SUN4I_HDMI_PAD_CTRL0_LDOCEN BIT(30)
  38. #define SUN4I_HDMI_PAD_CTRL0_LDODEN BIT(29)
  39. #define SUN4I_HDMI_PAD_CTRL0_PWENC BIT(28)
  40. #define SUN4I_HDMI_PAD_CTRL0_PWEND BIT(27)
  41. #define SUN4I_HDMI_PAD_CTRL0_PWENG BIT(26)
  42. #define SUN4I_HDMI_PAD_CTRL0_CKEN BIT(25)
  43. #define SUN4I_HDMI_PAD_CTRL0_TXEN BIT(23)
  44. #define SUN4I_HDMI_PAD_CTRL1_REG 0x204
  45. #define SUN4I_HDMI_PAD_CTRL1_UNKNOWN BIT(24) /* set on A31 */
  46. #define SUN4I_HDMI_PAD_CTRL1_AMP_OPT BIT(23)
  47. #define SUN4I_HDMI_PAD_CTRL1_AMPCK_OPT BIT(22)
  48. #define SUN4I_HDMI_PAD_CTRL1_EMP_OPT BIT(20)
  49. #define SUN4I_HDMI_PAD_CTRL1_EMPCK_OPT BIT(19)
  50. #define SUN4I_HDMI_PAD_CTRL1_PWSCK BIT(18)
  51. #define SUN4I_HDMI_PAD_CTRL1_PWSDT BIT(17)
  52. #define SUN4I_HDMI_PAD_CTRL1_REG_DEN BIT(15)
  53. #define SUN4I_HDMI_PAD_CTRL1_REG_DENCK BIT(14)
  54. #define SUN4I_HDMI_PAD_CTRL1_REG_EMP(n) (((n) & 7) << 10)
  55. #define SUN4I_HDMI_PAD_CTRL1_HALVE_CLK BIT(6)
  56. #define SUN4I_HDMI_PAD_CTRL1_REG_AMP(n) (((n) & 7) << 3)
  57. /* These bits seem to invert the TMDS data channels */
  58. #define SUN4I_HDMI_PAD_CTRL1_INVERT_R BIT(2)
  59. #define SUN4I_HDMI_PAD_CTRL1_INVERT_G BIT(1)
  60. #define SUN4I_HDMI_PAD_CTRL1_INVERT_B BIT(0)
  61. #define SUN4I_HDMI_PLL_CTRL_REG 0x208
  62. #define SUN4I_HDMI_PLL_CTRL_PLL_EN BIT(31)
  63. #define SUN4I_HDMI_PLL_CTRL_BWS BIT(30)
  64. #define SUN4I_HDMI_PLL_CTRL_HV_IS_33 BIT(29)
  65. #define SUN4I_HDMI_PLL_CTRL_LDO1_EN BIT(28)
  66. #define SUN4I_HDMI_PLL_CTRL_LDO2_EN BIT(27)
  67. #define SUN4I_HDMI_PLL_CTRL_SDIV2 BIT(25)
  68. #define SUN4I_HDMI_PLL_CTRL_VCO_GAIN(n) (((n) & 7) << 20)
  69. #define SUN4I_HDMI_PLL_CTRL_S(n) (((n) & 7) << 17)
  70. #define SUN4I_HDMI_PLL_CTRL_CP_S(n) (((n) & 0x1f) << 12)
  71. #define SUN4I_HDMI_PLL_CTRL_CS(n) (((n) & 0xf) << 8)
  72. #define SUN4I_HDMI_PLL_CTRL_DIV(n) (((n) & 0xf) << 4)
  73. #define SUN4I_HDMI_PLL_CTRL_DIV_MASK GENMASK(7, 4)
  74. #define SUN4I_HDMI_PLL_CTRL_VCO_S(n) ((n) & 0xf)
  75. #define SUN4I_HDMI_PLL_DBG0_REG 0x20c
  76. #define SUN4I_HDMI_PLL_DBG0_TMDS_PARENT(n) (((n) & 1) << 21)
  77. #define SUN4I_HDMI_PLL_DBG0_TMDS_PARENT_MASK BIT(21)
  78. #define SUN4I_HDMI_PLL_DBG0_TMDS_PARENT_SHIFT 21
  79. #define SUN4I_HDMI_CEC 0x214
  80. #define SUN4I_HDMI_CEC_ENABLE BIT(11)
  81. #define SUN4I_HDMI_CEC_TX BIT(9)
  82. #define SUN4I_HDMI_CEC_RX BIT(8)
  83. #define SUN4I_HDMI_PKT_CTRL_REG(n) (0x2f0 + (4 * (n)))
  84. #define SUN4I_HDMI_PKT_CTRL_TYPE(n, t) ((t) << (((n) % 4) * 4))
  85. #define SUN4I_HDMI_UNKNOWN_REG 0x300
  86. #define SUN4I_HDMI_UNKNOWN_INPUT_SYNC BIT(27)
  87. #define SUN4I_HDMI_DDC_CTRL_REG 0x500
  88. #define SUN4I_HDMI_DDC_CTRL_ENABLE BIT(31)
  89. #define SUN4I_HDMI_DDC_CTRL_START_CMD BIT(30)
  90. #define SUN4I_HDMI_DDC_CTRL_FIFO_DIR_MASK BIT(8)
  91. #define SUN4I_HDMI_DDC_CTRL_FIFO_DIR_WRITE (1 << 8)
  92. #define SUN4I_HDMI_DDC_CTRL_FIFO_DIR_READ (0 << 8)
  93. #define SUN4I_HDMI_DDC_CTRL_RESET BIT(0)
  94. #define SUN4I_HDMI_DDC_ADDR_REG 0x504
  95. #define SUN4I_HDMI_DDC_ADDR_SEGMENT(seg) (((seg) & 0xff) << 24)
  96. #define SUN4I_HDMI_DDC_ADDR_EDDC(addr) (((addr) & 0xff) << 16)
  97. #define SUN4I_HDMI_DDC_ADDR_OFFSET(off) (((off) & 0xff) << 8)
  98. #define SUN4I_HDMI_DDC_ADDR_SLAVE(addr) ((addr) & 0xff)
  99. #define SUN4I_HDMI_DDC_INT_STATUS_REG 0x50c
  100. #define SUN4I_HDMI_DDC_INT_STATUS_ILLEGAL_FIFO_OPERATION BIT(7)
  101. #define SUN4I_HDMI_DDC_INT_STATUS_DDC_RX_FIFO_UNDERFLOW BIT(6)
  102. #define SUN4I_HDMI_DDC_INT_STATUS_DDC_TX_FIFO_OVERFLOW BIT(5)
  103. #define SUN4I_HDMI_DDC_INT_STATUS_FIFO_REQUEST BIT(4)
  104. #define SUN4I_HDMI_DDC_INT_STATUS_ARBITRATION_ERROR BIT(3)
  105. #define SUN4I_HDMI_DDC_INT_STATUS_ACK_ERROR BIT(2)
  106. #define SUN4I_HDMI_DDC_INT_STATUS_BUS_ERROR BIT(1)
  107. #define SUN4I_HDMI_DDC_INT_STATUS_TRANSFER_COMPLETE BIT(0)
  108. #define SUN4I_HDMI_DDC_FIFO_CTRL_REG 0x510
  109. #define SUN4I_HDMI_DDC_FIFO_CTRL_CLEAR BIT(31)
  110. #define SUN4I_HDMI_DDC_FIFO_CTRL_RX_THRES(n) (((n) & 0xf) << 4)
  111. #define SUN4I_HDMI_DDC_FIFO_CTRL_RX_THRES_MASK GENMASK(7, 4)
  112. #define SUN4I_HDMI_DDC_FIFO_CTRL_RX_THRES_MAX (BIT(4) - 1)
  113. #define SUN4I_HDMI_DDC_FIFO_CTRL_TX_THRES(n) ((n) & 0xf)
  114. #define SUN4I_HDMI_DDC_FIFO_CTRL_TX_THRES_MASK GENMASK(3, 0)
  115. #define SUN4I_HDMI_DDC_FIFO_CTRL_TX_THRES_MAX (BIT(4) - 1)
  116. #define SUN4I_HDMI_DDC_FIFO_DATA_REG 0x518
  117. #define SUN4I_HDMI_DDC_BYTE_COUNT_REG 0x51c
  118. #define SUN4I_HDMI_DDC_BYTE_COUNT_MAX (BIT(10) - 1)
  119. #define SUN4I_HDMI_DDC_CMD_REG 0x520
  120. #define SUN4I_HDMI_DDC_CMD_EXPLICIT_EDDC_READ 6
  121. #define SUN4I_HDMI_DDC_CMD_IMPLICIT_READ 5
  122. #define SUN4I_HDMI_DDC_CMD_IMPLICIT_WRITE 3
  123. #define SUN4I_HDMI_DDC_CLK_REG 0x528
  124. #define SUN4I_HDMI_DDC_CLK_M(m) (((m) & 0xf) << 3)
  125. #define SUN4I_HDMI_DDC_CLK_N(n) ((n) & 0x7)
  126. #define SUN4I_HDMI_DDC_LINE_CTRL_REG 0x540
  127. #define SUN4I_HDMI_DDC_LINE_CTRL_SDA_ENABLE BIT(9)
  128. #define SUN4I_HDMI_DDC_LINE_CTRL_SCL_ENABLE BIT(8)
  129. #define SUN4I_HDMI_DDC_FIFO_SIZE 16
  130. /* A31 specific */
  131. #define SUN6I_HDMI_DDC_CTRL_REG 0x500
  132. #define SUN6I_HDMI_DDC_CTRL_RESET BIT(31)
  133. #define SUN6I_HDMI_DDC_CTRL_START_CMD BIT(27)
  134. #define SUN6I_HDMI_DDC_CTRL_SDA_ENABLE BIT(6)
  135. #define SUN6I_HDMI_DDC_CTRL_SCL_ENABLE BIT(4)
  136. #define SUN6I_HDMI_DDC_CTRL_ENABLE BIT(0)
  137. #define SUN6I_HDMI_DDC_CMD_REG 0x508
  138. #define SUN6I_HDMI_DDC_CMD_BYTE_COUNT(count) ((count) << 16)
  139. /* command types in lower 3 bits are the same as sun4i */
  140. #define SUN6I_HDMI_DDC_ADDR_REG 0x50c
  141. #define SUN6I_HDMI_DDC_ADDR_SEGMENT(seg) (((seg) & 0xff) << 24)
  142. #define SUN6I_HDMI_DDC_ADDR_EDDC(addr) (((addr) & 0xff) << 16)
  143. #define SUN6I_HDMI_DDC_ADDR_OFFSET(off) (((off) & 0xff) << 8)
  144. #define SUN6I_HDMI_DDC_ADDR_SLAVE(addr) (((addr) & 0xff) << 1)
  145. #define SUN6I_HDMI_DDC_INT_STATUS_REG 0x514
  146. #define SUN6I_HDMI_DDC_INT_STATUS_TIMEOUT BIT(8)
  147. /* lower 8 bits are the same as sun4i */
  148. #define SUN6I_HDMI_DDC_FIFO_CTRL_REG 0x518
  149. #define SUN6I_HDMI_DDC_FIFO_CTRL_CLEAR BIT(15)
  150. /* lower 9 bits are the same as sun4i */
  151. #define SUN6I_HDMI_DDC_CLK_REG 0x520
  152. /* DDC CLK bit fields are the same, but the formula is not */
  153. #define SUN6I_HDMI_DDC_FIFO_DATA_REG 0x580
  154. enum sun4i_hdmi_pkt_type {
  155. SUN4I_HDMI_PKT_AVI = 2,
  156. SUN4I_HDMI_PKT_END = 15,
  157. };
  158. struct sun4i_hdmi_variant {
  159. bool has_ddc_parent_clk;
  160. bool has_reset_control;
  161. u32 pad_ctrl0_init_val;
  162. u32 pad_ctrl1_init_val;
  163. u32 pll_ctrl_init_val;
  164. struct reg_field ddc_clk_reg;
  165. u8 ddc_clk_pre_divider;
  166. u8 ddc_clk_m_offset;
  167. u8 tmds_clk_div_offset;
  168. /* Register fields for I2C adapter */
  169. struct reg_field field_ddc_en;
  170. struct reg_field field_ddc_start;
  171. struct reg_field field_ddc_reset;
  172. struct reg_field field_ddc_addr_reg;
  173. struct reg_field field_ddc_slave_addr;
  174. struct reg_field field_ddc_int_mask;
  175. struct reg_field field_ddc_int_status;
  176. struct reg_field field_ddc_fifo_clear;
  177. struct reg_field field_ddc_fifo_rx_thres;
  178. struct reg_field field_ddc_fifo_tx_thres;
  179. struct reg_field field_ddc_byte_count;
  180. struct reg_field field_ddc_cmd;
  181. struct reg_field field_ddc_sda_en;
  182. struct reg_field field_ddc_sck_en;
  183. /* DDC FIFO register offset */
  184. u32 ddc_fifo_reg;
  185. /*
  186. * DDC FIFO threshold boundary conditions
  187. *
  188. * This is used to cope with the threshold boundary condition
  189. * being slightly different on sun5i and sun6i.
  190. *
  191. * On sun5i the threshold is exclusive, i.e. does not include,
  192. * the value of the threshold. ( > for RX; < for TX )
  193. * On sun6i the threshold is inclusive, i.e. includes, the
  194. * value of the threshold. ( >= for RX; <= for TX )
  195. */
  196. bool ddc_fifo_thres_incl;
  197. bool ddc_fifo_has_dir;
  198. };
  199. struct sun4i_hdmi {
  200. struct drm_connector connector;
  201. struct drm_encoder encoder;
  202. struct device *dev;
  203. void __iomem *base;
  204. struct regmap *regmap;
  205. /* Reset control */
  206. struct reset_control *reset;
  207. /* Parent clocks */
  208. struct clk *bus_clk;
  209. struct clk *mod_clk;
  210. struct clk *ddc_parent_clk;
  211. struct clk *pll0_clk;
  212. struct clk *pll1_clk;
  213. /* And the clocks we create */
  214. struct clk *ddc_clk;
  215. struct clk *tmds_clk;
  216. struct i2c_adapter *i2c;
  217. struct i2c_adapter *ddc_i2c;
  218. /* Regmap fields for I2C adapter */
  219. struct regmap_field *field_ddc_en;
  220. struct regmap_field *field_ddc_start;
  221. struct regmap_field *field_ddc_reset;
  222. struct regmap_field *field_ddc_addr_reg;
  223. struct regmap_field *field_ddc_slave_addr;
  224. struct regmap_field *field_ddc_int_mask;
  225. struct regmap_field *field_ddc_int_status;
  226. struct regmap_field *field_ddc_fifo_clear;
  227. struct regmap_field *field_ddc_fifo_rx_thres;
  228. struct regmap_field *field_ddc_fifo_tx_thres;
  229. struct regmap_field *field_ddc_byte_count;
  230. struct regmap_field *field_ddc_cmd;
  231. struct regmap_field *field_ddc_sda_en;
  232. struct regmap_field *field_ddc_sck_en;
  233. struct sun4i_drv *drv;
  234. struct cec_adapter *cec_adap;
  235. const struct sun4i_hdmi_variant *variant;
  236. };
  237. int sun4i_ddc_create(struct sun4i_hdmi *hdmi, struct clk *clk);
  238. int sun4i_tmds_create(struct sun4i_hdmi *hdmi);
  239. int sun4i_hdmi_i2c_create(struct device *dev, struct sun4i_hdmi *hdmi);
  240. #endif /* _SUN4I_HDMI_H_ */