sun4i_frontend.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2017 Free Electrons
  4. * Maxime Ripard <[email protected]>
  5. */
  6. #include <linux/clk.h>
  7. #include <linux/component.h>
  8. #include <linux/module.h>
  9. #include <linux/of_device.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/pm_runtime.h>
  12. #include <linux/regmap.h>
  13. #include <linux/reset.h>
  14. #include <drm/drm_device.h>
  15. #include <drm/drm_fb_dma_helper.h>
  16. #include <drm/drm_fourcc.h>
  17. #include <drm/drm_framebuffer.h>
  18. #include <drm/drm_gem_dma_helper.h>
  19. #include <drm/drm_plane.h>
  20. #include "sun4i_drv.h"
  21. #include "sun4i_frontend.h"
  22. static const u32 sun4i_frontend_vert_coef[32] = {
  23. 0x00004000, 0x000140ff, 0x00033ffe, 0x00043ffd,
  24. 0x00063efc, 0xff083dfc, 0x000a3bfb, 0xff0d39fb,
  25. 0xff0f37fb, 0xff1136fa, 0xfe1433fb, 0xfe1631fb,
  26. 0xfd192ffb, 0xfd1c2cfb, 0xfd1f29fb, 0xfc2127fc,
  27. 0xfc2424fc, 0xfc2721fc, 0xfb291ffd, 0xfb2c1cfd,
  28. 0xfb2f19fd, 0xfb3116fe, 0xfb3314fe, 0xfa3611ff,
  29. 0xfb370fff, 0xfb390dff, 0xfb3b0a00, 0xfc3d08ff,
  30. 0xfc3e0600, 0xfd3f0400, 0xfe3f0300, 0xff400100,
  31. };
  32. static const u32 sun4i_frontend_horz_coef[64] = {
  33. 0x40000000, 0x00000000, 0x40fe0000, 0x0000ff03,
  34. 0x3ffd0000, 0x0000ff05, 0x3ffc0000, 0x0000ff06,
  35. 0x3efb0000, 0x0000ff08, 0x3dfb0000, 0x0000ff09,
  36. 0x3bfa0000, 0x0000fe0d, 0x39fa0000, 0x0000fe0f,
  37. 0x38fa0000, 0x0000fe10, 0x36fa0000, 0x0000fe12,
  38. 0x33fa0000, 0x0000fd16, 0x31fa0000, 0x0000fd18,
  39. 0x2ffa0000, 0x0000fd1a, 0x2cfa0000, 0x0000fc1e,
  40. 0x29fa0000, 0x0000fc21, 0x27fb0000, 0x0000fb23,
  41. 0x24fb0000, 0x0000fb26, 0x21fb0000, 0x0000fb29,
  42. 0x1ffc0000, 0x0000fa2b, 0x1cfc0000, 0x0000fa2e,
  43. 0x19fd0000, 0x0000fa30, 0x16fd0000, 0x0000fa33,
  44. 0x14fd0000, 0x0000fa35, 0x11fe0000, 0x0000fa37,
  45. 0x0ffe0000, 0x0000fa39, 0x0dfe0000, 0x0000fa3b,
  46. 0x0afe0000, 0x0000fa3e, 0x08ff0000, 0x0000fb3e,
  47. 0x06ff0000, 0x0000fb40, 0x05ff0000, 0x0000fc40,
  48. 0x03ff0000, 0x0000fd41, 0x01ff0000, 0x0000fe42,
  49. };
  50. /*
  51. * These coefficients are taken from the A33 BSP from Allwinner.
  52. *
  53. * The first three values of each row are coded as 13-bit signed fixed-point
  54. * numbers, with 10 bits for the fractional part. The fourth value is a
  55. * constant coded as a 14-bit signed fixed-point number with 4 bits for the
  56. * fractional part.
  57. *
  58. * The values in table order give the following colorspace translation:
  59. * G = 1.164 * Y - 0.391 * U - 0.813 * V + 135
  60. * R = 1.164 * Y + 1.596 * V - 222
  61. * B = 1.164 * Y + 2.018 * U + 276
  62. *
  63. * This seems to be a conversion from Y[16:235] UV[16:240] to RGB[0:255],
  64. * following the BT601 spec.
  65. */
  66. const u32 sunxi_bt601_yuv2rgb_coef[12] = {
  67. 0x000004a7, 0x00001e6f, 0x00001cbf, 0x00000877,
  68. 0x000004a7, 0x00000000, 0x00000662, 0x00003211,
  69. 0x000004a7, 0x00000812, 0x00000000, 0x00002eb1,
  70. };
  71. EXPORT_SYMBOL(sunxi_bt601_yuv2rgb_coef);
  72. static void sun4i_frontend_scaler_init(struct sun4i_frontend *frontend)
  73. {
  74. int i;
  75. if (frontend->data->has_coef_access_ctrl)
  76. regmap_write_bits(frontend->regs, SUN4I_FRONTEND_FRM_CTRL_REG,
  77. SUN4I_FRONTEND_FRM_CTRL_COEF_ACCESS_CTRL,
  78. SUN4I_FRONTEND_FRM_CTRL_COEF_ACCESS_CTRL);
  79. for (i = 0; i < 32; i++) {
  80. regmap_write(frontend->regs, SUN4I_FRONTEND_CH0_HORZCOEF0_REG(i),
  81. sun4i_frontend_horz_coef[2 * i]);
  82. regmap_write(frontend->regs, SUN4I_FRONTEND_CH1_HORZCOEF0_REG(i),
  83. sun4i_frontend_horz_coef[2 * i]);
  84. regmap_write(frontend->regs, SUN4I_FRONTEND_CH0_HORZCOEF1_REG(i),
  85. sun4i_frontend_horz_coef[2 * i + 1]);
  86. regmap_write(frontend->regs, SUN4I_FRONTEND_CH1_HORZCOEF1_REG(i),
  87. sun4i_frontend_horz_coef[2 * i + 1]);
  88. regmap_write(frontend->regs, SUN4I_FRONTEND_CH0_VERTCOEF_REG(i),
  89. sun4i_frontend_vert_coef[i]);
  90. regmap_write(frontend->regs, SUN4I_FRONTEND_CH1_VERTCOEF_REG(i),
  91. sun4i_frontend_vert_coef[i]);
  92. }
  93. if (frontend->data->has_coef_rdy)
  94. regmap_write_bits(frontend->regs,
  95. SUN4I_FRONTEND_FRM_CTRL_REG,
  96. SUN4I_FRONTEND_FRM_CTRL_COEF_RDY,
  97. SUN4I_FRONTEND_FRM_CTRL_COEF_RDY);
  98. }
  99. int sun4i_frontend_init(struct sun4i_frontend *frontend)
  100. {
  101. return pm_runtime_get_sync(frontend->dev);
  102. }
  103. EXPORT_SYMBOL(sun4i_frontend_init);
  104. void sun4i_frontend_exit(struct sun4i_frontend *frontend)
  105. {
  106. pm_runtime_put(frontend->dev);
  107. }
  108. EXPORT_SYMBOL(sun4i_frontend_exit);
  109. static bool sun4i_frontend_format_chroma_requires_swap(uint32_t fmt)
  110. {
  111. switch (fmt) {
  112. case DRM_FORMAT_YVU411:
  113. case DRM_FORMAT_YVU420:
  114. case DRM_FORMAT_YVU422:
  115. case DRM_FORMAT_YVU444:
  116. return true;
  117. default:
  118. return false;
  119. }
  120. }
  121. static bool sun4i_frontend_format_supports_tiling(uint32_t fmt)
  122. {
  123. switch (fmt) {
  124. case DRM_FORMAT_NV12:
  125. case DRM_FORMAT_NV16:
  126. case DRM_FORMAT_NV21:
  127. case DRM_FORMAT_NV61:
  128. case DRM_FORMAT_YUV411:
  129. case DRM_FORMAT_YUV420:
  130. case DRM_FORMAT_YUV422:
  131. case DRM_FORMAT_YVU420:
  132. case DRM_FORMAT_YVU422:
  133. case DRM_FORMAT_YVU411:
  134. return true;
  135. default:
  136. return false;
  137. }
  138. }
  139. void sun4i_frontend_update_buffer(struct sun4i_frontend *frontend,
  140. struct drm_plane *plane)
  141. {
  142. struct drm_plane_state *state = plane->state;
  143. struct drm_framebuffer *fb = state->fb;
  144. unsigned int strides[3] = {};
  145. dma_addr_t dma_addr;
  146. bool swap;
  147. if (fb->modifier == DRM_FORMAT_MOD_ALLWINNER_TILED) {
  148. unsigned int width = state->src_w >> 16;
  149. unsigned int offset;
  150. strides[0] = SUN4I_FRONTEND_LINESTRD_TILED(fb->pitches[0]);
  151. /*
  152. * The X1 offset is the offset to the bottom-right point in the
  153. * end tile, which is the final pixel (at offset width - 1)
  154. * within the end tile (with a 32-byte mask).
  155. */
  156. offset = (width - 1) & (32 - 1);
  157. regmap_write(frontend->regs, SUN4I_FRONTEND_TB_OFF0_REG,
  158. SUN4I_FRONTEND_TB_OFF_X1(offset));
  159. if (fb->format->num_planes > 1) {
  160. strides[1] =
  161. SUN4I_FRONTEND_LINESTRD_TILED(fb->pitches[1]);
  162. regmap_write(frontend->regs, SUN4I_FRONTEND_TB_OFF1_REG,
  163. SUN4I_FRONTEND_TB_OFF_X1(offset));
  164. }
  165. if (fb->format->num_planes > 2) {
  166. strides[2] =
  167. SUN4I_FRONTEND_LINESTRD_TILED(fb->pitches[2]);
  168. regmap_write(frontend->regs, SUN4I_FRONTEND_TB_OFF2_REG,
  169. SUN4I_FRONTEND_TB_OFF_X1(offset));
  170. }
  171. } else {
  172. strides[0] = fb->pitches[0];
  173. if (fb->format->num_planes > 1)
  174. strides[1] = fb->pitches[1];
  175. if (fb->format->num_planes > 2)
  176. strides[2] = fb->pitches[2];
  177. }
  178. /* Set the line width */
  179. DRM_DEBUG_DRIVER("Frontend stride: %d bytes\n", fb->pitches[0]);
  180. regmap_write(frontend->regs, SUN4I_FRONTEND_LINESTRD0_REG,
  181. strides[0]);
  182. if (fb->format->num_planes > 1)
  183. regmap_write(frontend->regs, SUN4I_FRONTEND_LINESTRD1_REG,
  184. strides[1]);
  185. if (fb->format->num_planes > 2)
  186. regmap_write(frontend->regs, SUN4I_FRONTEND_LINESTRD2_REG,
  187. strides[2]);
  188. /* Some planar formats require chroma channel swapping by hand. */
  189. swap = sun4i_frontend_format_chroma_requires_swap(fb->format->format);
  190. /* Set the physical address of the buffer in memory */
  191. dma_addr = drm_fb_dma_get_gem_addr(fb, state, 0);
  192. DRM_DEBUG_DRIVER("Setting buffer #0 address to %pad\n", &dma_addr);
  193. regmap_write(frontend->regs, SUN4I_FRONTEND_BUF_ADDR0_REG, dma_addr);
  194. if (fb->format->num_planes > 1) {
  195. dma_addr = drm_fb_dma_get_gem_addr(fb, state, swap ? 2 : 1);
  196. DRM_DEBUG_DRIVER("Setting buffer #1 address to %pad\n",
  197. &dma_addr);
  198. regmap_write(frontend->regs, SUN4I_FRONTEND_BUF_ADDR1_REG,
  199. dma_addr);
  200. }
  201. if (fb->format->num_planes > 2) {
  202. dma_addr = drm_fb_dma_get_gem_addr(fb, state, swap ? 1 : 2);
  203. DRM_DEBUG_DRIVER("Setting buffer #2 address to %pad\n",
  204. &dma_addr);
  205. regmap_write(frontend->regs, SUN4I_FRONTEND_BUF_ADDR2_REG,
  206. dma_addr);
  207. }
  208. }
  209. EXPORT_SYMBOL(sun4i_frontend_update_buffer);
  210. static int
  211. sun4i_frontend_drm_format_to_input_fmt(const struct drm_format_info *format,
  212. u32 *val)
  213. {
  214. if (!format->is_yuv)
  215. *val = SUN4I_FRONTEND_INPUT_FMT_DATA_FMT_RGB;
  216. else if (drm_format_info_is_yuv_sampling_411(format))
  217. *val = SUN4I_FRONTEND_INPUT_FMT_DATA_FMT_YUV411;
  218. else if (drm_format_info_is_yuv_sampling_420(format))
  219. *val = SUN4I_FRONTEND_INPUT_FMT_DATA_FMT_YUV420;
  220. else if (drm_format_info_is_yuv_sampling_422(format))
  221. *val = SUN4I_FRONTEND_INPUT_FMT_DATA_FMT_YUV422;
  222. else if (drm_format_info_is_yuv_sampling_444(format))
  223. *val = SUN4I_FRONTEND_INPUT_FMT_DATA_FMT_YUV444;
  224. else
  225. return -EINVAL;
  226. return 0;
  227. }
  228. static int
  229. sun4i_frontend_drm_format_to_input_mode(const struct drm_format_info *format,
  230. uint64_t modifier, u32 *val)
  231. {
  232. bool tiled = (modifier == DRM_FORMAT_MOD_ALLWINNER_TILED);
  233. switch (format->num_planes) {
  234. case 1:
  235. *val = SUN4I_FRONTEND_INPUT_FMT_DATA_MOD_PACKED;
  236. return 0;
  237. case 2:
  238. *val = tiled ? SUN4I_FRONTEND_INPUT_FMT_DATA_MOD_MB32_SEMIPLANAR
  239. : SUN4I_FRONTEND_INPUT_FMT_DATA_MOD_SEMIPLANAR;
  240. return 0;
  241. case 3:
  242. *val = tiled ? SUN4I_FRONTEND_INPUT_FMT_DATA_MOD_MB32_PLANAR
  243. : SUN4I_FRONTEND_INPUT_FMT_DATA_MOD_PLANAR;
  244. return 0;
  245. default:
  246. return -EINVAL;
  247. }
  248. }
  249. static int
  250. sun4i_frontend_drm_format_to_input_sequence(const struct drm_format_info *format,
  251. u32 *val)
  252. {
  253. /* Planar formats have an explicit input sequence. */
  254. if (drm_format_info_is_yuv_planar(format)) {
  255. *val = 0;
  256. return 0;
  257. }
  258. switch (format->format) {
  259. case DRM_FORMAT_BGRX8888:
  260. *val = SUN4I_FRONTEND_INPUT_FMT_DATA_PS_BGRX;
  261. return 0;
  262. case DRM_FORMAT_NV12:
  263. *val = SUN4I_FRONTEND_INPUT_FMT_DATA_PS_UV;
  264. return 0;
  265. case DRM_FORMAT_NV16:
  266. *val = SUN4I_FRONTEND_INPUT_FMT_DATA_PS_UV;
  267. return 0;
  268. case DRM_FORMAT_NV21:
  269. *val = SUN4I_FRONTEND_INPUT_FMT_DATA_PS_VU;
  270. return 0;
  271. case DRM_FORMAT_NV61:
  272. *val = SUN4I_FRONTEND_INPUT_FMT_DATA_PS_VU;
  273. return 0;
  274. case DRM_FORMAT_UYVY:
  275. *val = SUN4I_FRONTEND_INPUT_FMT_DATA_PS_UYVY;
  276. return 0;
  277. case DRM_FORMAT_VYUY:
  278. *val = SUN4I_FRONTEND_INPUT_FMT_DATA_PS_VYUY;
  279. return 0;
  280. case DRM_FORMAT_XRGB8888:
  281. *val = SUN4I_FRONTEND_INPUT_FMT_DATA_PS_XRGB;
  282. return 0;
  283. case DRM_FORMAT_YUYV:
  284. *val = SUN4I_FRONTEND_INPUT_FMT_DATA_PS_YUYV;
  285. return 0;
  286. case DRM_FORMAT_YVYU:
  287. *val = SUN4I_FRONTEND_INPUT_FMT_DATA_PS_YVYU;
  288. return 0;
  289. default:
  290. return -EINVAL;
  291. }
  292. }
  293. static int sun4i_frontend_drm_format_to_output_fmt(uint32_t fmt, u32 *val)
  294. {
  295. switch (fmt) {
  296. case DRM_FORMAT_BGRX8888:
  297. *val = SUN4I_FRONTEND_OUTPUT_FMT_DATA_FMT_BGRX8888;
  298. return 0;
  299. case DRM_FORMAT_XRGB8888:
  300. *val = SUN4I_FRONTEND_OUTPUT_FMT_DATA_FMT_XRGB8888;
  301. return 0;
  302. default:
  303. return -EINVAL;
  304. }
  305. }
  306. static const uint32_t sun4i_frontend_formats[] = {
  307. DRM_FORMAT_BGRX8888,
  308. DRM_FORMAT_NV12,
  309. DRM_FORMAT_NV16,
  310. DRM_FORMAT_NV21,
  311. DRM_FORMAT_NV61,
  312. DRM_FORMAT_UYVY,
  313. DRM_FORMAT_VYUY,
  314. DRM_FORMAT_XRGB8888,
  315. DRM_FORMAT_YUV411,
  316. DRM_FORMAT_YUV420,
  317. DRM_FORMAT_YUV422,
  318. DRM_FORMAT_YUV444,
  319. DRM_FORMAT_YUYV,
  320. DRM_FORMAT_YVU411,
  321. DRM_FORMAT_YVU420,
  322. DRM_FORMAT_YVU422,
  323. DRM_FORMAT_YVU444,
  324. DRM_FORMAT_YVYU,
  325. };
  326. bool sun4i_frontend_format_is_supported(uint32_t fmt, uint64_t modifier)
  327. {
  328. unsigned int i;
  329. if (modifier == DRM_FORMAT_MOD_ALLWINNER_TILED)
  330. return sun4i_frontend_format_supports_tiling(fmt);
  331. else if (modifier != DRM_FORMAT_MOD_LINEAR)
  332. return false;
  333. for (i = 0; i < ARRAY_SIZE(sun4i_frontend_formats); i++)
  334. if (sun4i_frontend_formats[i] == fmt)
  335. return true;
  336. return false;
  337. }
  338. EXPORT_SYMBOL(sun4i_frontend_format_is_supported);
  339. int sun4i_frontend_update_formats(struct sun4i_frontend *frontend,
  340. struct drm_plane *plane, uint32_t out_fmt)
  341. {
  342. struct drm_plane_state *state = plane->state;
  343. struct drm_framebuffer *fb = state->fb;
  344. const struct drm_format_info *format = fb->format;
  345. uint64_t modifier = fb->modifier;
  346. unsigned int ch1_phase_idx;
  347. u32 out_fmt_val;
  348. u32 in_fmt_val, in_mod_val, in_ps_val;
  349. unsigned int i;
  350. u32 bypass;
  351. int ret;
  352. ret = sun4i_frontend_drm_format_to_input_fmt(format, &in_fmt_val);
  353. if (ret) {
  354. DRM_DEBUG_DRIVER("Invalid input format\n");
  355. return ret;
  356. }
  357. ret = sun4i_frontend_drm_format_to_input_mode(format, modifier,
  358. &in_mod_val);
  359. if (ret) {
  360. DRM_DEBUG_DRIVER("Invalid input mode\n");
  361. return ret;
  362. }
  363. ret = sun4i_frontend_drm_format_to_input_sequence(format, &in_ps_val);
  364. if (ret) {
  365. DRM_DEBUG_DRIVER("Invalid pixel sequence\n");
  366. return ret;
  367. }
  368. ret = sun4i_frontend_drm_format_to_output_fmt(out_fmt, &out_fmt_val);
  369. if (ret) {
  370. DRM_DEBUG_DRIVER("Invalid output format\n");
  371. return ret;
  372. }
  373. /*
  374. * I have no idea what this does exactly, but it seems to be
  375. * related to the scaler FIR filter phase parameters.
  376. */
  377. ch1_phase_idx = (format->num_planes > 1) ? 1 : 0;
  378. regmap_write(frontend->regs, SUN4I_FRONTEND_CH0_HORZPHASE_REG,
  379. frontend->data->ch_phase[0]);
  380. regmap_write(frontend->regs, SUN4I_FRONTEND_CH1_HORZPHASE_REG,
  381. frontend->data->ch_phase[ch1_phase_idx]);
  382. regmap_write(frontend->regs, SUN4I_FRONTEND_CH0_VERTPHASE0_REG,
  383. frontend->data->ch_phase[0]);
  384. regmap_write(frontend->regs, SUN4I_FRONTEND_CH1_VERTPHASE0_REG,
  385. frontend->data->ch_phase[ch1_phase_idx]);
  386. regmap_write(frontend->regs, SUN4I_FRONTEND_CH0_VERTPHASE1_REG,
  387. frontend->data->ch_phase[0]);
  388. regmap_write(frontend->regs, SUN4I_FRONTEND_CH1_VERTPHASE1_REG,
  389. frontend->data->ch_phase[ch1_phase_idx]);
  390. /*
  391. * Checking the input format is sufficient since we currently only
  392. * support RGB output formats to the backend. If YUV output formats
  393. * ever get supported, an YUV input and output would require bypassing
  394. * the CSC engine too.
  395. */
  396. if (format->is_yuv) {
  397. /* Setup the CSC engine for YUV to RGB conversion. */
  398. bypass = 0;
  399. for (i = 0; i < ARRAY_SIZE(sunxi_bt601_yuv2rgb_coef); i++)
  400. regmap_write(frontend->regs,
  401. SUN4I_FRONTEND_CSC_COEF_REG(i),
  402. sunxi_bt601_yuv2rgb_coef[i]);
  403. } else {
  404. bypass = SUN4I_FRONTEND_BYPASS_CSC_EN;
  405. }
  406. regmap_update_bits(frontend->regs, SUN4I_FRONTEND_BYPASS_REG,
  407. SUN4I_FRONTEND_BYPASS_CSC_EN, bypass);
  408. regmap_write(frontend->regs, SUN4I_FRONTEND_INPUT_FMT_REG,
  409. in_mod_val | in_fmt_val | in_ps_val);
  410. /*
  411. * TODO: It look like the A31 and A80 at least will need the
  412. * bit 7 (ALPHA_EN) enabled when using a format with alpha (so
  413. * ARGB8888).
  414. */
  415. regmap_write(frontend->regs, SUN4I_FRONTEND_OUTPUT_FMT_REG,
  416. out_fmt_val);
  417. return 0;
  418. }
  419. EXPORT_SYMBOL(sun4i_frontend_update_formats);
  420. void sun4i_frontend_update_coord(struct sun4i_frontend *frontend,
  421. struct drm_plane *plane)
  422. {
  423. struct drm_plane_state *state = plane->state;
  424. struct drm_framebuffer *fb = state->fb;
  425. uint32_t luma_width, luma_height;
  426. uint32_t chroma_width, chroma_height;
  427. /* Set height and width */
  428. DRM_DEBUG_DRIVER("Frontend size W: %u H: %u\n",
  429. state->crtc_w, state->crtc_h);
  430. luma_width = state->src_w >> 16;
  431. luma_height = state->src_h >> 16;
  432. chroma_width = DIV_ROUND_UP(luma_width, fb->format->hsub);
  433. chroma_height = DIV_ROUND_UP(luma_height, fb->format->vsub);
  434. regmap_write(frontend->regs, SUN4I_FRONTEND_CH0_INSIZE_REG,
  435. SUN4I_FRONTEND_INSIZE(luma_height, luma_width));
  436. regmap_write(frontend->regs, SUN4I_FRONTEND_CH1_INSIZE_REG,
  437. SUN4I_FRONTEND_INSIZE(chroma_height, chroma_width));
  438. regmap_write(frontend->regs, SUN4I_FRONTEND_CH0_OUTSIZE_REG,
  439. SUN4I_FRONTEND_OUTSIZE(state->crtc_h, state->crtc_w));
  440. regmap_write(frontend->regs, SUN4I_FRONTEND_CH1_OUTSIZE_REG,
  441. SUN4I_FRONTEND_OUTSIZE(state->crtc_h, state->crtc_w));
  442. regmap_write(frontend->regs, SUN4I_FRONTEND_CH0_HORZFACT_REG,
  443. (luma_width << 16) / state->crtc_w);
  444. regmap_write(frontend->regs, SUN4I_FRONTEND_CH1_HORZFACT_REG,
  445. (chroma_width << 16) / state->crtc_w);
  446. regmap_write(frontend->regs, SUN4I_FRONTEND_CH0_VERTFACT_REG,
  447. (luma_height << 16) / state->crtc_h);
  448. regmap_write(frontend->regs, SUN4I_FRONTEND_CH1_VERTFACT_REG,
  449. (chroma_height << 16) / state->crtc_h);
  450. regmap_write_bits(frontend->regs, SUN4I_FRONTEND_FRM_CTRL_REG,
  451. SUN4I_FRONTEND_FRM_CTRL_REG_RDY,
  452. SUN4I_FRONTEND_FRM_CTRL_REG_RDY);
  453. }
  454. EXPORT_SYMBOL(sun4i_frontend_update_coord);
  455. int sun4i_frontend_enable(struct sun4i_frontend *frontend)
  456. {
  457. regmap_write_bits(frontend->regs, SUN4I_FRONTEND_FRM_CTRL_REG,
  458. SUN4I_FRONTEND_FRM_CTRL_FRM_START,
  459. SUN4I_FRONTEND_FRM_CTRL_FRM_START);
  460. return 0;
  461. }
  462. EXPORT_SYMBOL(sun4i_frontend_enable);
  463. static const struct regmap_config sun4i_frontend_regmap_config = {
  464. .reg_bits = 32,
  465. .val_bits = 32,
  466. .reg_stride = 4,
  467. .max_register = 0x0a14,
  468. };
  469. static int sun4i_frontend_bind(struct device *dev, struct device *master,
  470. void *data)
  471. {
  472. struct platform_device *pdev = to_platform_device(dev);
  473. struct sun4i_frontend *frontend;
  474. struct drm_device *drm = data;
  475. struct sun4i_drv *drv = drm->dev_private;
  476. void __iomem *regs;
  477. frontend = devm_kzalloc(dev, sizeof(*frontend), GFP_KERNEL);
  478. if (!frontend)
  479. return -ENOMEM;
  480. dev_set_drvdata(dev, frontend);
  481. frontend->dev = dev;
  482. frontend->node = dev->of_node;
  483. frontend->data = of_device_get_match_data(dev);
  484. if (!frontend->data)
  485. return -ENODEV;
  486. regs = devm_platform_ioremap_resource(pdev, 0);
  487. if (IS_ERR(regs))
  488. return PTR_ERR(regs);
  489. frontend->regs = devm_regmap_init_mmio(dev, regs,
  490. &sun4i_frontend_regmap_config);
  491. if (IS_ERR(frontend->regs)) {
  492. dev_err(dev, "Couldn't create the frontend regmap\n");
  493. return PTR_ERR(frontend->regs);
  494. }
  495. frontend->reset = devm_reset_control_get(dev, NULL);
  496. if (IS_ERR(frontend->reset)) {
  497. dev_err(dev, "Couldn't get our reset line\n");
  498. return PTR_ERR(frontend->reset);
  499. }
  500. frontend->bus_clk = devm_clk_get(dev, "ahb");
  501. if (IS_ERR(frontend->bus_clk)) {
  502. dev_err(dev, "Couldn't get our bus clock\n");
  503. return PTR_ERR(frontend->bus_clk);
  504. }
  505. frontend->mod_clk = devm_clk_get(dev, "mod");
  506. if (IS_ERR(frontend->mod_clk)) {
  507. dev_err(dev, "Couldn't get our mod clock\n");
  508. return PTR_ERR(frontend->mod_clk);
  509. }
  510. frontend->ram_clk = devm_clk_get(dev, "ram");
  511. if (IS_ERR(frontend->ram_clk)) {
  512. dev_err(dev, "Couldn't get our ram clock\n");
  513. return PTR_ERR(frontend->ram_clk);
  514. }
  515. list_add_tail(&frontend->list, &drv->frontend_list);
  516. pm_runtime_enable(dev);
  517. return 0;
  518. }
  519. static void sun4i_frontend_unbind(struct device *dev, struct device *master,
  520. void *data)
  521. {
  522. struct sun4i_frontend *frontend = dev_get_drvdata(dev);
  523. list_del(&frontend->list);
  524. pm_runtime_force_suspend(dev);
  525. }
  526. static const struct component_ops sun4i_frontend_ops = {
  527. .bind = sun4i_frontend_bind,
  528. .unbind = sun4i_frontend_unbind,
  529. };
  530. static int sun4i_frontend_probe(struct platform_device *pdev)
  531. {
  532. return component_add(&pdev->dev, &sun4i_frontend_ops);
  533. }
  534. static int sun4i_frontend_remove(struct platform_device *pdev)
  535. {
  536. component_del(&pdev->dev, &sun4i_frontend_ops);
  537. return 0;
  538. }
  539. static int sun4i_frontend_runtime_resume(struct device *dev)
  540. {
  541. struct sun4i_frontend *frontend = dev_get_drvdata(dev);
  542. int ret;
  543. clk_set_rate(frontend->mod_clk, 300000000);
  544. clk_prepare_enable(frontend->bus_clk);
  545. clk_prepare_enable(frontend->mod_clk);
  546. clk_prepare_enable(frontend->ram_clk);
  547. ret = reset_control_reset(frontend->reset);
  548. if (ret) {
  549. dev_err(dev, "Couldn't reset our device\n");
  550. return ret;
  551. }
  552. regmap_update_bits(frontend->regs, SUN4I_FRONTEND_EN_REG,
  553. SUN4I_FRONTEND_EN_EN,
  554. SUN4I_FRONTEND_EN_EN);
  555. sun4i_frontend_scaler_init(frontend);
  556. return 0;
  557. }
  558. static int sun4i_frontend_runtime_suspend(struct device *dev)
  559. {
  560. struct sun4i_frontend *frontend = dev_get_drvdata(dev);
  561. clk_disable_unprepare(frontend->ram_clk);
  562. clk_disable_unprepare(frontend->mod_clk);
  563. clk_disable_unprepare(frontend->bus_clk);
  564. reset_control_assert(frontend->reset);
  565. return 0;
  566. }
  567. static const struct dev_pm_ops sun4i_frontend_pm_ops = {
  568. .runtime_resume = sun4i_frontend_runtime_resume,
  569. .runtime_suspend = sun4i_frontend_runtime_suspend,
  570. };
  571. static const struct sun4i_frontend_data sun4i_a10_frontend = {
  572. .ch_phase = { 0x000, 0xfc000 },
  573. .has_coef_rdy = true,
  574. };
  575. static const struct sun4i_frontend_data sun8i_a33_frontend = {
  576. .ch_phase = { 0x400, 0xfc400 },
  577. .has_coef_access_ctrl = true,
  578. };
  579. const struct of_device_id sun4i_frontend_of_table[] = {
  580. {
  581. .compatible = "allwinner,sun4i-a10-display-frontend",
  582. .data = &sun4i_a10_frontend
  583. },
  584. {
  585. .compatible = "allwinner,sun7i-a20-display-frontend",
  586. .data = &sun4i_a10_frontend
  587. },
  588. {
  589. .compatible = "allwinner,sun8i-a23-display-frontend",
  590. .data = &sun8i_a33_frontend
  591. },
  592. {
  593. .compatible = "allwinner,sun8i-a33-display-frontend",
  594. .data = &sun8i_a33_frontend
  595. },
  596. { }
  597. };
  598. EXPORT_SYMBOL(sun4i_frontend_of_table);
  599. MODULE_DEVICE_TABLE(of, sun4i_frontend_of_table);
  600. static struct platform_driver sun4i_frontend_driver = {
  601. .probe = sun4i_frontend_probe,
  602. .remove = sun4i_frontend_remove,
  603. .driver = {
  604. .name = "sun4i-frontend",
  605. .of_match_table = sun4i_frontend_of_table,
  606. .pm = &sun4i_frontend_pm_ops,
  607. },
  608. };
  609. module_platform_driver(sun4i_frontend_driver);
  610. MODULE_AUTHOR("Maxime Ripard <[email protected]>");
  611. MODULE_DESCRIPTION("Allwinner A10 Display Engine Frontend Driver");
  612. MODULE_LICENSE("GPL");