rockchip_lvds.h 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
  4. * Author:
  5. * Sandy Huang <[email protected]>
  6. * Mark Yao <[email protected]>
  7. */
  8. #ifndef _ROCKCHIP_LVDS_
  9. #define _ROCKCHIP_LVDS_
  10. #define RK3288_LVDS_CH0_REG0 0x00
  11. #define RK3288_LVDS_CH0_REG0_LVDS_EN BIT(7)
  12. #define RK3288_LVDS_CH0_REG0_TTL_EN BIT(6)
  13. #define RK3288_LVDS_CH0_REG0_LANECK_EN BIT(5)
  14. #define RK3288_LVDS_CH0_REG0_LANE4_EN BIT(4)
  15. #define RK3288_LVDS_CH0_REG0_LANE3_EN BIT(3)
  16. #define RK3288_LVDS_CH0_REG0_LANE2_EN BIT(2)
  17. #define RK3288_LVDS_CH0_REG0_LANE1_EN BIT(1)
  18. #define RK3288_LVDS_CH0_REG0_LANE0_EN BIT(0)
  19. #define RK3288_LVDS_CH0_REG1 0x04
  20. #define RK3288_LVDS_CH0_REG1_LANECK_BIAS BIT(5)
  21. #define RK3288_LVDS_CH0_REG1_LANE4_BIAS BIT(4)
  22. #define RK3288_LVDS_CH0_REG1_LANE3_BIAS BIT(3)
  23. #define RK3288_LVDS_CH0_REG1_LANE2_BIAS BIT(2)
  24. #define RK3288_LVDS_CH0_REG1_LANE1_BIAS BIT(1)
  25. #define RK3288_LVDS_CH0_REG1_LANE0_BIAS BIT(0)
  26. #define RK3288_LVDS_CH0_REG2 0x08
  27. #define RK3288_LVDS_CH0_REG2_RESERVE_ON BIT(7)
  28. #define RK3288_LVDS_CH0_REG2_LANECK_LVDS_MODE BIT(6)
  29. #define RK3288_LVDS_CH0_REG2_LANE4_LVDS_MODE BIT(5)
  30. #define RK3288_LVDS_CH0_REG2_LANE3_LVDS_MODE BIT(4)
  31. #define RK3288_LVDS_CH0_REG2_LANE2_LVDS_MODE BIT(3)
  32. #define RK3288_LVDS_CH0_REG2_LANE1_LVDS_MODE BIT(2)
  33. #define RK3288_LVDS_CH0_REG2_LANE0_LVDS_MODE BIT(1)
  34. #define RK3288_LVDS_CH0_REG2_PLL_FBDIV8 BIT(0)
  35. #define RK3288_LVDS_CH0_REG3 0x0c
  36. #define RK3288_LVDS_CH0_REG3_PLL_FBDIV_MASK 0xff
  37. #define RK3288_LVDS_CH0_REG4 0x10
  38. #define RK3288_LVDS_CH0_REG4_LANECK_TTL_MODE BIT(5)
  39. #define RK3288_LVDS_CH0_REG4_LANE4_TTL_MODE BIT(4)
  40. #define RK3288_LVDS_CH0_REG4_LANE3_TTL_MODE BIT(3)
  41. #define RK3288_LVDS_CH0_REG4_LANE2_TTL_MODE BIT(2)
  42. #define RK3288_LVDS_CH0_REG4_LANE1_TTL_MODE BIT(1)
  43. #define RK3288_LVDS_CH0_REG4_LANE0_TTL_MODE BIT(0)
  44. #define RK3288_LVDS_CH0_REG5 0x14
  45. #define RK3288_LVDS_CH0_REG5_LANECK_TTL_DATA BIT(5)
  46. #define RK3288_LVDS_CH0_REG5_LANE4_TTL_DATA BIT(4)
  47. #define RK3288_LVDS_CH0_REG5_LANE3_TTL_DATA BIT(3)
  48. #define RK3288_LVDS_CH0_REG5_LANE2_TTL_DATA BIT(2)
  49. #define RK3288_LVDS_CH0_REG5_LANE1_TTL_DATA BIT(1)
  50. #define RK3288_LVDS_CH0_REG5_LANE0_TTL_DATA BIT(0)
  51. #define RK3288_LVDS_CFG_REGC 0x30
  52. #define RK3288_LVDS_CFG_REGC_PLL_ENABLE 0x00
  53. #define RK3288_LVDS_CFG_REGC_PLL_DISABLE 0xff
  54. #define RK3288_LVDS_CH0_REGD 0x34
  55. #define RK3288_LVDS_CH0_REGD_PLL_PREDIV_MASK 0x1f
  56. #define RK3288_LVDS_CH0_REG20 0x80
  57. #define RK3288_LVDS_CH0_REG20_MSB 0x45
  58. #define RK3288_LVDS_CH0_REG20_LSB 0x44
  59. #define RK3288_LVDS_CFG_REG21 0x84
  60. #define RK3288_LVDS_CFG_REG21_TX_ENABLE 0x92
  61. #define RK3288_LVDS_CFG_REG21_TX_DISABLE 0x00
  62. #define RK3288_LVDS_CH1_OFFSET 0x100
  63. #define RK3288_LVDS_GRF_SOC_CON6 0x025C
  64. #define RK3288_LVDS_GRF_SOC_CON7 0x0260
  65. /* fbdiv value is split over 2 registers, with bit8 in reg2 */
  66. #define RK3288_LVDS_PLL_FBDIV_REG2(_fbd) \
  67. (_fbd & BIT(8) ? RK3288_LVDS_CH0_REG2_PLL_FBDIV8 : 0)
  68. #define RK3288_LVDS_PLL_FBDIV_REG3(_fbd) \
  69. (_fbd & RK3288_LVDS_CH0_REG3_PLL_FBDIV_MASK)
  70. #define RK3288_LVDS_PLL_PREDIV_REGD(_pd) \
  71. (_pd & RK3288_LVDS_CH0_REGD_PLL_PREDIV_MASK)
  72. #define RK3288_LVDS_SOC_CON6_SEL_VOP_LIT BIT(3)
  73. #define LVDS_FMT_MASK (0x07 << 16)
  74. #define LVDS_MSB BIT(3)
  75. #define LVDS_DUAL BIT(4)
  76. #define LVDS_FMT_1 BIT(5)
  77. #define LVDS_TTL_EN BIT(6)
  78. #define LVDS_START_PHASE_RST_1 BIT(7)
  79. #define LVDS_DCLK_INV BIT(8)
  80. #define LVDS_CH0_EN BIT(11)
  81. #define LVDS_CH1_EN BIT(12)
  82. #define LVDS_PWRDN BIT(15)
  83. #define LVDS_24BIT (0 << 1)
  84. #define LVDS_18BIT (1 << 1)
  85. #define LVDS_FORMAT_VESA (0 << 0)
  86. #define LVDS_FORMAT_JEIDA (1 << 0)
  87. #define LVDS_VESA_24 0
  88. #define LVDS_JEIDA_24 1
  89. #define LVDS_VESA_18 2
  90. #define LVDS_JEIDA_18 3
  91. #define HIWORD_UPDATE(v, h, l) ((GENMASK(h, l) << 16) | ((v) << (l)))
  92. #define PX30_LVDS_GRF_PD_VO_CON0 0x434
  93. #define PX30_LVDS_TIE_CLKS(val) HIWORD_UPDATE(val, 8, 8)
  94. #define PX30_LVDS_INVERT_CLKS(val) HIWORD_UPDATE(val, 9, 9)
  95. #define PX30_LVDS_INVERT_DCLK(val) HIWORD_UPDATE(val, 5, 5)
  96. #define PX30_LVDS_GRF_PD_VO_CON1 0x438
  97. #define PX30_LVDS_FORMAT(val) HIWORD_UPDATE(val, 14, 13)
  98. #define PX30_LVDS_MODE_EN(val) HIWORD_UPDATE(val, 12, 12)
  99. #define PX30_LVDS_MSBSEL(val) HIWORD_UPDATE(val, 11, 11)
  100. #define PX30_LVDS_P2S_EN(val) HIWORD_UPDATE(val, 6, 6)
  101. #define PX30_LVDS_VOP_SEL(val) HIWORD_UPDATE(val, 1, 1)
  102. #endif /* _ROCKCHIP_LVDS_ */